





System Bus of 8086 (Address)



## System Bus of 8086 (Data + Control)



| M/Ió | RD'  | wr' | Bus<br>Cycle |
|------|------|-----|--------------|
| ١    | 0    | t   | MRD'         |
| 1    | . 1. | 0   | MWR'         |
| 0    | 0    |     | IORD'        |
| ٥    | 1    | O   | IOWR'        |

Here, MRD' and MWR' correspond to the memory read (MEMR') and memory write (MEMW') bus cycles, IORD' and IOWR' correspond to I/O read (IOR') and I/O write (IOW') bus cycles respectively

















## I/O Interfacing Diagrams











IC's Used

IC -7400

2 Input NAND GOTE IC



1C-7408

2 input AND gates



IC 7432

2 input OR gates



1C 7486

2 input xOR gates



2 INPUT X NOR gates

