# canola\_axi\_slave

Address width: 32

Data width: 32

Base address: 0x00000000

AXI-Lite slave for Canola CAN Controller

## 1 Register List

| #  | Name                        | Mode  | Address    | Type   | Length | Reset |
|----|-----------------------------|-------|------------|--------|--------|-------|
| 0  | STATUS                      | RO    | 0x00000000 | FIELDS | 6      | 0x0   |
| 1  | CONTROL                     | PULSE | 0x00000004 | FIELDS | 10     | 0x0   |
| 2  | CONFIG                      | RW    | 0x00000008 | FIELDS | 2      | 0x0   |
| 3  | BTL_PROP_SEG                | RW    | 0x00000020 | SLV    | 16     | 0x7   |
| 4  | BTL_PHASE_SEG1              | RW    | 0x00000024 | SLV    | 16     | 0x7   |
| 5  | BTL_PHASE_SEG2              | RW    | 0x00000028 | SLV    | 16     | 0x7   |
| 6  | BTL_SYNC_JUMP_WIDTH         | RW    | 0x0000002C | SLV    | 3      | 0x1   |
| 7  | BTL_TIME_QUANTA_CLOCK_SCALE | RW    | 0x00000030 | SLV    | 8      | 0xF   |
| 8  | TRANSMIT_ERROR_COUNT        | RO    | 0x00000034 | SLV    | 16     | 0x0   |
| 9  | RECEIVE_ERROR_COUNT         | RO    | 0x00000038 | SLV    | 16     | 0x0   |
| 10 | TX_MSG_SENT_COUNT           | RO    | 0x0000003C | SLV    | 16     | 0x0   |
| 11 | TX_ACK_ERROR_COUNT          | RO    | 0x00000040 | SLV    | 16     | 0x0   |
| 12 | TX_ARB_LOST_COUNT           | RO    | 0x00000044 | SLV    | 16     | 0x0   |
| 13 | TX_BIT_ERROR_COUNT          | RO    | 0x00000048 | SLV    | 16     | 0x0   |
| 14 | TX_RETRANSMIT_COUNT         | RO    | 0x0000004C | SLV    | 16     | 0x0   |
| 15 | RX_MSG_RECV_COUNT           | RO    | 0x00000050 | SLV    | 16     | 0x0   |
| 16 | RX_CRC_ERROR_COUNT          | RO    | 0x00000054 | SLV    | 16     | 0x0   |
| 17 | RX_FORM_ERROR_COUNT         | RO    | 0x00000058 | SLV    | 16     | 0x0   |
| 18 | RX_STUFF_ERROR_COUNT        | RO    | 0x0000005C | SLV    | 16     | 0x0   |
| 19 | TX_MSG_ID                   | RW    | 0x00000060 | FIELDS | 31     | 0x0   |
| 20 | TX_PAYLOAD_LENGTH           | RW    | 0x00000064 | SLV    | 4      | 0x0   |
| 21 | TX_PAYLOAD_0                | RW    | 0x00000068 | FIELDS | 32     | 0x0   |
| 22 | TX_PAYLOAD_1                | RW    | 0x0000006C | FIELDS | 32     | 0x0   |
| 23 | RX_MSG_ID                   | RO    | 0x00000070 | FIELDS | 31     | 0x0   |
| 24 | RX_PAYLOAD_LENGTH           | RO    | 0x00000074 | SLV    | 4      | 0x0   |
| 25 | RX_PAYLOAD_0                | RO    | 0x00000078 | FIELDS | 32     | 0x0   |
| 26 | RX_PAYLOAD_1                | RO    | 0x0000007C | FIELDS | 32     | 0x0   |

#### Registers $\mathbf{2}$

Register 2.1: STATUS - RO (0x000000000) Status register



RX\_MSG\_VALID Received message is valid  $TX_BUSY$ Busy transmitting message  $TX_DONE$ Done transmitting message TX\_FAILED Transmitting message failed

ERROR\_STATE Error state.  $b00 = ERROR\_ACTIVE$ ,  $b01 = ERROR\_PASSIVE$ , b1X =

BUS\_OFF

Register 2.2: CONTROL - PULSE FOR 1 CYCLES - (0x00000004) Control register



#### Reset

| TX_START                               | Start transmitting message         |
|----------------------------------------|------------------------------------|
| $RESET\_TX\_MSG\_SENT\_COUNTER$        | Reset messages transmitted counter |
| $RESET\_TX\_ACK\_ERROR\_COUNTER$       | Reset Tx acknowledge error counter |
| $RESET\_TX\_ARB\_LOST\_COUNTER$        | Reset Tx arbitration lost counter  |
| $RESET\_TX\_BIT\_ERROR\_COUNTER$       | Reset Tx bit error counter         |
| ${\bf RESET\_TX\_RETRANSMIT\_COUNTER}$ | Reset Tx retransmit counter        |
| $RESET\_RX\_MSG\_RECV\_COUNTER$        | Reset messages received counter    |
| $RESET\_RX\_CRC\_ERROR\_COUNTER$       | Reset Rx CRC error counter         |
| $RESET\_RX\_FORM\_ERROR\_COUNTER$      | Reset Rx form error counter        |
| $RESET\_RX\_STUFF\_ERROR\_COUNTER$     | Reset Rx stuff error counter       |

# $\begin{array}{c} \text{Register 2.3: CONFIG - RW } \text{(0x000000008)} \\ \text{Configuration register} \end{array}$



0x1

Reset

## Register 2.8: BTL\_TIME\_QUANTA\_CLOCK\_SCALE - RW (0x00000030) Clock prescale ratio for time quanta generator

8 31 0xFReset Register 2.9: TRANSMIT\_ERROR\_COUNT - RO (0x00000034) Transmit Error Counter (TEC) of Error Management Logic (EML) Milised 16 15 0x0Reset Register 2.10: RECEIVE\_ERROR\_COUNT - RO (0x00000038) Receive Error Counter (REC) of Error Management Logic (EML) 16 15 31 0x0Reset Register 2.11: TX\_MSG\_SENT\_COUNT - RO (0x0000003C) Number of successfully transmitted messages 31 16 15 0 0x0Reset Register 2.12: TX\_ACK\_ERROR\_COUNT - RO (0x00000040) Number of transmitted messages where ACK was missing Milsed 16 15 31 0x0Reset Register 2.13: TX\_ARB\_LOST\_COUNT - RO (0x00000044) Number of times arbitration was lost while attempting to send message 31 16 15 0 0x0Reset Register 2.14: TX\_BIT\_ERROR\_COUNT - RO (0x00000048)Number of transmit bit errors (read-back bit didn't match transmitted bit) 31 16 15 0 0x0Reset

### Register 2.15: TX\_RETRANSMIT\_COUNT - RO (0x0000004C) Number attempts at retransmitting messages that failed to send. 16 15 31 0x0Reset Register 2.16: RX\_MSG\_RECV\_COUNT - RO (0x00000050) Number of messages that were successfully received 16 15 31 0 0x0Reset Register 2.17: RX\_CRC\_ERROR\_COUNT - RO (0x00000054) Number of received messages with CRC error Mised 16 31 15 Reset Register 2.18: RX\_FORM\_ERROR\_COUNT - RO (0x00000058) Number of received messages with form error 31 16 15 0 0x0Reset Register 2.19: RX\_STUFF\_ERROR\_COUNT - RO (0x0000005C) Number of received messages with stuff error unised 16 15 31 Reset Register 2.20: TX\_MSG\_ID - RW (0x00000060) Number of received messages with stuff error Mised 31 20 19 0x00x0EXT\_ID\_EN Transmit message with extended ID RTR\_EN Remote Transmission Request ARB\_ID\_B Arbitration ID B (extended only)

ARB\_ID\_A

Arbitration ID A

Register 2.21: TX\_PAYLOAD\_LENGTH - RW (0x00000064) Transmit payload length

| v    |   |     |       |
|------|---|-----|-------|
| 31 4 | 3 | 0   |       |
| -    |   | 0x0 | Reset |

Register 2.22: TX\_PAYLOAD\_0 - RW (0x00000068) Tx payload bytes 0 to 3

| In payload by too o to o |        |        |         |       |  |
|--------------------------|--------|--------|---------|-------|--|
| DBYTE3                   | DAYEZ  | DBY16. | D BYTE! | •     |  |
| PATION                   | PATION | PATION | PATION  | _     |  |
| 31 24                    | 23 16  | 15 8   | 7 0     |       |  |
| 0x0                      | 0x0    | 0x0    | 0x0     | Reset |  |

PAYLOAD\_BYTE\_0 Payload byte 0

PAYLOAD\_BYTE\_1 Payload byte 1

PAYLOAD\_BYTE\_2 Payload byte 2

PAYLOAD\_BYTE\_3 Payload byte 3



PAYLOAD\_BYTE\_4 Payload byte 4

PAYLOAD\_BYTE\_5 Payload byte 5

PAYLOAD\_BYTE\_6 Payload byte 6

PAYLOAD\_BYTE\_7 Payload byte 7

# Register 2.24: RX\_MSG\_ID - RO (0x00000070) Number of received messages with stuff error



EXT\_ID\_EN Received message with extended ID

Received Remote Transmission Request (RTR)  $RTR\_EN$ 

ARB\_ID\_B Received Arbitration ID B (extended only)

ARB\_ID\_A Received Arbitration ID A

Register 2.25: RX\_PAYLOAD\_LENGTH - RO (0x00000074) Received payload length

| 31 4 | 3 0 | ]     |
|------|-----|-------|
| -    | 0x0 | Reset |

Reset

Register 2.26: RX\_PAYLOAD\_0 - RO (0x000000078) Rx payload bytes 0 to 3 31 24 23 16 15 8 0 0x00x00x00x0

Payload byte 0 PAYLOAD\_BYTE\_0

PAYLOAD\_BYTE\_1 Payload byte 1

PAYLOAD\_BYTE\_2 Payload byte 2

PAYLOAD\_BYTE\_3 Payload byte 3



PAYLOAD\_BYTE\_4 Payload byte 4

PAYLOAD\_BYTE\_5 Payload byte 5

PAYLOAD\_BYTE\_6 Payload byte 6

PAYLOAD\_BYTE\_7 Payload byte 7

### 3 Example VHDL Register Access

All registers are bundled in records based on their mode. E.g. all RW registers are accessed through the record bustype\_rw\_regs. Access is also dependent on the type of register. All register of type SL, SLV and DEFAULT are all directly accessed by just specifying the mode record signal. E.g. the RW register reg0 can be assigned a value like this (assuming AXI-bus):

```
axi_rw_regs.reg0 <= (others => '0');
```

Registers of type FIELD cannot be directly accessed without specification of a certain field. This is because the registers are implemented as a record in VHDL (thus a record of records). E.g. if the RO register reg1 contains the field field3 it can be accessed like this (assuming AXI-bus):

```
axi_ro_regs.reg1.field3 <= (others => '0');
```