PROJECT : 2 CSE 590 : Computer Architecture

# ANALYSIS OF CACHE PARAMETERS AND TRADE-OFFS ON X86 PROCESSOR USING GEM5

Venugopal Shah: 50291126

Swati Sajee Kumar: 50289560

# **INDEX**

| AIM                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| SOFTWARE INITIALIZATION                                                                                                                                                                                                                                                                                                                                                                                                                | 4  |
| BENCHMARK DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                  | 4  |
| ANALYSIS AND RESULTS                                                                                                                                                                                                                                                                                                                                                                                                                   | 5  |
| <ol> <li>L1 D Cache Size</li> <li>L1 D Cache Size vs Hit Rate of L1 D Cache</li> <li>L1 D Cache Size vs Miss Rate of L1 D Cache</li> <li>L1 D Cache Size vs Hit Rate of L1 I Cache</li> <li>L1 D Cache Size vs Miss Rate of L1 I Cache</li> <li>L1 D Cache Size vs Hit Rate of L2 Cache</li> <li>L1 D Cache Size vs Miss Rate of L2 Cache</li> <li>L1 D Cache Size vs Miss Rate of L2 Cache</li> <li>L1 D Cache Size vs CPI</li> </ol> |    |
| 2. L1 I Cache Size 2.1 L1 I Cache Size vs Hit Rate of L1 D Cache                                                                                                                                                                                                                                                                                                                                                                       | 13 |
| 2.1 L1 I Cache Size vs Hit Rate of L1 D Cache                                                                                                                                                                                                                                                                                                                                                                                          |    |
| 2.3 L1 I Cache Size vs Hit Rate of L1 I Cache                                                                                                                                                                                                                                                                                                                                                                                          |    |
| 2.4 L 1 I Cache Size vs Miss Rate of L1 I Cache;                                                                                                                                                                                                                                                                                                                                                                                       |    |
| 2.5 L1 I Cache Size vs Hit Rate of L2 Cache                                                                                                                                                                                                                                                                                                                                                                                            |    |
| 2.6 L 1 I Cache Size vs Miss Rate of L2 Cache                                                                                                                                                                                                                                                                                                                                                                                          |    |
| 2.7 L 1 I Cache Size vs CPI                                                                                                                                                                                                                                                                                                                                                                                                            |    |
| 3. L2 Cache Size                                                                                                                                                                                                                                                                                                                                                                                                                       |    |
| 3.1 L2 Cache Size vs Hit Rate of L1 D Cache                                                                                                                                                                                                                                                                                                                                                                                            | 18 |
| 3.2 L2 Cache Size vs Miss Rate of L1 D Cache                                                                                                                                                                                                                                                                                                                                                                                           |    |
| 3.3 L2 Cache Size vs Hit Rate of L1 I Cache                                                                                                                                                                                                                                                                                                                                                                                            |    |
| 3.4 L2 Cache Size vs Miss Rate of L1 I Cache                                                                                                                                                                                                                                                                                                                                                                                           |    |
| 3.5 L2 Cache Size vs Hit Rate of L2 Cache                                                                                                                                                                                                                                                                                                                                                                                              |    |
| 3.6 L2 Cache Size vs Miss Rate of L2 Cache                                                                                                                                                                                                                                                                                                                                                                                             | 21 |
| 3.7 L2 Cache Size vs CPI                                                                                                                                                                                                                                                                                                                                                                                                               |    |
| 4. L1 D Associativity                                                                                                                                                                                                                                                                                                                                                                                                                  |    |
| 4.1 L1 D Associativity vs Hit Rate of L1 D Cache                                                                                                                                                                                                                                                                                                                                                                                       |    |
| 4.2 L1 D Associativity vs Miss Rate of L1 D Cache                                                                                                                                                                                                                                                                                                                                                                                      |    |
| 4.3 L1 D Associativity vs Hit Rate of L1 I Cache                                                                                                                                                                                                                                                                                                                                                                                       |    |
| 4.4 L1 D Associativity vs Miss Rate of L1 I Cache                                                                                                                                                                                                                                                                                                                                                                                      |    |
| 4.5 L1 D Associativity vs Hit Rate of L2 Cache                                                                                                                                                                                                                                                                                                                                                                                         |    |
| 4.0 LT D Associativity vs MISS Rate 01 L2 Cacile                                                                                                                                                                                                                                                                                                                                                                                       |    |

| 4.7 L1 D Associativity vs CPI                       |
|-----------------------------------------------------|
|                                                     |
| 5. L1 I Associativity                               |
| 5.1 L1 I Associativity vs Hit Rate of L1 D Cache27  |
| 5.2 L1 I Associativity vs Miss Rate of L1 D Cache27 |
| 5.3 L1 I Associativity vs Hit Rate of L1 I Cache    |
| 5.4 L1 I Associativity vs Miss Rate of L1 I Cache   |
| 5.5 L1 I Associativity vs Hit Rate of L2 Cache      |
| 5.6 L1 I Associativity vs Miss Rate of L2 Cache     |
| 5.7 L1 I Associativity vs CPI30                     |
| 6. L2 Associativity                                 |
| 6.1 L2 Associativity vs Hit Rate of L1 D Cache      |
| 6.2 L2 Associativity vs Miss Rate of L1 D Cache     |
| 6.3 L2 Associativity vs Hit Rate of L1 I Cache      |
| 6.4 L2 Associativity vs Miss Rate of L1 I Cache     |
| 6.5 L2 Associativity vs Hit Rate of L2 Cache        |
| 6.6 L2 Associativity vs Miss Rate of L2 Cache       |
| 6.7 L2 Associativity vs CPI                         |
|                                                     |
| 7. Block Size                                       |
|                                                     |
| 7.1 Block Size vs Hit Rate of L1 D Cache            |
| 7.2 Block Size vs Hit Rate of L1 D Cache            |
| 7.3 Block Size vs Hit Rate of L1 I Cache            |
| 7.4 Block Size vs Miss Rate of L1 I Cache           |
| 7.5 Block Size vs Hit Rate of L2 Cache              |
| 7.6 Block Size vs Miss Rate of L2 Cache             |
| 7.7 Block Size vs CPI                               |
| CONCLUSION40                                        |
| TEAM WORK ORGANIZATION40                            |
| REFERENCES40                                        |
| APPENDIX-I41                                        |
| APPENDIX-II                                         |

## AIM:

A project to analyse how varying the cache parameters can influence the performance of a processor to great extents. The architecture used for analysis is X86 architecture. Also to note the best suited parameters for each benchmark through analysis of hit rates, miss rates and CPIs.

## **SOFTWARE INITIALIZATION:**

The software used for this project is gem5. The gem5 simulator is a modular platform for computer-system architecture research, encompassing system-level architecture as well as processor microarchitecture

• Step 1: Install gem5 using following commands:

\$ sudo apt install build-essential git m4 scons zlib1g zlib1gdev libprotobuf-dev protobuf-compiler libprotoc-dev libgoogleperftools-dev python-dev python

• Step 2: To build gem5 on Virtual Machine use following command:

\$ sudo scons build/X86/gem5.opt -j <number of CPUs+1>

## BENCHMARK DESCRIPTION

# 1. 401.bzip2:

- Benchmark Description: 401.bzip2 is based on Julian Seward's bzip2 version 1.0.3. All compression and decompression happens entirely in memory. This is to help isolate the work done to only the CPU and memory subsystem.
- Input Description: 401.bzip2's reference workload has six components: two small JPEG images, a program binary, some program source code in a tar file, an HTML file, and a "combined" file, which is representative of an archive that contains both highly compressible and not very compressible files. Each input set is compressed and decompressed at three different blocking factors ("compression levels"), with the end result of the process being compared to the original data after each decompression step.
- Output Description: The output files provide a brief outline of what the benchmark is doing as it runs. Output sizes for each compression and decompression are printed to facilitate validation, and the results of decompression are compared with the input data to ensure that they match.

#### 2. 429.mcf:

- Benchmark Description: 429.mcf is a benchmark which is derived from MCF, a program used for single-depot vehicle scheduling in public mass transportation. The program is written in C. The benchmark version uses almost exclusively integer arithmetic.
- Input Description: The input file contains line by line the number of timetabled and dead-head trips (first line), for each timetabled trip its starting and ending time, for each dead-head trip its starting and ending timetabled trip and its cost. Worst case execution time is pseudo-polynomial in the number timetabled and dead-head trips and in the amount of the maximal cost coefficient. The expected execution time, however, is in the order of a low-order polynomial.
- Output Description: The benchmark writes to two output files, inp.out and mcf.out. inp.out contains log information and a checksum. mcf.out contains check output values describing an optimal schedule computed by the program.

#### 3. 456.hmmer:

- Benchmark Description: Profile Hidden Markov Models (profile HMMs) are statistical models of multiple sequence alignments, which are used in computational biology to search for patterns in DNA sequences. The technique is used to do sensitive database searching, using statistical descriptions of a sequence family's consensus. It is used for protein sequence analysis
- Input Description: A database (sprot41.dat) is used in the reference workloads. An input workload (nph3.hmm) is used to find a ranked list of best sorting sequences from the sprot41.dat file using the hmmsearch function. For test, train, and 1 of the 2 reference workloads, 3 different hmm files are used to with the hmmcalibrate function to calibrate HMM search statistics. This function scores a large number of synthesized random sequences from the input file and fits an extreme value distribution (EVD) to the histogram of those scores.
- Output Description: Four output files contains a ranked list of matches.

# 4. 458.sjeng:

• For this benchmark according to the output file we observed that there were few histograms and matrices which were given as input. Also the execution time for this benchmark was the longest compared to other benchmarks.

#### 5. 470.lbm:

• There were two input files for this benchmark. The execution time for this benchmark was also long, but lesser than that of 458.sjeng

# **ANALYSIS AND RESULTS:**

#### 1 L1 D Cache Size:

## Commands used are as follows:

# Benchmark-1: 401.bzip2

 $sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/401.bzip2/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/401.bzip2/data/input.program --caches --l2cache -l1d_size = 16kB$ 

# Benchmark-2: 429.mcf

 $sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/429.mcfsrc/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/429.mcf/data/inp.in --caches --12cache --11d_size = 16kB$ 

## Benchmark-3: 456.hmmer

 $sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/456.hmmer/src/benchmark -I 100000000 -o /home/vshah3/Project1\_SPEC-master/456.hmmer/data/bombesin.hmm --caches --l2cache --l1d_size=16kB$ 

## Benchmark-4: 458.sjeng

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/458.sjeng/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/458.sjeng/data/test.txt --caches --l2cache --l1d\_size=16kB

## Benchmark-5: 470.lbm

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/470.lbm/src/benchmark -I 100000000 -o "20 reference.dat 0 1 /home/vshah3/Project1\_SPEC-master/470.lbm/data/ $100_100_130_cf_a$ .of" --caches --l2cache --l1d size=16kB

Tested Values of 11d\_size: 16kB, 32kB, 64kB, 128kB, 256kB

## 1.1 L1 D Cache Size vs Hit Rate of L1 D Cache



From the graph we can observe that the L1 D (data) hit rate of benchmarks 1,2,3 and 5 lie very close to 98 to 99 percentage. That is the fraction of memory access found in L1 D cache is pretty high. Only for benchmark 4, the hit rate is slightly low (around 96%) compared to other benchmarks. This could be because of the factor that some amount of data of benchmark 4 is not stored in L1 D cache. Also if we notice there is only a micro point increase in hit rate when we increase the L1 D cache size, this increase is negligible, hence we find almost a linear graph.

#### 1.2 L1 D Cache Size vs Miss Rate of L1 D Cache



Miss Rate is (1-hit rate), thus it is just the inverse of what we discussed above. That is, for benchmarks 1,2,3 and 5 the L1 D miss rate is less. Benchmark 2 and 3 have lowest miss rates of around 0.43 %, followed by Benchmark 1 and 5 having 1.80 % and 3.85% respectively. The highest miss rate can be seen in Benchmark-4.

#### 1.3 L1 D Cache Size vs Hit Rate of L1 I Cache



From the graph we observe the instruction cache hit rate for all the benchmarks when the L1 D (data) is varied. We can see that for Benchmarks 1,2,3,5 the hit rates are almost 99.9999% (approx. 100%), however for benchmark-4, the L1 Instruction hit rate is around 99.87%. This result and above results, implies that the data supply of benchmark

4 is not as fast as others. We can look into more results to confirm it. Also we can observe that with the change in L1d size there is only slight variation in hit rates.

#### 1.4 L 1 D Cache Size vs Miss Rate of L1 I Cache



Miss Rate is (1-hit rate), thus it is just the inverse of what we discussed above. That is, for benchmarks 1,2,3 and 5 the L1 D miss rate is less. Benchmark 1 and 5 have lowest miss rates of around 0.0004 % and 0.0005%, followed by Benchmark 2 and 4 having 0.0007 % and 0.00015% respectively. The highest miss rate can be seen in Benchmark-4, around 0.1293%. Another interesting thing to be noted is that miss rates of Instructions are less than miss rates of data in L1 cache. Since we know the max capacity of L1 cache is 512kB and also the fact that d cache and i cache helps in fetching instructions and data in parallel we can say that, probably the benchmarks provided have more data items than instructions.

## 1.5 L1 D Cache Size vs Hit Rate of L2 Cache



When we increase the size of L2 d , what we mean is we are increasing the size od cache which is closer to the memory. Also we do know that L1 cache is subset of L2 cache. And that L2 cache size is greater than L1 cache. Here while we are varying L1 cache L2 cache is kept constant at 2 MB. If we notice the hit rates for Benchmark 3,4 and 5 are very low approximately 0.0014%. Which implies that either the L2 d cache has already got the memory address needed by the data or either that L2 cache doesn't have the memory location yet written in its cache lines. As we have seen from L1 D size vs L1 D hit rates that , the hit rate for Benchmark 3 and 5 are high, however that of benchmark 4 is low, which implies that for benchmark 3 and 5 the memory location has already been identified in L1 D cache , however for benchmark 4 there has been more number of misses in L1 as well as in L2 cache.

# 1.6 L 1 D Cache Size vs Miss Rate of L2 Cache



Miss rate is 1- Hit rate. As explained above, the inverse is applied for the miss rates. Note: A higher miss rate implies the fraction of memory access was not found in L2 cache. Also note that here the miss rate increases as we increase the L1 D size (for benchmark 3), this is because of the fact that L1 D cache has already achieved the memory location for the data values in cacheline.

#### 1.7 L 1 D Cache Size vs CPI



We notice that with the increase in L1 D size, there is not much difference in Clocks needed per instruction. This is because the number of cache lines are still the same, and thus the total number of instructions that can be executed in L1 D cache per clock cycle is still the same. Also CPI was calculated by noting down the hit numbers, miss numbers of L1d , L1 I and L2 cache. Also note the total number of instructions were : 1000000000

# 2 L1 I Cache Size

# Commands used are as follows:

## Benchmark-1: 401.bzip2

 $sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/401.bzip2/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/401.bzip2/data/input.program --caches --l2cache -l1i_size = 16kB$ 

## Benchmark-2: 429.mcf

 $sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/429.mcfsrc/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/429.mcf/data/inp.in --caches --l2cache --l1i_size = 16kB$ 

#### Benchmark-3: 456.hmmer

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/456.hmmer/src/benchmark -I 100000000 -o /home/vshah3/Project1\_SPEC-master/456.hmmer/data/bombesin.hmm --caches --l2cache --l1i\_size=16kB

## Benchmark-4: 458.sjeng

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/458.sjeng/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/458.sjeng/data/test.txt --caches --l2cache --l1i\_size=16kB

# Benchmark-5: 470.lbm

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/470.lbm/src/benchmark -I 100000000 -o "20 reference.dat 0 1 /home/vshah3/Project1\_SPEC-master/470.lbm/data/100\_100\_130\_cf\_a.of" --caches --l2cache --l1i\_size=16kB

Tested Values of lli\_size: 16kB, 32kB, 64kB, 128kB, 256kB



As we know L1 cache is divided into L1 d and L1 I, we noted that the sum of both L1 d and L1 I at any point would not be more than 512kB. While varying L1 I cache size, we kept L1 d size constant at 64kB. As we notice that the hit rate of L1 d cache is constant as we vary the L1i size, since we know that a cache line parallelly fetches instructions and data using dcache and icache,and we notice that varying I cache size hasn't affected the d hit rate, since L1 d cache has 64kB size, and a 64 byte cacheline cannot fetch more than that much data at a time.

L1i\_size (kB)

## 2.2 L1 I Cache Size vs Miss Rate of L1 D Cache



As we know Miss rate is just 1-hit rate, the reason for the constant miss rate is same as we discussed above for the hit rates.

# 2.3 L1 I Cache Size vs Hit Rate of L1 I Cache



As we notice the hit rates of L1 I is quite high for all the benchmarks, most of them in the range of 99.9996%, except benchmark 4 which is around 99.6864%. These high rates imply that a large fraction of memory access were found in L1 I cache itself. Also notice that there was a deviation in hit rate when we went from 32kB L1i size to 64 kB L1i size for benchmark 2, we

should keep this in notice, since in further graphs we may notice that the miss in L1 cache might be covered by a hit in L2 cache

# 2.4 L 1 I Cache Size vs Miss Rate of L1 I Cache



As we can see as we increase the size of I cache the I cache miss rates decreases for both benchmark 4 and benchmark 2. For rest it remains same.

## 2.5 L1 I Cache Size vs Hit Rate of L2 Cache



Here we notice that on varying L1i size, the L2 cache hit rate varies slightly,notice that the miss rates for benchmark 3 and 2 were quite high in L1 cache, however L2 cache compensates it by providing a high hit rate. Also notice that for benchmark-2 the hit rate is high when the cache size is 64kB, as we had seen in previous graph there was a high miss rate in L1i cache for 64kB which again gets compensated by a hit in L2. However this would definitely slower down the processor, since the higher hit rate at cache near the motherboard was missed.

#### 2.6 L 1 I Cache Size vs Miss Rate of L2 Cache



Here we notice that on varying L1i size, the L2 cache miss rate varies slightly,notice that the miss rates for benchmark 3 and 2 were quite high in L1 cache, however L2 cache compensates it by providing a high hit rate. Also notice that for benchmark-2 the miss rate is less when the cache size is 64kB, as we had seen in previous graph there was a high miss rate in L1i cache for 64kB which again gets compensated by a hit in L2.

#### 2.7 L 1 I Cache Size vs CPI



We notice that with the increase in L1 I size, there is not much difference in Clocks needed per instruction. This is because the number of cache lines are still the same, and thus the total number of instructions that can be executed in L1 I cache per clock cycle is still the same. Moreover, notice that the CPI when we changed L1 D size (graph 1.7) and now when we change L1 I size are the same. Also CPI was calculated by noting down the hit numbers, miss numbers of L1d, L1 I and L2 cache. Also note the total number of instructions were : 1000000000

#### 3 L2 Size

# Commands used are as follows:

#### Benchmark-1: 401.bzip2

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/401.bzip2/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/401.bzip2/data/input.program --caches --l2cache -l2\_size =2MB

# Benchmark-2: 429.mcf

 $sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/429.mcfsrc/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/429.mcf/data/inp.in --caches --12cache -- 12_size = 2MB$ 

#### Benchmark-3: 456.hmmer

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/456.hmmer/src/benchmark -I 100000000 -o /home/vshah3/Project1\_SPEC-master/456.hmmer/data/bombesin.hmm --caches --12cache -- 12\_size =2MB

### Benchmark-4: 458.sjeng

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/458.sjeng/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/458.sjeng/data/test.txt --caches --12cache -- 12\_size =2MB

#### Benchmark-5: 470.lbm

 $sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/470.lbm/src/benchmark -I 100000000 -o "20 reference.dat 0 1 /home/vshah3/Project1\_SPEC-master/470.lbm/data/100_100_130_cf_a.of" --caches --l2cache -- l2_size = 2MB$ 

## Tested Values of l2\_size: 256kB, 512Kb, 1MB, 2MB, 4MB

## 3.1 L2 Cache Size vs Hit Rate of L1 D Cache



As we can see on varying L2 size (25kB, 512kB, 1MB, 2MB, 4MB), there is no change in the hit rate of L1 d cache. Which is practically true too, if we recall the memory hierarchy architecture, we would find L2 lies below L1, thus increasing or decreasing L2 size is not going to effect the hit rates of L1 D cache

## 3.2 L2 Cache Size vs Miss Rate of L1 D Cache



As we have mentioned earlier as well miss rate is 1-hit rate, here we can see again that varying L2 size has no effect on the miss rate of L1 cache

## 3.3 L2 Cache Size vs Hit Rate of L1 I Cache



As we can see on varying L2 size (25kB, 512kB, 1MB, 2MB, 4MB), there is no change in the hit rate of L1 i cache. Which is practically true too, if we recall the memory hierarchy architecture, we would find L2 lies below L1, thus increasing or decreasing L2 size is not going to effect the hit rates of L1 i cache

## 3.4 L2 Cache Size vs Miss Rate of L1 I Cache



As we have mentioned earlier as well miss rate is 1-hit rate, here we can see again that varying L2 size has no effect on the miss rate of L1 i cache

# 3.5 L2 Cache Size vs Hit Rate of L2 Cache



We can see that on varying L2 size (25kB, 512kB, 1MB, 2MB, 4MB) the hit rates of benchmark 1 and 2 got affected widely, also notice that low hit rates in L2 cache can either be because an already detected hit in L1, or because the data is not yet stored in cache memory.

#### 3.6 L2 Cache Size vs Miss Rate of L2 Cache



Though miss rates of most of the benchmarks are constant, however, we can see that the miss rate in benchmark 2 decreases with the increase in cache size. This proves the theory that as we increase the size of cache memory the miss rates decreases.

# 3.7 L2 Cache Size vs CPI



We notice that with the increase in L2 size, there is not much difference in Clocks needed per instruction. This is because the number of cache lines are still the same, and thus the total number of instructions that can be executed in L1 I cache per clock cycle is still the same.

Moreover, notice that the CPI when we changed L1 D size (graph 1.7), L1 I size (graph 2.7) and now when we change L2 size are approximately the same. Also CPI was calculated by noting down the hit numbers, miss numbers of L1d, L1 I and L2 cache. Also note the total number of instructions were: 1000000000

# 4 L1 D Associativity

# Commands used are as follows:

## Benchmark-1: 401.bzip2

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/401.bzip2/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/401.bzip2/data/input.program --caches --l2cache -l1d\_assoc =2

# Benchmark-2: 429.mcf

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/429.mcfsrc/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/429.mcf/data/inp.in --caches --12cache -11d\_assoc =2

#### Benchmark-3: 456.hmmer

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/456.hmmer/src/benchmark -I 100000000 -o /home/vshah3/Project1\_SPEC-master/456.hmmer/data/bombesin.hmm --caches --12cache --  $11d_assoc = 2$ 

### Benchmark-4: 458.sjeng

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/458.sjeng/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/458.sjeng/data/test.txt --caches --l2cache -- l1d\_assoc =2

## Benchmark-5: 470.lbm

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/470.lbm/src/benchmark -I 100000000 -o "20 reference.dat 0 1 /home/vshah3/Project1\_SPEC-master/470.lbm/data/ $100_100_130_cf_a$ .of" --caches --12cache --  $11d_1 = 2000000000$ 

Tested Values of 11d\_assoc : 1, 2, 4, 8, 16

# 4.1 L1 D Associativity vs Hit Rate of L1 D Cache



We have tested for direct mapping (or 1-way associativity), 2-way,4-way,8-way and 16 way associativity. On a general basis with the increase in associativity the hit rate should increase, however after 4-way associativity hit rate should be constant or would decrease. However in our graph we can see that most of the benchmarks have high hit rates for 4-way set associative except the benchmark 2.

# 4.2 L1 D Associativity vs Miss Rate of L1 D Cache



We can notice that the miss rate is almost the same, however there is slight decrease in miss rates as increase the n-way set associativity. For example for benchmark 4, the miss rate is 9.7884% when it is direct mapped (or 1 way associativity), however it drops to 9.7514% when it is 4 way associative.

# 4.3 L1 D Associativity vs Hit Rate of L1 I Cache



The hit rates for I cache is constant as we change the d cache associativity. As discussed before d cache and I cache fetches instructions parallelly , hence changing set associativity in d cache would not affect I cache hit rates.

# 4.4 L1 D Associativity vs Miss Rate of L1 I Cache



The miss rates for I cache is constant as we change the d cache associativity. As discussed before d cache and I cache fetches instructions parallelly, hence changing set associativity in d cache would not affect I cache miss rates.

# 4.5 L1 D Associativity vs Hit Rate of L2 Cache



We can see that the varying L1 d associativity does affect L2 hit rates at few points such as, wen L1 d assoc is 2, the hit rate mostly is greater than in other cases.

# 4.6 L1 D Associativity vs Miss Rate of L2 Cache



We can notice d cache associativity has a very slight impact on the miss rates of L2 cache.

# 4.7 L1 D Associativity vs CPI



W can notice that there is slight variation in CPI, when we change the associativity. As you can see at 8-way associativity for benchmark-1, the total CPI needed is around 5.306 compared to what it had at 4-way set (1.67). This is probably because when we increase the number of sets means, checking more places, which would indeed increase the time and clocks needed per instruction.

# 5 L1 I Associativity

# Commands used are as follows:

# Benchmark-1: 401.bzip2

 $sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/401.bzip2/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/401.bzip2/data/input.program --caches --l2cache -l1i_assoc = 2$ 

## Benchmark-2: 429.mcf

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/429.mcfsrc/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/429.mcf/data/inp.in --caches --12cache - 11i\_assoc =2

## Benchmark-3: 456.hmmer

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/456.hmmer/src/benchmark -I 100000000 -o /home/vshah3/Project1\_SPEC-master/456.hmmer/data/bombesin.hmm --caches --12cache --  $11i_assoc=2$ 

# Benchmark-4: 458.sjeng

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/458.sjeng/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/458.sjeng/data/test.txt --caches --l2cache -- l1i\_assoc =2

#### Benchmark-5: 470.lbm

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/470.lbm/src/benchmark -I 100000000 -o "20 reference.dat 0 1 /home/vshah3/Project1\_SPEC-master/470.lbm/data/100\_100\_130\_cf\_a.of" --caches --l2cache -- 11i\_assoc =2

# Tested Values of l1i\_assoc : 1, 2, 4, 8, 16

## 5.1 L1 I Associativity vs Hit Rate of L1 D Cache



We have tested for direct mapping (or 1-way associativity), 2-way,4-way,8-way and 16 way associativity. The hit rates for D cache is constant as we change the I cache associativity. As discussed before d cache and I cache fetches instructions parallelly , hence changing set associativity in I cache would not affect D cache hit rates.

# 5.2 L1 I Associativity vs Miss Rate of L1 D Cache



The miss rates for D cache is constant as we change the d cache associativity. As discussed before d cache and I cache fetches instructions parallelly, hence changing set associativity in I cache would not affect D cache miss rates.

# 5.3 L1 I Associativity vs Hit Rate of L1 I Cache



Hit rate is 1-miss rate, looking at the above graph we don't see much difference in I cache hit rate when we change the set associativity of I cache. However to get a better picture, we can look into miss rates graph below.

# 5.4 L1 I Associativity vs Miss Rate of L1 I Cache



We can see that the miss rates decreases as we move from direct mapped cache to 2-way ,4-way,8-way and 16 -way caches. For example the miss rate for 1-way associativity of benchmark 1 is 0.0010% whereas that of 2-way set associativity is 0.0004%.

# 5.5 L1 I Associativity vs Hit Rate of L2 Cache



We can see that the hit rate of L2 cache slightly varies as we change the associativity in L1i cache, we can see high hit rates at 2-way associativity for benchmark2 and 8-way associativity for benchmark 1.

# 5.6 L1 I Associativity vs Miss Rate of L2 Cache



We can see that the miss rate of L2 cache slightly varies as we change the associativity in L1i cache.

# 5.7 L1 I Associativity vs CPI



We notice that with the increase in L1 I associativity, there is not much difference in Clocks needed per instruction. There are slight increase and decrease in CPIs which is because of the reason that time is consumed while searching for the data from memory for highly associative cache.

# 6 L2 Associativity

### Commands used are as follows:

## Benchmark-1: 401.bzip2

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/401.bzip2/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/401.bzip2/data/input.program --caches --l2cache -l2\_assoc =2

## Benchmark-2: 429.mcf

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/429.mcfsrc/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/429.mcf/data/inp.in --caches --12cache - 12\_assoc =2

#### Benchmark-3: 456.hmmer

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/456.hmmer/src/benchmark -I 100000000 -o /home/vshah3/Project1\_SPEC-master/456.hmmer/data/bombesin.hmm --caches --12cache - 12\_assoc =2

## Benchmark-4: 458.sjeng

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/458.sjeng/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/458.sjeng/data/test.txt --caches --l2cache - l2\_assoc =2

#### Benchmark-5: 470.lbm

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/470.lbm/src/benchmark -I 100000000 -o "20 reference.dat 0 1 /home/vshah3/Project1\_SPEC-master/470.lbm/data/100\_100\_130\_cf\_a.of" --caches --l2cache  $-12\_assoc=2$ 

# Tested Values of l2\_assoc : 1, 2, 4, 8, 16

# 6.1 L2 Associativity vs Hit Rate of L1 D Cache



We can see that changing L2 cache associativity doesn't affect the hit rate of L1 d cache . This is because of the memory hierarchy , where L2 lies below L1, thus changing L2 would not affect the hit rates in L1.

# 6.2 L2 Associativity vs Miss Rate of L1 D Cache



We can see that changing L2 cache associativity doesn't affect the miss rate of L1 d cache. This is because of the memory hierarchy, where L2 lies below L1, thus changing L2 would not affect the miss rates in L1.

# 6.3 L2 Associativity vs Hit Rate of L1 I Cache



We can see that changing L2 cache associativity doesn't affect the hit rate of L1 i cache. This is because of the memory hierarchy, where L2 lies below L1, thus changing L2 would not affect the hit rates in L1.

# 6.4 L2 Associativity vs Miss Rate of L1 I Cache



We can see that changing L2 cache associativity doesn't affect the miss rate of L1 i cache . This is because of the memory hierarchy , where L2 lies below L1, thus changing L2 would not affect the miss rates in L1.

# 6.5 L2 Associativity vs Hit Rate of L2 Cache



We can see that changing the L2 cache associativity has impact on the hit rates of L2 cache. We can see that for most of the benchmarks we get a high hit rate for 4-way associativity.

# 6.6 L2 Associativity vs Miss Rate of L2 Cache



In general miss rate is very high when we change the L2 associativity fir benchmarks 1,2,4, and 5. However we can see that we get even high miss rates for 1-way associativity than for 4-way or 8-way. For example, lets consider benchmark 2, it has a miss rate of 84.8044% for 1-way associativity however a lesser miss rate of 82.4706% for 4-way associativity.

# 6.7 L2 Associativity vs CPI



We can notice that on changing the L2 associativity there is not much change in the CPI. There are only slight variations which might be because of the fact that when we increase the number of sets, the processor take more time to search for the memory location.

## 7 Block Size

# Commands used are as follows:

# Benchmark-1: 401.bzip2

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/401.bzip2/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/401.bzip2/data/input.program --caches --l2cache --cacheline\_size =64

# Benchmark-2: 429.mcf

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/429.mcfsrc/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/429.mcf/data/inp.in --caches --12cache - cacheline\_size =64

## Benchmark-3: 456.hmmer

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/456.hmmer/src/benchmark -I 100000000 -o /home/vshah3/Project1\_SPEC-master/456.hmmer/data/bombesin.hmm --caches --l2cache - cacheline\_size =64

## Benchmark-4: 458.sjeng

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/458.sjeng/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/458.sjeng/data/test.txt --caches --l2cache - cacheline\_size =64

## Benchmark-5: 470.lbm

 $sudo ./build/X86/gem5.opt configs/example/se.py -c /home/vshah3/Project1\_SPEC-master/470.lbm/src/benchmark -I 100000000 -o "20 reference.dat 0 1 /home/vshah3/Project1\_SPEC-master/470.lbm/data/100_100_130_cf_a.of" --caches --l2cache -- cacheline_size = 64$ 

Tested Values of cacheline\_size: 8, 16, 32, 64, 128 (All are in Bytes)

#### 7.1 Block Size vs Hit Rate of L1 D Cache



We have varied cache line size from 8, 16, 32, 64, 128 bytes. Increasing cache line size implies increasing the number of lines through which data can be fed to the cache memories. Increasing cacheline size has a direct affect on hit rate. As we can see the hit rates usually lie in the range of 99%, however for benchmark 4, the hit rate decreases as we increase the cache line size.

#### 7.2 Block Size vs Miss Rate of L1 D Cache



Again the change in cacheline size has a direct impact on miss rates of d cache, as we can see on increasing the cacheline the miss rates decreases.

#### 7.3 Block Size vs Hit Rate of L1 I Cache



We can notice that not much change is there in hit rates of I cache when we vary the cache line size. However to get a clear look we can see below the miss rate of L1 I cache.

#### 7.4 Block Size vs Miss Rate of L1 I Cache



We can see that with that with the increase in cache line size the miss rates of I cache decreases in all benchmarks. The miss rate being lowest when cacheline size is 128bytes.

# 7.5 Block Size vs Hit Rate of L2 Cache



We can see that on increasing the cacheline size, the hit rates of L2 cache either increases or remains same. There can be seen a drastic rise in hit rate for benchmark-4, and also it increases for benchmark-1,2, and 5. However for benchmark 3 it remains the same.

#### 7.6 Block Size vs Miss Rate of L2 Cache



We can see increasing the cacheline size has an affect on miss rates of L2 cache, especially for benchmark 2 it decreases as we increase the cacheline size.

#### 7.7 Block Size vs CPI



We can notice that as we increase the cacheline size, the clocks needed for per instruction also changes drastically. We can see that when we kept the cache line size at 64 for benchmark-4, it had the worst CPI of about 19.596, for every benchmark the best and worst cases are different.

After doing all the analysis the best values for each benchmark has been noted below under conclusion ,for your kind perusal.

# **CONCLUSION:**

Analysed how varying the cache parameters influenced the performance of X86 processor in large extents. Though while changing some parameters hit rates and miss rates weren't affected. However, overall there were great extent of changes.

# TEAM WORK AND INDIVIDUAL CONTRIBUTION:

- 6. *Venugopal Shah*: Worked on understanding how and what commands need to be passed for running benchmarks on gem5. Wrote shell script to run the benchmarks together. Also wrote a python script to extract only the values needed into another file. Plotted the graph for all the values stored in the data base.
- 7. *Swati Sajee Kumar*: Worked on understanding how and what commands need to be passed for running benchmarks on gem5. Wrote shell script to run the benchmarks together. Analysed and stored the data we got from the stats.txt and worked on the report.

# **REFERENCES:**

- 1. <a href="https://en.wikipedia.org/wiki/CPU">https://en.wikipedia.org/wiki/CPU</a> cache
- 2. https://groups.google.com/forum/#!topic/comp.arch/9DcDSzs28Ow
- 3. <a href="https://en.wikipedia.org/wiki/Cycles\_per\_instruction">https://en.wikipedia.org/wiki/Cycles\_per\_instruction</a>
- 4. Piazza and Class Notes
- 5. Other google sources

# **APPENDIX-I**

1. An example of script used to run all the simulation of particular testbench together is as given below:

#changing l1d\_size sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/458.sjeng/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/458.sjeng/data/test.txt --caches --l2cache --l1d\_size=2MB sudo mv /home/swati/gem5/m5out/stats.txt /home/swati/Desktop/458.sjeng/stat\_files/l1d\_size/test1.txt

 $sudo./build/X86/gem5.opt\ configs/example/se.py\ -c\ /home/swati/Project1\_SPEC-master/458.sjeng/src/benchmark\ -I\ 100000000\ -o\ /home/swati/Project1\_SPEC-master/458.sjeng/data/test.txt\ --caches\ --l2cache\ --l1d\_size=512kB\ sudo\ mv\ /home/swati/gem5/m5out/stats.txt$ 

/home/swati/Desktop/458.sjeng/stat\_files/l1d\_size/test2.txt

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/458.sjeng/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/458.sjeng/data/test.txt --caches --l2cache --l1d\_size=1MB sudo mv /home/swati/gem5/m5out/stats.txt /home/swati/Desktop/458.sjeng/stat\_files/l1d\_size/test3.txt

sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/458.sjeng/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/458.sjeng/data/test.txt --caches --l2cache --l1d\_size=3MB sudo mv /home/swati/gem5/m5out/stats.txt /home/swati/Desktop/458.sjeng/stat\_files/11d\_size/test4.txt sudo ./build/X86/gem5.opt configs/example/se.py -c /home/swati/Project1\_SPEC-master/458.sjeng/src/benchmark -I 100000000 -o /home/swati/Project1\_SPEC-master/458.sjeng/data/test.txt --caches --l2cache --l1d\_size=4MB sudo mv /home/swati/gem5/m5out/stats.txt /home/swati/Desktop/458.sjeng/stat\_files/11d\_size/test5.txt

2. An example of python script used to get only the hit and miss rates, and hit and miss number from stats.txt file is as shown below:

```
1 import csv
   2 import re
   3 import glob
   5 read = glob.glob("*.txt")
  8 dcache_overall_miss_rate = []
9 dcache_overall_hit_rate = []
 10 dcache_overall_misses = []
 12 icache_overall_miss_rate = []
13 icache_overall_hit_rate = []
 14 icache_overall_misses = []
 16 l2_overall_miss_rate = []
 17 l2_overall_hit_rate = []
18 l2_overall_misses = []
 20 cpi = []
 22 for filename in read:
23 with open(filename,"r") as f:
 24
                                 for line in f:
 26
                                               if 'system.l2.overall_miss_rate::total' in line:
 28
                                                              l = ((float(line.split()[1])))
 29
                                                              l2_overall_miss_rate.append((l))
 31
                                               elif 'system.cpu.dcache.overall_miss_rate::total' in line:
 33
                                                              d = ((float(line.split()[1])))
 34
 35
                                                              dcache_overall_miss_rate.append((d))
 36
 37
                                               elif 'system.cpu.icache.overall_miss_rate::total' in line:
 38
                                                              i = ((float(line.split()[1])))
                                                              icache\_overall\_miss\_rate.append((i))
 40
 41
 42
43
                                               elif 'system.l2.overall misses::total' in line:
 44
                                                              d = ((float(line.split()[1])))
                                                              l2_overall_misses.append(d)
 47
                                               elif 'system.cpu.dcache.overall_misses::total' in line:
 49
50
51
                                                i = ((float(line.split()[1])))
dcache_overall_misses.append(i)
                                     elif 'system.cpu.icache.overall misses::total' in line:
                                                l = ((float(line.split()[1])))
icache_overall_misses.append(l)
 S7
S8 cpi = list((1 + ((6 * (dcache_overall_misses[i] + icache_overall_misses[i])) + (50 * l2_overall_misses[i])) / 100000000) for i in range(len(dcache_overall_misses)))
59
60
61
62 tcache_overall_htt_rate = list((1 - tcache_overall_miss_rate[i] for i in range(len(tcache_overall_miss_rate))))
63 dcache_overall_htt_rate = list((1 - dcache_overall_miss_rate[i] for i in range(len(dcache_overall_miss_rate))))
64 t2_overall_hit_rate = list((1 - l2_overall_miss_rate[i] for i in range(len(l2_overall_miss_rate))))
65
66
67 print("\n")
68 print("dcache miss rate")
69 print(dcache_overall_miss_rate)
71 print("\n")
72 print("dcache_overall_miss_rate)
73 print(dcache_overall_hit_rate)
74 print("\n")
75
75
76 print("\n")
77 print("iCache miss rate")
78 print(icache_overall_miss_rate)
79
80 print("\n")
81 print("iCache hit rate")
82 print(icache_overall_hit_rate)
83 print("\n")
85 print("\n")
86 print("l2Cache miss rate")
87 print(l2_overall_miss_rate)
88
89 print("\n")
90 print("l2Cache hit rate")
91 print(l2_overall_hit_rate)
92 print("\n")
93
94 print("\n")
95 print("CPI")
```

**APPENDIX-II**Database of stats.txt file used for plotting all the 275 graphs:

| ben<br>ch<br>mar<br>k | 401                  | .bzip2               |                      | 429.r             | ncf                  |                      | 456.                 | hmme                 | er                   | 458.                 | sjeng                |                      | 470.                 | lbm                  |                      |
|-----------------------|----------------------|----------------------|----------------------|-------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| L1d<br>_siz<br>e      | dmiss                | i miss               | I2miss               | dmiss             | i miss               | I2miss               | dmiss                | i miss               | I2miss               | dmiss                | i miss               | I2miss               | dmiss                | i miss               | I2miss               |
| 64k<br>B              | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>98<br>23<br>2 | 0.0<br>029<br>93  | 0.0<br>00<br>00<br>7 | 0.8<br>25<br>55<br>1 | 0.0<br>01<br>85<br>1 | 0.0<br>00<br>01<br>5 | 0.0<br>65<br>53<br>8 | 0.0<br>97<br>42<br>0 | 0.0<br>01<br>29<br>3 | 0.9<br>78<br>95<br>5 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>5 | 0.9<br>99<br>98<br>6 |
| 128<br>kB             | 0.0<br>17<br>98<br>3 | 0.0<br>00<br>00<br>4 | 0.9<br>98<br>34<br>1 | 0.0<br>002<br>790 | 0.0<br>00<br>00<br>7 | 0.8<br>85<br>21<br>8 | 0.0<br>00<br>81<br>8 | 0.0<br>00<br>01<br>5 | 0.1<br>44<br>30<br>4 | 0.0<br>97<br>42<br>3 | 0.0<br>01<br>29<br>3 | 0.9<br>78<br>93<br>3 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>5 | 0.9<br>99<br>98<br>6 |
| 256<br>kB             | 0.0<br>17<br>98<br>0 | 0.0<br>00<br>00<br>4 | 0.9<br>98<br>51<br>4 | 0.0<br>027<br>12  | 0.0<br>00<br>00<br>7 | 0.9<br>10<br>77<br>0 | 0.0<br>00<br>11<br>0 | 0.0<br>00<br>01<br>5 | 0.8<br>15<br>25<br>4 | 0.0<br>97<br>42<br>1 | 0.0<br>01<br>29<br>3 | 0.9<br>78<br>95<br>8 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>5 | 0.9<br>99<br>98<br>7 |
| 32k<br>B              | 0.0<br>18<br>02<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>96<br>02<br>9 | 0.0<br>034<br>50  | 0.0<br>00<br>00<br>7 | 0.7<br>17<br>16<br>4 | 0.0<br>02<br>58<br>3 | 0.0<br>00<br>01<br>5 | 0.0<br>47<br>24<br>7 |                      |                      |                      | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>5 | 0.9<br>99<br>98<br>6 |
| 16k<br>B              | 0.0<br>18<br>10<br>7 | 0.0<br>00<br>00<br>4 | 0.9<br>91<br>50<br>2 | 0.0<br>042<br>88  | 0.0<br>00<br>00<br>7 | 0.5<br>77<br>72<br>3 | 0.0<br>04<br>27<br>5 | 0.0<br>00<br>01<br>5 | 0.0<br>28<br>73<br>2 | 0.0<br>97<br>41<br>7 | 0.0<br>01<br>29<br>3 | 0.9<br>78<br>95<br>2 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>5 | 0.9<br>99<br>98<br>5 |

| ben<br>ch<br>mar<br>k | 401                  | .bzip2               |                      | 429.                 | mcf                  |                      | 456.                 | hmme                 | er               | 458.                 | sjeng                |                      | 470.                 | lbm                  |                      |
|-----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| L1i_<br>size          | dmiss                | i miss               | I2miss               | dmiss                | i miss               | I2miss               | dmiss                | i miss               | I2miss           | dmiss                | i miss               | I2miss               | dmiss                | i miss               | I2miss               |
| 32k<br>B              | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>98<br>23<br>2 | 0.0<br>02<br>99<br>3 | 0.0<br>00<br>00<br>7 | 0.8<br>25<br>55<br>1 | 0.0<br>01<br>85<br>1 | 0.0<br>00<br>01<br>5 | 0.0<br>655<br>38 | 0.0<br>97<br>56<br>7 | 0.0<br>01<br>29<br>3 | 0.9<br>77<br>51<br>7 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>3 | 0.9<br>99<br>98<br>6 |

| 16k<br>B  | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>01<br>2 | 0.9<br>97<br>39<br>3 | 0.0<br>02<br>99<br>3 | 0.0<br>03<br>85<br>9 | 0.1<br>37<br>30<br>3 | 0.0<br>01<br>85<br>1 | 0.0<br>00<br>03<br>5 | 0.0<br>637<br>20 | 0.0<br>97<br>56<br>7 | 0.0<br>03<br>13<br>6 | 0.9<br>48<br>85<br>2 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>4 | 0.9<br>99<br>96<br>5 |
|-----------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| 64k<br>B  | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>98<br>23<br>6 | 0.0<br>02<br>99<br>3 | 0.0<br>00<br>00<br>4 | 0.8<br>28<br>95<br>9 | 0.0<br>01<br>85<br>1 | 0.0<br>00<br>01<br>5 | 0.0<br>656<br>04 | 0.0<br>97<br>56<br>7 | 0.0<br>00<br>27<br>7 | 0.9<br>94<br>06<br>3 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>3 | 0.9<br>99<br>99<br>2 |
| 128<br>kB | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>98<br>23<br>9 | 0.0<br>02<br>99<br>3 | 0.0<br>00<br>00<br>4 | 0.8<br>28<br>95<br>9 | 0.0<br>01<br>85<br>1 | 0.0<br>00<br>00<br>9 | 0.0<br>660<br>90 | 0.0<br>97<br>56<br>7 | 0.0<br>00<br>01<br>6 | 0.9<br>98<br>41<br>1 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>3 | 0.9<br>99<br>99<br>8 |
| 256<br>kB | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>98<br>23<br>9 | 0.0<br>02<br>99<br>3 | 0.0<br>00<br>00<br>4 | 0.8<br>28<br>95<br>9 | 0.0<br>01<br>85<br>1 | 0.0<br>00<br>00<br>9 | 0.0<br>660<br>96 | 0.0<br>97<br>56<br>7 | 0.0<br>00<br>01<br>1 | 0.9<br>98<br>48<br>5 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>3 | 0.9<br>99<br>99<br>8 |

| ben<br>chm<br>ark | 401                  | .bzip2               |                      | 429.                 | mcf                  |                      | 456.                 | hmme                 | er                   | 458.                 | sjeng                |                      | 470.                 | lbm                  |                      |
|-------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| L2_<br>size       | dmiss                | i miss               | I2miss               |
| 2MB               | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>98<br>23<br>2 | 0.0<br>02<br>99<br>3 | 0.0<br>00<br>00<br>7 | 0.8<br>25<br>55<br>1 | 0.0<br>01<br>85<br>1 | 0.0<br>00<br>01<br>5 | 0.0<br>65<br>53<br>8 | 0.0<br>97<br>56<br>7 | 0.0<br>01<br>29<br>3 | 0.9<br>77<br>51<br>7 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>3 | 0.9<br>99<br>98<br>6 |
| 512<br>kB         | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>99<br>50<br>9 | 0.0<br>02<br>99<br>3 | 0.0<br>00<br>00<br>7 | 0.8<br>82<br>12<br>1 | 0.0<br>01<br>85<br>1 | 0.0<br>00<br>01<br>5 | 0.0<br>65<br>53<br>8 | 0.0<br>97<br>56<br>7 | 0.0<br>01<br>29<br>3 | 0.9<br>77<br>52<br>4 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>3 | 0.9<br>99<br>98<br>6 |
| 1MB               | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>99<br>07<br>7 | 0.0<br>02<br>99<br>3 | 0.0<br>00<br>00<br>7 | 0.8<br>51<br>19<br>6 | 0.0<br>01<br>85<br>1 | 0.0<br>00<br>01<br>5 | 0.0<br>65<br>53<br>8 | 0.0<br>97<br>56<br>7 | 0.0<br>01<br>29<br>3 | 0.9<br>77<br>51<br>7 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>3 | 0.9<br>99<br>98<br>6 |
| 256<br>kB         | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>99<br>74<br>3 | 0.0<br>02<br>99<br>3 | 0.0<br>00<br>00<br>7 | 0.8<br>95<br>73<br>8 | 0.0<br>01<br>85<br>1 | 0.0<br>00<br>01<br>5 | 0.0<br>69<br>62<br>1 | 0.0<br>97<br>56<br>7 | 0.0<br>01<br>29<br>3 | 0.9<br>77<br>63<br>3 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>3 | 0.9<br>99<br>98<br>6 |
| 4MB               | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>60<br>09<br>3 | 0.0<br>02<br>99<br>3 | 0.0<br>00<br>00<br>7 | 0.7<br>84<br>81<br>8 | 0.0<br>01<br>85<br>1 | 0.0<br>00<br>01<br>5 | 0.0<br>65<br>53<br>8 | 0.0<br>97<br>56<br>7 | 0.0<br>01<br>29<br>3 | 0.9<br>77<br>49<br>4 | 0.0<br>38<br>46<br>0 | 0.0<br>00<br>00<br>3 | 0.9<br>99<br>98<br>6 |

| ben<br>chm<br>ark | 401                  | .bzip2               |                      | 429.  | mcf    |        | 456.  | hmme   | er     | 458.                 | sjeng                |                      | 470.  | lbm    |        |
|-------------------|----------------------|----------------------|----------------------|-------|--------|--------|-------|--------|--------|----------------------|----------------------|----------------------|-------|--------|--------|
| L1d<br>_as<br>soc | dmiss                | i miss               | I2miss               | dmiss | i miss | I2miss | dmiss | i miss | I2miss | dmiss                | i miss               | I2miss               | dmiss | i miss | I2miss |
| 2                 | 0.0                  | 0.0                  | 0.9                  | 0.0   | 0.0    | 0.8    | 0.0   | 0.0    | 0.0    | 0.0                  | 0.0                  | 0.9                  | 0.0   | 0.0    | 0.9    |
|                   | 17                   | 00                   | 98                   | 02    | 00     | 25     | 01    | 00     | 65     | 97                   | 01                   | 77                   | 38    | 00     | 99     |
|                   | 98                   | 00                   | 23                   | 99    | 00     | 55     | 85    | 01     | 53     | 56                   | 29                   | 51                   | 46    | 00     | 98     |
|                   | 5                    | 4                    | 2                    | 3     | 7      | 1      | 1     | 5      | 8      | 7                    | 3                    | 7                    | 0     | 3      | 6      |
| 1                 | 0.0                  | 0.0                  | 0.9                  | 0.0   | 0.0    | 0.6    | 0.0   | 0.0    | 0.0    | 0.0                  | 0.0                  | 0.9                  | 0.0   | 0.0    | 0.9    |
|                   | 18                   | 00                   | 94                   | 03    | 00     | 89     | 03    | 00     | 36     | 97                   | 01                   | 74                   | 39    | 00     | 71     |
|                   | 05                   | 00                   | 60                   | 59    | 00     | 06     | 31    | 01     | 94     | 88                   | 29                   | 42                   | 58    | 00     | 54     |
|                   | 0                    | 4                    | 2                    | 1     | 7      | 4      | 5     | 5      | 4      | 4                    | 3                    | 0                    | 6     | 3      | 3      |
| 4                 | 0.0                  | 0.0                  | 0.9                  | 0.0   | 0.0    | 0.8    | 0.0   | 0.0    | 0.0    | 0.0                  | 0.0                  | 0.9                  | 0.0   | 0.0    | 0.9    |
|                   | 17                   | 00                   | 98                   | 02    | 00     | 54     | 01    | 00     | 69     | 97                   | 01                   | 78                   | 38    | 00     | 99     |
|                   | 98                   | 00                   | 35                   | 89    | 00     | 25     | 74    | 01     | 26     | 51                   | 29                   | 03                   | 46    | 00     | 98     |
|                   | 3                    | 4                    | 3                    | 2     | 7      | 0      | 9     | 5      | 8      | 4                    | 3                    | 9                    | 0     | 3      | 7      |
| 8                 | 0.0                  | 0.0                  | 0.9                  | 0.0   | 0.0    | 0.8    | 0.0   | 0.0    | 0.0    | 0.0                  | 0.0                  | 0.9                  | 0.0   | 0.0    | 0.9    |
|                   | 17                   | 00                   | 98                   | 02    | 00     | 67     | 01    | 00     | 65     | 97                   | 01                   | 78                   | 38    | 00     | 99     |
|                   | 98                   | 00                   | 35                   | 84    | 00     | 15     | 84    | 01     | 78     | 47                   | 29                   | 45                   | 46    | 00     | 98     |
|                   | 3                    | 4                    | 1                    | 8     | 7      | 8      | 4     | 5      | 1      | 2                    | 3                    | 6                    | 0     | 3      | 7      |
| 16                | 0.0<br>17<br>98<br>3 | 0.0<br>00<br>00<br>4 | 0.9<br>98<br>35<br>3 |       |        |        |       |        |        | 0.0<br>97<br>46<br>3 | 0.0<br>01<br>29<br>3 | 0.9<br>78<br>53<br>8 |       |        |        |

| ben<br>chm<br>ark | 401       | .bzip2    |           | 429.      | mcf       |           | 456.      | hmme      | er        | 458.      | sjeng     |           | 470.      | lbm       |           |
|-------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| L1i_<br>ass<br>oc | dmiss     | i miss    | I2miss    |
| 2                 | 0.0<br>17 | 0.0<br>00 | 0.9<br>98 | 0.0<br>02 | 0.0<br>00 | 0.8<br>25 | 0.0<br>01 | 0.0<br>00 | 0.0<br>65 | 0.0<br>97 | 0.0<br>01 | 0.9<br>77 | 0.0<br>38 | 0.0<br>00 | 0.9<br>99 |

|    | 98                   | 00                   | 23                   | 99  | 00  | 55  | 85  | 01  | 53  | 56                   | 29                   | 51                   | 46  | 00  | 98  |
|----|----------------------|----------------------|----------------------|-----|-----|-----|-----|-----|-----|----------------------|----------------------|----------------------|-----|-----|-----|
|    | 5                    | 4                    | 2                    | 3   | 7   | 1   | 1   | 5   | 8   | 7                    | 3                    | 7                    | 0   | 3   | 6   |
| 1  | 0.0                  | 0.0                  | 0.9                  | 0.0 | 0.0 | 0.1 | 0.0 | 0.0 | 0.0 | 0.0                  | 0.0                  | 0.9                  | 0.0 | 0.0 | 0.9 |
|    | 17                   | 00                   | 97                   | 02  | 02  | 95  | 01  | 00  | 62  | 97                   | 01                   | 67                   | 38  | 00  | 99  |
|    | 98                   | 01                   | 55                   | 99  | 48  | 14  | 85  | 05  | 08  | 56                   | 94                   | 16                   | 46  | 00  | 96  |
|    | 5                    | 0                    | 0                    | 3   | 9   | 5   | 1   | 4   | 7   | 7                    | 6                    | 1                    | 0   | 4   | 7   |
| 4  | 0.0                  | 0.0                  | 0.9                  | 0.0 | 0.0 | 0.8 | 0.0 | 0.0 | 0.0 | 0.0                  | 0.0                  | 0.9                  | 0.0 | 0.0 | 0.9 |
|    | 17                   | 00                   | 98                   | 02  | 00  | 28  | 01  | 00  | 66  | 97                   | 00                   | 87                   | 38  | 00  | 99  |
|    | 98                   | 00                   | 23                   | 99  | 00  | 95  | 85  | 01  | 04  | 56                   | 67                   | 46                   | 46  | 00  | 99  |
|    | 5                    | 4                    | 7                    | 3   | 4   | 3   | 1   | 0   | 2   | 7                    | 8                    | 8                    | 0   | 3   | 1   |
| 8  | 0.0                  | 0.0                  | 0.9                  | 0.0 | 0.0 | 0.8 | 0.0 | 0.0 | 0.0 | 0.0                  | 0.0                  | 0.9                  | 0.0 | 0.0 | 0.9 |
|    | 17                   | 00                   | 98                   | 02  | 00  | 28  | 01  | 00  | 66  | 97                   | 00                   | 90                   | 38  | 00  | 99  |
|    | 98                   | 00                   | 23                   | 99  | 00  | 96  | 85  | 01  | 03  | 56                   | 48                   | 57                   | 46  | 00  | 99  |
|    | 5                    | 4                    | 8                    | 3   | 4   | 0   | 1   | 0   | 2   | 7                    | 9                    | 2                    | 0   | 3   | 4   |
| 16 | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>98<br>23<br>9 |     |     |     |     |     |     | 0.0<br>97<br>56<br>7 | 0.0<br>00<br>48<br>9 | 0.9<br>90<br>57<br>2 |     |     |     |

| ben<br>chm<br>ark | 401   | .bzip2 | 2      | 429.  | mcf    |        | 456.  | hmme   | er     | 458.  | sjeng  |        | 470.  | lbm    |        |
|-------------------|-------|--------|--------|-------|--------|--------|-------|--------|--------|-------|--------|--------|-------|--------|--------|
| L2_<br>ass<br>oc  | dmiss | i miss | I2miss |
| 8                 | 0.0   | 0.0    | 0.9    | 0.0   | 0.0    | 0.8    | 0.0   | 0.0    | 0.0    | 0.0   | 0.0    | 0.9    | 0.0   | 0.0    | 0.9    |
|                   | 17    | 00     | 98     | 02    | 00     | 25     | 01    | 00     | 65     | 97    | 01     | 77     | 38    | 00     | 99     |
|                   | 98    | 00     | 23     | 99    | 00     | 55     | 85    | 01     | 53     | 56    | 29     | 51     | 46    | 00     | 98     |
|                   | 5     | 4      | 2      | 3     | 7      | 1      | 1     | 5      | 8      | 7     | 3      | 7      | 0     | 3      | 6      |
| 1                 | 0.0   | 0.0    | 0.9    | 0.0   | 0.0    | 0.8    | 0.0   | 0.0    | 0.0    | 0.0   | 0.0    | 0.9    | 0.0   | 0.0    | 0.9    |
|                   | 17    | 00     | 71     | 02    | 00     | 48     | 01    | 00     | 65     | 97    | 01     | 77     | 38    | 00     | 99     |
|                   | 98    | 00     | 69     | 99    | 00     | 04     | 85    | 01     | 53     | 56    | 29     | 59     | 46    | 00     | 98     |
|                   | 5     | 4      | 7      | 3     | 7      | 4      | 1     | 5      | 8      | 7     | 3      | 8      | 0     | 3      | 6      |
| 2                 | 0.0   | 0.0    | 0.9    | 0.0   | 0.0    | 0.8    | 0.0   | 0.0    | 0.0    | 0.0   | 0.0    | 0.9    | 0.0   | 0.0    | 0.9    |
|                   | 17    | 00     | 77     | 02    | 00     | 24     | 01    | 00     | 65     | 97    | 01     | 77     | 38    | 00     | 99     |
|                   | 98    | 00     | 42     | 99    | 00     | 09     | 85    | 01     | 53     | 56    | 29     | 52     | 46    | 00     | 98     |
|                   | 5     | 4      | 3      | 3     | 7      | 8      | 1     | 5      | 8      | 7     | 3      | 6      | 0     | 3      | 6      |

| 4  | 0.0                  | 0.0                  | 0.9                  | 0.0 | 0.0 | 0.8 | 0.0 | 0.0 | 0.0 | 0.0                  | 0.0                  | 0.9                  | 0.0 | 0.0 | 0.9 |
|----|----------------------|----------------------|----------------------|-----|-----|-----|-----|-----|-----|----------------------|----------------------|----------------------|-----|-----|-----|
|    | 17                   | 00                   | 94                   | 02  | 00  | 24  | 01  | 00  | 65  | 97                   | 01                   | 77                   | 38  | 00  | 99  |
|    | 98                   | 00                   | 21                   | 99  | 00  | 70  | 85  | 01  | 53  | 56                   | 29                   | 51                   | 46  | 00  | 98  |
|    | 5                    | 4                    | 5                    | 3   | 7   | 6   | 1   | 5   | 8   | 7                    | 3                    | 8                    | 0   | 3   | 6   |
| 16 | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>98<br>22<br>9 |     |     |     |     |     |     | 0.0<br>97<br>56<br>7 | 0.0<br>01<br>29<br>3 | 0.9<br>77<br>51<br>7 |     |     |     |

| benc<br>hmar<br>k      | 401                  | .bzip2               | 2                    | 429.                 | mcf                  |                      | 456.                 | hmme                 | er                   | 458.                 | sjeng                |                      | 470.                 | lbm                  |                      |
|------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| cach<br>eline<br>_size | dmiss                | i miss               | l2miss               | dmiss                | i miss               | I2miss               | dmiss                | i miss               | l2miss               | dmiss                | i miss               | I2miss               | dmiss                | i miss               | I2miss               |
| 64                     | 0.0<br>17<br>98<br>5 | 0.0<br>00<br>00<br>4 | 0.9<br>98<br>23<br>2 | 0.0<br>02<br>99<br>3 | 0.0<br>00<br>00<br>7 | 0.8<br>25<br>55<br>1 | 0.0<br>01<br>85<br>1 | 0.0<br>00<br>01<br>5 | 0.0<br>65<br>53<br>8 | 0.0<br>97<br>56<br>7 | 0.0<br>01<br>29<br>3 | 0.9<br>77<br>51<br>7 | 0.3<br>84<br>60      | 0.0<br>00<br>00<br>3 | 0.9<br>99<br>98<br>6 |
| 16                     | 0.0<br>60<br>19<br>7 | 0.0<br>00<br>01<br>2 | 0.9<br>86<br>98<br>4 | 0.0<br>09<br>23<br>1 | 0.0<br>00<br>01<br>5 | 0.9<br>09<br>91<br>2 | 0.0<br>06<br>87<br>9 | 0.0<br>00<br>04<br>1 | 0.0<br>64<br>44<br>5 | 0.3<br>89<br>62<br>3 | 0.0<br>02<br>51<br>5 | 0.9<br>89<br>35<br>9 | 0.1<br>53<br>83<br>5 | 0.0<br>00<br>00<br>9 | 0.9<br>99<br>99<br>5 |
| 32                     | 0.0<br>32<br>05<br>6 | 0.0<br>00<br>00<br>7 | 0.9<br>97<br>44<br>8 | 0.0<br>05<br>05<br>7 | 0.0<br>00<br>00<br>9 | 0.8<br>78<br>23<br>4 | 0.0<br>03<br>54<br>4 | 0.0<br>00<br>02<br>5 | 0.0<br>65<br>26<br>1 | 0.1<br>94<br>90<br>4 | 0.0<br>01<br>70<br>0 | 0.9<br>85<br>46<br>0 | 0.0<br>76<br>91<br>8 | 0.0<br>00<br>00<br>5 | 0.9<br>99<br>99<br>3 |
| 128                    | 0.0<br>10<br>94<br>9 | 0.0<br>00<br>00<br>3 | 0.9<br>97<br>15<br>2 | 0.0<br>01<br>82<br>9 | 0.0<br>00<br>00<br>5 | 0.7<br>07<br>35<br>0 | 0.0<br>01<br>00<br>6 | 0.0<br>00<br>01<br>3 | 0.0<br>63<br>18<br>9 | 0.0<br>48<br>96<br>9 | 0.0<br>01<br>00<br>2 | 0.9<br>63<br>36<br>1 | 0.0<br>19<br>23<br>1 | 0.0<br>00<br>00<br>2 | 0.9<br>99<br>97<br>1 |
| 8                      | 0.1<br>16<br>47<br>7 | 0.0<br>00<br>02<br>1 | 0.9<br>83<br>74<br>5 |                      |                      |                      |                      |                      |                      | 0.7<br>79<br>05<br>7 | 0.0<br>04<br>15<br>1 | 0.0<br>69<br>83<br>7 |                      |                      |                      |

# Number of misses:

| Number of this | 0000 .                 | _              | _              | _              | _              |
|----------------|------------------------|----------------|----------------|----------------|----------------|
| benchmar<br>k  | 401.bzip2              | 429.mcf        | 456.hmmer      | 458.sjeng      | 470.lbm        |
| L1d_size       | CPI                    | CPI            | CPI            | CPI            | CPI            |
| 64kB           | 1.673864420000000      | 1.0497927      | 1.0089572<br>4 | 5.6569492<br>4 | 1.8591314<br>7 |
| 128kB          | 1.673843960000000      | 1.0525022<br>6 | 1.0163783<br>4 | 5.6568884<br>4 | 1.8591315<br>4 |
| 256kB          | 1.673856499999999<br>9 | 1.0493663<br>6 | 1.0057951<br>2 | 5.6569354<br>8 | 1.8591314<br>7 |
| 32kB           | 1.67402438             | 1.0507489      | 1.0112000<br>4 | Nil            | 1.8591314<br>7 |
| 16kB           | 1.67435528             | 1.0492223<br>6 | 1.0036297<br>2 | 5.6567451<br>6 | 1.8591313<br>6 |

| benchmar<br>k | 401.bzip2         | 429.mcf        | 456.hmmer      | 458.sjeng      | 470.lbm        |
|---------------|-------------------|----------------|----------------|----------------|----------------|
| L1i_size      | СРІ               | СРІ            | СРІ            | CPI            | CPI            |
| 32kB          | 1.67393142        | 1.0497927      | 1.0089572<br>4 | 5.6731295<br>6 | 1.8591314<br>7 |
| 16kB          | 1.673864420000000 | 1.0497667<br>2 | 1.0089083<br>4 | 5.6576855      | 1.8591303<br>4 |
| 64kB          | 1.67386412        | 1.0814731<br>6 | 1.0091225<br>4 | 5.6491710<br>4 | 1.8591334<br>0 |
| 128kB         | 1.67386394        | 1.0497667<br>2 | 1.0089088<br>8 | 5.6469429<br>4 | 1.8591303<br>4 |

| 256kB | 1.67386394 | 1.0497667 | 1.0089514 | 5.6469822 | 1.8591308 |
|-------|------------|-----------|-----------|-----------|-----------|
|       |            | 2         | 2         | р         | Ö         |

| benchmark | 401.bzip2     | 429.mcf    | 456.hmmer  | 458.sjeng | 470.lbm    |
|-----------|---------------|------------|------------|-----------|------------|
| L2_size   | СРІ           | СРІ        | СРІ        | CPI       | CPI        |
| 2MB 1     | 1.67463392    | 1.0497927  | 1.00895724 | 5.6577155 | 1.85913147 |
| 512kB     | 1.6738644200  | 1.047477   | 1.00895724 | 5.6576855 | 1.85913147 |
| 1MB       | 1.67437342    | 1.052717   | 1.00895724 | 5.6576855 | 1.85913147 |
| 256kB     | 1.65088142000 | 1.05348426 | 1.0091568  | 5.6575845 | 1.85913147 |
| 4MB       | 1.67477492    | 1.0511432  | 1.00895724 | 5.6581775 | 1.85913147 |

| benchmark    | 401.bzip2    | 429.mcf    | 456.hmmer  | 458.sjeng  | 470.lbm    |
|--------------|--------------|------------|------------|------------|------------|
| L1d_assoc    | СРІ          | СРІ        | СРІ        | СРІ        | СРІ        |
| 2            | 2 1.6741283  |            | 1.00895724 | 5.65930362 | 1.85913147 |
| 1            | 1.6738644200 | 1.0495204  | 1.00894728 | 5.6576855  | 1.85913136 |
| 4            | 4 1.67385566 |            | 1.0134411  | 5.6576855  | 1.86182638 |
| 8 5.30686384 |              | 1.04948722 | 1.00893588 | 5.65715456 | 1.85913136 |
| 16           | 1.67385578   | 1.04957812 | 1.0086453  | 5.6571968  | 1.85913136 |

| benchmar k 401.bzip2 L1i_assoc CPI |                        | 429.mcf        | 456.hmmer      | 458.sjeng      | 470.lbm        |
|------------------------------------|------------------------|----------------|----------------|----------------|----------------|
|                                    |                        | CPI            | СРІ            | CPI            | CPI            |
| 2                                  | 1.673918899999999<br>9 | 1.0497927      | 1.0089572<br>4 | 5.6631520<br>4 | 1.8591314<br>7 |
| 1 1.673864420000000 1              |                        | 1.0497667<br>2 | 1.0089118<br>8 | 5.6576855      | 1.8591304      |

| 4  | 1.67386406 | 1.0702106<br>2 | 1.0092792<br>6 | 5.6525298<br>6 | 1.8591331<br>5 |
|----|------------|----------------|----------------|----------------|----------------|
| 8  | 1.67386394 | 1.0497672<br>8 | 1.0089130<br>8 | 5.6498404<br>4 | 1.8591307<br>0 |
| 16 | 1.673864   | 1.0497673<br>4 | 1.0089139<br>8 | 5.6509465<br>2 | 1.859131       |

| benchmark | 401.bzip2     | 429.mcf   | 456.hmmer  | 458.sjeng | 470.lbm    |
|-----------|---------------|-----------|------------|-----------|------------|
| L2_assoc  | СРІ           | СРІ       | CPI        | CPI       | CPI        |
| 2         | 1.65787392000 | 1.0497927 | 1.00895724 | 5.658029  | 1.85913147 |
| 1         | 1.6738644200  | 1.0498172 | 1.00895724 | 5.6576855 | 1.85913147 |
| 4         | 1.66132492    | 1.0509772 | 1.00895724 | 5.657721  | 1.85913147 |
| 8         | 1.67386241999 | 1.0497482 | 1.00895724 | 5.6576855 | 1.85913147 |
| 16        | 1.67386241999 | 1.0497162 | 1.00895724 | 5.657686  | 1.85913147 |

| benchmark      | 401.bzip2   | 429.mcf    | 456.hmmer  | 458.sjeng   | 470.lbm    |
|----------------|-------------|------------|------------|-------------|------------|
| cacheline_size | СРІ         | СРІ        | CPI        | СРІ         | CPI        |
| 64             | 3.23267426  | 1.0497927  | 1.00895724 | 19.59631772 | 1.85913147 |
| 16             | 1.673864420 | 1.04909512 | 1.05299478 | 5.6576855   | 2.0443577  |
| 32             | 2.20021566  | 1.1671341  | 1.03308542 | 10.30382346 | 4.43604419 |
| 128            | 5.30680216  | 1.02666796 | 1.00487044 | 5.03666358  | 1.42962043 |
| 8              | 1.4098578   | 1.08870208 | 1.01707102 | 3.3341471   | 2.71811106 |

# HIT RATES:

| be<br>nc<br>hm<br>ark | 401                  | 01.bzip2 429.mcf 456.hmmer 458.sjeng |                                   |                      | 470.lbm              |                      |                      |                      |                       |                         |                      |                             |                      |                      |                      |
|-----------------------|----------------------|--------------------------------------|-----------------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|-----------------------|-------------------------|----------------------|-----------------------------|----------------------|----------------------|----------------------|
| l1d<br>_si<br>ze      | d_hit                | i _hit                               | I2_hit                            | d_hit                | i _hit               | l2_hit               | d_hit                | i _hit               | I2_hit                | d_hit                   | i _hit               | I2_hit                      | d_hit                | i _hit               | I2_hit               |
| 64k<br>B              | 0.<br>98<br>20<br>15 | 0.<br>99<br>99<br>96                 | 0.00176<br>799999<br>999999<br>18 | 0.<br>99<br>70<br>07 | 0.<br>99<br>99<br>93 | 0.<br>17<br>44<br>4  | 0.<br>99<br>81<br>49 | 0.<br>99<br>99<br>85 | 0.9<br>34<br>46<br>2  | 0.9<br>025<br>77        | 0.<br>99<br>87<br>07 | 0.021<br>0669<br>9999<br>99 | 0.<br>96<br>15<br>4  | 0.<br>99<br>99<br>97 | 0.<br>00<br>00<br>14 |
| 128<br>kB             | 0.<br>98<br>20<br>2  | 0.<br>99<br>99<br>96                 | 0.00148<br>5999                   | 0.<br>99<br>57<br>12 | 0.<br>99<br>99<br>93 | 0.<br>42<br>22<br>77 | 0.<br>99<br>57<br>25 | 0.<br>99<br>99<br>85 | 0.9<br>71<br>26<br>8  | 0.9<br>025<br>799<br>99 | 0.<br>99<br>87<br>07 | 0.021<br>0449<br>9999       | 0.<br>96<br>15<br>4  | 0.<br>99<br>99<br>97 | 0.<br>00<br>00<br>13 |
| 256<br>kB             | 0.<br>98<br>20<br>17 | 0.<br>99<br>99<br>96                 | 0.00165<br>899999                 | 0.<br>99<br>72<br>1  | 0.<br>99<br>99<br>93 | 0.<br>11<br>47<br>82 | 0.<br>99<br>91<br>82 | 0.<br>99<br>99<br>85 | 0.8<br>55<br>69<br>6  | 0.9<br>025<br>79        | 0.<br>99<br>87<br>07 | 0.021<br>0420<br>000        | 0.<br>96<br>04<br>14 | 0.<br>99<br>99<br>97 | 0.<br>02<br>85       |
| 32k<br>B              | 0.<br>98<br>19<br>75 | 0.<br>99<br>99<br>96                 | 0.00397<br>099999<br>9            | 0.<br>99<br>65<br>5  | 0.<br>99<br>99<br>93 | 0.<br>28<br>28<br>36 | 0.<br>99<br>74<br>17 | 0.<br>99<br>99<br>85 | 0.9<br>52<br>75<br>3  | Nil                     | Nil                  | Nil                         | 0.<br>96<br>15<br>4  | 0.<br>99<br>99<br>97 | 0.<br>00<br>00<br>13 |
| 16k<br>B              | 0.<br>98<br>18<br>93 | 0.<br>99<br>99<br>96                 | 0.00849<br>80000                  | 0.<br>99<br>72<br>88 | 0.<br>99<br>99<br>93 | 0.<br>08<br>92<br>3  | 0.<br>99<br>98<br>9  | 0.<br>99<br>99<br>85 | 0.1<br>84<br>74<br>59 | 0.9<br>025<br>83        | 0.<br>99<br>87<br>07 | 0.021<br>0479<br>9999       | 0.<br>96<br>15<br>4  | 0.<br>99<br>99<br>97 | 0.<br>00<br>00<br>13 |

| ben<br>ch<br>mar<br>k | ch<br>mar            |                      |                            | 429.mcf              |                      |                      | 456.hmmer            |                      |                      | 458.sjeng            |                      |                         | 470.lbm             |                      |                      |
|-----------------------|----------------------|----------------------|----------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|-------------------------|---------------------|----------------------|----------------------|
| l1i_<br>siz<br>e      | d_hit                | i _hit               | I2_hit                     | d_hit                | i _hit               | l2_hit               | d_hit                | i _hit               | I2_hit               | d_hit                | i _hit               | I2_hit                  | d_hit               | i _hit               | I2_hit               |
| 32k<br>B              | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>98<br>8 | 0.002<br>6070<br>0         | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>3 | 0.1<br>74<br>44<br>8 | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>46<br>2 | 0.9<br>02<br>43<br>3 | 0.9<br>96<br>86<br>4 | 0.051<br>14799<br>99999 | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |
| 16k<br>B              | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99<br>6 | 0.001<br>7679<br>9999<br>9 | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>6 | 0.1<br>71<br>04<br>1 | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>99      | 0.9<br>33<br>90<br>4 | 0.9<br>02<br>43<br>3 | 0.9<br>96<br>86<br>4 | 0.022<br>48300<br>00    | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>00<br>2 |

| 64k<br>B  | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99<br>6 | 0.001<br>7639<br>9999 | 0.9<br>97<br>00<br>7 | 0.9<br>96<br>14<br>1 | 0.8<br>62<br>69<br>7 | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>96<br>5 | 0.9<br>36<br>28      | 0.9<br>02<br>43<br>3 | 0.9<br>96<br>86<br>4 | 0.005<br>93699<br>9999       | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>6 | 0.0<br>00<br>03<br>5 |
|-----------|----------------------|----------------------|-----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|------------------------------|---------------------|----------------------|----------------------|
| 128<br>kB | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99<br>6 | 0.001<br>7610         | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>6 | 0.1<br>71<br>04<br>1 | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>99<br>1 | 0.9<br>33<br>91      | 0.9<br>02<br>43<br>3 | 0.9<br>96<br>86<br>4 | 0.001<br>51500<br>000        | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>00<br>2 |
| 256<br>kB | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99<br>6 | 0.001<br>7610<br>00   | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>6 | 0.1<br>71<br>04<br>1 | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>39<br>6 | 0.9<br>02<br>43<br>3 | 0.9<br>96<br>86<br>4 | 0.001<br>58899<br>99999<br>9 | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>00<br>8 |

| ben<br>ch<br>mar<br>k | ch<br>mar            |                       | 2                            | 429.mcf              |                      | 456.hmmer             |                      | 458.sjeng            |                      | 470.lbm              |                      |                      |                     |                      |                      |
|-----------------------|----------------------|-----------------------|------------------------------|----------------------|----------------------|-----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|---------------------|----------------------|----------------------|
| I2_<br>siz<br>e       | d_hit                | i _hit                | I2_hit                       | d_hit                | i _hit               | I2_hit                | d_hit                | i _hit               | I2_hit               | d_hit                | i _hit               | I2_hit               | d_hit               | i _hit               | I2_hit               |
| 2M<br>B               | 0.0<br>17<br>98<br>5 | 0.9<br>99<br>99<br>6, | 0.000<br>49100<br>0          | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>3 | 0.1<br>74<br>44<br>8  | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>46<br>2 | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>70<br>7 | 0.02<br>2476<br>0000 | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |
| 512<br>kB             | 0.0<br>17<br>98<br>5 | 0.9<br>99<br>99<br>6, | 0.001<br>76799<br>999        | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>3 | 0.2<br>15<br>18<br>1  | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>46<br>2 | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>70<br>7 | 0.02<br>2483<br>000  | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |
| 1M<br>B               | 0.0<br>17<br>98<br>5 | 0.9<br>99<br>99<br>6, | 0.000<br>92300               | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>3 | 0.1<br>17<br>87<br>89 | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>46<br>2 | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>70<br>7 | 0.02<br>2483<br>000  | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |
| 256<br>kB             | 0.0<br>17<br>98<br>5 | 0.9<br>99<br>99<br>6, | 0.039<br>9070                |                      |                      |                       |                      |                      |                      | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>70<br>7 | 0.02<br>2506<br>000  | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |
| 4M<br>B               | 0.0<br>17<br>98<br>5 | 0.9<br>99<br>99<br>6, | 0.000<br>25699<br>99999<br>9 | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>3 | 0.1<br>48<br>80<br>4  | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>46<br>2 | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>70<br>7 | 0.02<br>2367<br>0000 | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |

| be<br>nc | 401.bzip2 | 429.mcf | 456.hmmer | 458.sjeng | 470.lbm |
|----------|-----------|---------|-----------|-----------|---------|
|----------|-----------|---------|-----------|-----------|---------|

| hm<br>ark         |                           |                      |                          |                      |                      |                        |                      |                      |                      |                      |                      |                                  |                      |                      |                      |
|-------------------|---------------------------|----------------------|--------------------------|----------------------|----------------------|------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------------------|----------------------|----------------------|----------------------|
| l1d<br>_as<br>soc | d_hit                     | i _hit               | I2_hit                   | d_hit                | i _hit               | I2_hit                 | d_hit                | i _hit               | I2_hit               | d_hit                | i _hit               | I2_hit                           | d_hit                | i _hit               | I2_hit               |
| 8                 | 0.98<br>195               | 0.<br>99<br>99<br>96 | 0.00<br>539<br>80        | 0.<br>99<br>70<br>07 | 0.<br>99<br>99<br>93 | 0.1<br>744<br>489<br>9 | 0.<br>99<br>81<br>49 | 0.<br>99<br>99<br>85 | 0.<br>93<br>44<br>62 | 0.<br>90<br>21<br>16 | 0.<br>99<br>87<br>07 | 0.0255<br>800000<br>000000<br>47 | 0.<br>96<br>15<br>4  | 0.<br>99<br>99<br>97 | 0.<br>00<br>00<br>14 |
| 1                 | 0.98<br>2015              | 0.<br>99<br>99<br>96 | 0.00<br>176<br>799<br>99 | 0.<br>99<br>71<br>36 | 0.<br>99<br>99<br>93 | 0.1<br>375<br>99       | 0.<br>99<br>81<br>53 | 0.<br>99<br>99<br>85 | 0.<br>93<br>43<br>49 | 0.<br>90<br>24<br>33 | 0.<br>99<br>87<br>07 | 0.0224<br>83000                  | 0.<br>96<br>15<br>4  | 0.<br>99<br>99<br>97 | 0.<br>00<br>00<br>13 |
| 2                 | 0.98<br>2017              | 0.<br>99<br>99<br>96 | 0.00<br>164<br>699<br>99 | 0.<br>99<br>64<br>09 | 0.<br>99<br>99<br>93 | 0.3<br>109<br>36       | 0.<br>99<br>66<br>85 | 0.<br>99<br>99<br>85 | 0.<br>96<br>30<br>56 | 0.<br>90<br>24<br>86 | 0.<br>99<br>87<br>07 | 0.0219<br>610000<br>0            | 0.<br>96<br>04<br>14 | 0.<br>99<br>99<br>97 | 0.<br>02<br>85       |
| 4                 | 0.88<br>3518<br>9999<br>9 | 0.<br>99<br>99<br>79 | 0.01<br>627<br>699       | 0.<br>99<br>71<br>52 | 0.<br>99<br>99<br>93 | 0.1<br>328<br>420      | 0.<br>99<br>81<br>56 | 0.<br>99<br>99<br>85 | 0.<br>93<br>42<br>19 | 0.<br>90<br>25<br>37 | 0.<br>99<br>87<br>07 | 0.0214<br>619999                 | 0.<br>96<br>15<br>4  | 0.<br>99<br>99<br>97 | 0.<br>00<br>00<br>13 |
| 16                | 0.98<br>2017              | 0.<br>99<br>99<br>96 | 0.00<br>164<br>900<br>00 | 0.<br>99<br>71<br>08 | 0.<br>99<br>99<br>93 | 0.1<br>457<br>50       | 0.<br>99<br>82<br>51 | 0.<br>99<br>99<br>85 | 0.<br>93<br>07<br>32 | 0.<br>90<br>25<br>28 | 0.<br>99<br>87<br>07 | 0.0215<br>4400                   | 0.<br>96<br>15<br>4  | 0.<br>99<br>99<br>97 | 0.<br>00<br>00<br>13 |

| ben<br>ch<br>mar<br>k | 401.bzip2            |                      |                      | 429.mcf              |                      |                   | 456.hmmer            |                      |                      | 458.                 | sjeng                |                        | 470.lbm             |                      |                      |
|-----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|-------------------|----------------------|----------------------|----------------------|----------------------|----------------------|------------------------|---------------------|----------------------|----------------------|
| I1i_<br>ass<br>oc     | d_hit                | i _hit               | I2_hit               | d_hit                | i _hit               | I2_hit            | d_hit                | i _hit               | I2_hit               | d_hit                | i _hit               | I2_hit                 | d_hit               | i _hit               | I2_hit               |
| 8                     | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99      | 0.999<br>996         | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>3 | 0.1<br>744<br>489 | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>46<br>2 | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>05<br>4 | 0.0<br>328<br>389<br>9 | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |
| 1                     | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99<br>6 | 0.001<br>7679<br>999 | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>6 | 0.1<br>710<br>41  | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>99      | 0.9<br>33<br>94<br>4 | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>70<br>7 | 0.0<br>224<br>830<br>0 | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>00<br>3 |
| 2                     | 0.9<br>82            | 0.9<br>99            | 0.001<br>7629<br>99  | 0.9<br>97            | 0.9<br>97            | 0.8<br>048<br>55  | 0.9<br>98            | 0.9<br>99            | 0.9<br>37            | 0.9<br>02            | 0.9<br>99            | 0.0<br>125             | 0.<br>96            | 0.9<br>99            | 0.0<br>00            |

|    | 01<br>5              | 99<br>6              |                            | 00<br>7              | 51<br>1              |                   | 14<br>9              | 94<br>6         | 91<br>3              | 43<br>3              | 32<br>2              | 319<br>9               | 15<br>4             | 99<br>6              | 03<br>3              |
|----|----------------------|----------------------|----------------------------|----------------------|----------------------|-------------------|----------------------|-----------------|----------------------|----------------------|----------------------|------------------------|---------------------|----------------------|----------------------|
| 4  | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99<br>6 | 0.001<br>7610<br>00        | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>6 | 0.1<br>710<br>39  | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>99 | 0.9<br>33<br>95<br>8 | 0.9<br>02<br>43<br>3 | 0.9<br>99<br>64<br>3 | 0.0<br>072<br>649<br>9 | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>00<br>6 |
| 16 | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99<br>6 | 0.001<br>7620<br>0000<br>0 | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>6 | 0.1<br>710<br>469 | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>99 | 0.9<br>33<br>96<br>8 | 0.9<br>02<br>43<br>3 | 0.9<br>99<br>51<br>1 | 0.0<br>094<br>279<br>9 | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>00<br>9 |

| ben<br>ch<br>mar<br>k | 401.bzip2            |                      |                      | 429.mcf              |                      |                   | 456.hmmer            |                      |                      | 458.                 | sjeng                |                      | 470.lbm             |                      |                      |
|-----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|-------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|---------------------|----------------------|----------------------|
| I2_<br>ass<br>oc      | d_hit                | i _hit               | I2_hit               | d_hit                | i _hit               | I2_hit            | d_hit                | i _hit               | l2_hit               | d_hit                | i _hit               | I2_hit               | d_hit               | i _hit               | l2_hit               |
| 8                     | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99<br>6 | 0.02<br>8302<br>999  | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>3 | 0.1<br>744<br>489 | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>46<br>2 | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>70<br>7 | 0.02<br>2402<br>000  | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |
| 1                     | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99<br>6 | 0.00<br>1767<br>999  | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>3 | 0.1<br>739<br>84  | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>46<br>2 | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>70<br>7 | 0.02<br>2483<br>000  | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |
| 2                     | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99<br>6 | 0.02<br>2576<br>9999 | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>3 | 0.1<br>519<br>559 | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>46<br>2 | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>70<br>7 | 0.02<br>2473<br>9999 | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |
| 4                     | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99<br>6 | 0.00<br>1770<br>9999 | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>3 | 0.1<br>752<br>9   | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>46<br>2 | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>70<br>7 | 0.02<br>2483<br>00   | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |
| 16                    | 0.9<br>82<br>01<br>5 | 0.9<br>99<br>99<br>6 | 0.00<br>5785<br>00   | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>3 | 0.1<br>759<br>02  | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>46<br>2 | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>70<br>7 | 0.02<br>2482<br>00   | 0.<br>96<br>15<br>4 | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |

| benc<br>hma<br>rk401.bzip2429.mcf456.hmmer458.sjeng470.lbm |  |  |
|------------------------------------------------------------|--|--|
|------------------------------------------------------------|--|--|

| cach<br>eline<br>_siz<br>e | d_hit                    | i_hit                | I2_hit                  | d_hit                | i _hit               | I2_hit                | d_hit                | i _hit               | I2_hit               | d_hit                | i _hit               | I2_hit                   | d_hit                | i _hit               | I2_hit               |
|----------------------------|--------------------------|----------------------|-------------------------|----------------------|----------------------|-----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|--------------------------|----------------------|----------------------|----------------------|
| 64                         | 0.93<br>980<br>299<br>99 | 0.9<br>99<br>98<br>8 | 3.23<br>267<br>426      | 0.9<br>97<br>00<br>7 | 0.9<br>99<br>99<br>3 | 0.1<br>74<br>44<br>89 | 0.9<br>98<br>14<br>9 | 0.9<br>99<br>98<br>5 | 0.9<br>34<br>46<br>2 | 0.6<br>10<br>37<br>7 | 0.9<br>97<br>48<br>5 | 0.01<br>064<br>10        | 0.9<br>61<br>54      | 0.9<br>99<br>99<br>7 | 0.0<br>00<br>01<br>4 |
| 16                         | 0.98<br>201<br>5         | 0.9<br>99<br>99<br>6 | 1.67<br>386<br>442<br>0 | 0.9<br>86<br>91<br>7 | 0.9<br>99<br>97<br>5 | 0.4<br>57<br>87<br>9  | 0.9<br>87<br>14<br>9 | 0.9<br>99<br>92<br>5 | 0.9<br>57<br>48<br>7 | 0.9<br>02<br>43<br>3 | 0.9<br>98<br>70<br>7 | 0.02<br>248<br>30        | 0.6<br>92<br>33<br>7 | 0.9<br>99<br>98<br>4 | 0.0<br>00<br>07<br>1 |
| 32                         | 0.96<br>794<br>4         | 0.9<br>99<br>99<br>3 | 2.20<br>021<br>566      | 0.9<br>90<br>76<br>9 | 0.9<br>99<br>98<br>5 | 0.0<br>90<br>08<br>79 | 0.9<br>93<br>12<br>1 | 0.9<br>99<br>95<br>9 | 0.9<br>35<br>55<br>5 | 0.8<br>05<br>09<br>6 | 0.9<br>98<br>3       | 0.01<br>453<br>999       | 0.8<br>46<br>16<br>6 | 0.9<br>99<br>99<br>1 | 0.0<br>00<br>00<br>5 |
| 128                        | 0.88<br>352<br>300       | 0.9<br>99<br>97<br>9 | 5.30<br>680<br>216      | 0.9<br>98<br>17<br>1 | 0.9<br>99<br>99<br>5 | 0.2<br>92<br>64<br>9  | 0.9<br>98<br>99<br>4 | 0.9<br>99<br>98<br>7 | 0.9<br>36<br>81<br>1 | 0.2<br>20<br>94<br>3 | 0.9<br>95<br>84<br>9 | 0.93<br>016<br>3         | 0.9<br>80<br>76<br>9 | 0.9<br>99<br>99<br>8 | 0.0<br>00<br>02<br>9 |
| 8                          | 0.98<br>905<br>1         | 0.9<br>99<br>99<br>7 | 1.40<br>985<br>78       | 0.9<br>94<br>94<br>3 | 0.9<br>99<br>99<br>1 | 0.1<br>21<br>76<br>6  | 0.9<br>96<br>45<br>6 | 0.9<br>99<br>97<br>5 | 0.9<br>34<br>73<br>9 | 0.9<br>51<br>03<br>1 | 0.9<br>98<br>99<br>8 | 0.03<br>663<br>899<br>99 | 0.9<br>23<br>08<br>2 | 0.9<br>99<br>99<br>5 | 0.0<br>00<br>00<br>7 |