# **RISCV RV32IM Programming Model**

| General Registers     |                   |                                                                     |  |
|-----------------------|-------------------|---------------------------------------------------------------------|--|
| x0 (zero)             | Always 0          | 32 General Purpose 32bit Registers: x0 - x31                        |  |
| x1 (ra)               | Return Address    |                                                                     |  |
| x2 (sp)               | Stack Pointer     | 1 Drogram Countary no                                               |  |
| x3 (gp)               | Global Pointer    | 1 Program Counter: pc                                               |  |
| x4 (tp)               | Thread Pointer    |                                                                     |  |
| x5 (t0)               |                   | x0 always returns 0 on read, discards writes                        |  |
| x6 (t1)               |                   | •                                                                   |  |
| x7 (t2)               |                   | x1 - x31 have no hardware enforced usage limitations                |  |
| x8 (s0/fp)            | Frame Pointer     |                                                                     |  |
| x9 (s1)               |                   | There are software conventions for the registers and a set of       |  |
| x10 (a0)              | Argument / Return | <u> </u>                                                            |  |
| x11 (a1)              | _                 | aliases (ra, sp, a0, a1, etc) which align with these conventions.   |  |
| x12 (a2)              | _                 |                                                                     |  |
| x13 (a3)<br>x14 (a4)  | -                 | When a function is called, the first 8 arguments are passed         |  |
| x14 (a4)              | +                 |                                                                     |  |
| x16 (a6)              | _                 | in a0 - a7 and the return address is passed in ra                   |  |
| x17 (a7)              | t                 |                                                                     |  |
| x18 (s2)              | Saved Values      | Functions use a0 and a1 to return 32bit or 64bit values or structs. |  |
| x19 (s3)              |                   | Turictions use at and at to return septicular values of structs.    |  |
| x20 (s4)              | 1                 |                                                                     |  |
| x21 (s5)              |                   | Additional arguments or return values are passed via the stack.     |  |
| x22 (s6)              |                   | 9                                                                   |  |
| x23 (s7)              |                   |                                                                     |  |
| x24 (s8)              |                   | sp is the Stack Pointer, and is decremented to make room for new    |  |
| x25 (s9)              |                   | values on the stack, incremented to discard values.                 |  |
| x26 (s10)             | -                 | (The stack grows downward, and should always be 16byte aligned)     |  |
| x27 (s11)<br>x28 (t3) |                   | (The stack grows downward, and should always be robyte aligned)     |  |
| x29 (t4)              | Temporaries       |                                                                     |  |
| x30 (t5)              | _                 | Functions may freely use ra, a0 - a7, and t0 - t6 (caller-save)     |  |
| x31 (t6)              | 1                 | ,, , (                                                              |  |
|                       | Duranua Carretan  |                                                                     |  |
| рс                    | Program Counter   | Functions using s0 - s11 must preserve their values (callee-save)   |  |

## **RISCV RV32IM Assembly Language Sample**

### C Source (input to gcc)

## Compared to ARM or X86 Assembly

```
- No flags (Z,X,V,C) set as side-effects
```

```
- Instead, conditional branches compare two registers beq a, b, target # if a == b goto target blt a, b, target # if a < b goto target

- Or you can set a register to 1 or 0 based on a comparison seq z, a, b # z = (a == b)? 1: 0 sge z, a, b # z = (a >= b)? 1: 0
```

#### **RISCV Assembly Language Quick Reference:**

https://github.com/swetland/os-workshop/blob/main/docs/riscv-assembly.md https://github.com/jameslzhu/riscv-card/blob/master/riscv-card.pdf https://inst.eecs.berkeley.edu/~cs61c/fa17/img/riscvcard.pdf

# RV32 Assembly (generated by gcc) cleaned up for human readability

```
# a0 (ptr), a1 (chr), a2 (len)
memchr:
   zext.b a1, a1  # zero extend char (and w/ 0xFF)
beqz a2, done  # if len == 0 goto done
           a5, a0
                        \# a5 = ptr
    mν
           a2, a0, a2 \# a2 = end (ptr + len)
    add
           begin
                        # goto begin
    i
loop:
           a5, a2, done # if ptr == end goto done
    beg
begin:
    1bu
           a4, 0(a5) # a4 = load byte from a5[0]
    mν
           a0, a5  # a0 (retval) = a5 (ptr)
    addi
           a5, a5, 1 # a5 = a5 + 1
           a4, a1, loop # if a4 != chr goto loop
    bne
                         # return (pc = ra)
    ret
done:
    li.
           a0, 0
                         # a0 (retval) = 0
                         # return (pc = ra)
    ret
```

### 64bit unsigned addition

```
addu64:
                        \# a1, a0 (x), a3, a2 (y)
          a5, a0
                        # save x.lo
   mν
          a0, a0, a2 \# z.lo = x.lo + y.lo
   add
   sltu
          a5, a0, a5
                       # if z.lo < x.lo: tmp = 1 (else 0)
          a1, a1, a3
                       \# z.hi = x.hi + y.hi
   add
                        \# z.hi = z.hi + tmp
   add
          a1, a1, a5
                        # return (pc = ra, result in a1,a0)
    ret
```

## **Function Calling Conventions, Stack Conventions, Structures**

### Structures members are stored in memopry in order (low to high)











By convention the **sp** register is used as a stack pointer.

The stack provides storage for data that doesn't fit in the registers, or a place to save register contents when they're needed for other purposes.

The stack grows downward in memory

Code usually adjusts the stack at the beginning and end of functions, in what are called the function "prologue" and "epilogue".

In the prologue, first, space is made by subtracting some amount from the stack pointer:

Then registers that need to be saved are written to the stack:

```
sw ra, 12(sp) # save return addr
sw s0, 8(sp) # save callee-save regs
sw s1, 4(sp) # so they may be used
sw a0, 0(sp) # save param1 for later
```

It's important that the subtraction happen first -- why?

Some space may be reserved but not used until later on in the function.

In the epilogue, things are reversed: callee-saved registers are restored from the stack, the sp is adjusted back to its original value, and then usually the **ret** instruction is used to return to the caller (address in **ra**)

## void context\_switch(cframe\_t\* from, cframe\_t\* to);

```
The cframe structure records all the callee-save regs:
```

```
typedef struct {
    uint32_t pc;
    uint32_t sp;
    uint32_t gp;
    uint32_t tp;
    uint32_t s0;
    uint32 t s1;
    uint32_t s2;
    uint32_t s3;
    uint32_t s4;
    uint32_t s5;
    uint32_t s6;
    uint32 t s7;
    uint32_t s8;
    uint32_t s9;
    uint32_t s10;
    uint32_t s11;
} cframe_t;
```

It's part of the thread structure, to hold the register state when the thread is not running:

```
typedef struct {
    uint32_t id;

// ...

cframe_t ctxt;
} thread_t;
```

context\_switch(from, to) is called to save the current context to the *from* thread.ctxt and restore the new context from the *to* thread.ctxt

It's called with *from*'s stack active, and register contents loaded, but returns with *to*'s stack active and register contents loaded.

We don't need to save the other 16 registers because they are caller-save. The code calling context\_switch() will have preserved any that are needed.

```
context switch:
   // save old context to 'from'
   sw ra, 0x00(a0)
   sw sp, 0x04(a0)
   sw qp, 0x08(a0)
  sw tp, 0x0C(a0)
  sw s0, 0x10(a0)
  sw s1, 0x14(a0)
  sw s2, 0x18(a0)
  sw s3, 0x1C(a0)
  sw s4, 0x20(a0)
   sw s5, 0x24(a0)
  sw s6, 0x28(a0)
   sw s7, 0x2C(a0)
  sw s8, 0x30(a0)
   sw s9, 0x34(a0)
   sw s10, 0x38(a0)
   sw s11, 0x3C(a0)
  // load new context from 'to'
   lw ra, 0x00(a1)
   lw sp, 0x04(a1)
   lw gp, 0x08(a1)
   lw tp, 0x0C(a1)
  lw s0, 0x10(a1)
  lw s1, 0x14(a1)
  lw s2, 0x18(a1)
  lw s3, 0x1C(a1)
  lw s4, 0x20(a1)
  lw s5, 0x24(a1)
  lw s6, 0x28(a1)
  lw s7, 0x2C(a1)
   lw s8, 0x30(a1)
   lw s9, 0x34(a1)
   lw s10, 0x38(a1)
   lw s11, 0x3C(a1)
   // return to new context
   ret
```

## **More Context Switching (Chickens and Eggs)**

So, assuming every thread has a **thread\_t** structure

And all the threads eligible to run are in a list or a queue of some sort.

A thread could call a **yield()** or **schedule()** function, which would choose the next thread to run and call **context\_switch()** passing the current thread and the newly selected thread as arguments.

**context\_switch()** will stow the current thread's state (including **pc** and **sp)** in the ctxt in its thread\_t, load new state from the new thread, and when it returns the new thread's **pc** and **sp** will be active.

But how do we \*start\* a thread?

- 1. We allocate a **thread\_t** and some memory for the stack.
- 2. We manually fill out the ctxt -- with the **sp** field containing the address of the top of the new stack, and the **pc** field containing the address of a helper function, and the **s0**, **s1**, etc fields containing the arguments for and the address of the actual thread function we want to run.
- 3. Why the helper? Because the context frame doesn't have the argument registers (**a0**, etc) -- so we need a bit of code to shuffle the arguments from **s0** to **a0** before jumping into the real thread function.



## **RISCV RV32IM Registers**

## **Litex FPGA SoC Memory**

#### **General Registers**

| J          |                   |
|------------|-------------------|
| x0 (zero)  | Always 0          |
| x1 (ra)    | Return Address    |
| x2 (sp)    | Stack Pointer     |
| x3 (gp)    | Global Pointer    |
| x4 (tp)    | Thread Pointer    |
| x5 (t0)    |                   |
| x6 (t1)    |                   |
| x7 (t2)    |                   |
| x8 (s0/fp) | Frame Pointer     |
| x9 (s1)    |                   |
| x10 (a0)   | Argument / Return |
| x11 (a1)   |                   |
| x12 (a2)   |                   |
| x13 (a3)   |                   |
| x14 (a4)   |                   |
| x15 (a5)   |                   |
| x16 (a6)   |                   |
| x17 (a7)   |                   |
| x18 (s2)   | Saved Values      |
| x19 (s3)   |                   |
| x20 (s4)   |                   |
| x21 (s5)   |                   |
| x22 (s6)   |                   |
| x23 (s7)   |                   |
| x24 (s8)   |                   |
| x25 (s9)   |                   |
| x26 (s10)  |                   |
| x27 (s11)  |                   |
| x28 (t3)   | Temporaries       |
| x29 (t4)   |                   |
| x30 (t5)   |                   |
| x31 (t6)   |                   |
| рс         | Program Counter   |
|            |                   |

|  | Registers |
|--|-----------|
|  |           |
|  |           |

| SSTATUS  | Status / Control                       |  |
|----------|----------------------------------------|--|
| SIE      | Interrupt Enable Bitmask               |  |
| SIP      | Interrupt Pending Bitmask              |  |
| SSCRATCH | Scratch (Software Use)                 |  |
| STVEC    | Trap Vector                            |  |
| SEPC     | Trap Program Counter                   |  |
| SCAUSE   | Trap Cause (bit 31: 1=IRQ 0=Exception) |  |
| STVAL    | Trap Value                             |  |
| SATP     | Address Translation / Protection       |  |

#### **Interrupt Cause Codes**

| 1 | ,                       |
|---|-------------------------|
| 5 | Supervisor Timer IRQ    |
| 9 | Supervisor External IRQ |
|   |                         |

#### **Exception Cause Codes**

| 0  | Instruction Address Misaligned |
|----|--------------------------------|
| 1  | Instruction Access Fault       |
| 2  | Illegal Instruction            |
| 3  | Breakpoint                     |
| 4  | Load Address Misaligned        |
| 5  | Load Access Fault              |
| 6  | Store / AMO Address Misaligned |
| 7  | Store / AMO Access Fault       |
| 8  | ECALL from U-Mode              |
| 12 | Instruction Page Fault         |
| 13 | Load Page Fault                |
| 15 | Store / AMO Page Fault         |
|    |                                |

#### MMIO Peripherals System Memory Map



## **Trap Entry**

## **Trap Exit**

**Supervisor Interrupt State is saved**SSTATUS.SPIF = SSTATUS.SIF

**Supervisor Interrupts are disabled** SSTATUS.SIE = 0

Previous Privilege Level is saved SSTATUS.SPP = 0 (if User) or 1 (if Supervisor)

Address of current (exception) or next (interrupt) instruction is saved SEPC = PC

**Exception or Interrupt number is stored** SCAUSE = <reason>

**Exception-specific information is stored** STVAL = <value>

Control is transferred to Trap Handler, at Supervisor Privilege Level PC = STVFC

### The sret instruction is executed

**Supervisor Interrupt State is restored** SSTATUS.SIE = SSTATUS.SPIE

Previous Privilege Level is restored SSTATUS.SPP == 0 ? User : Supervisor

**Control** is transferred to addres in **SEPC** PC = SEPC

### STVAL

Will contain the relevant virtual address for Breakpoint, Address Misaligned, Page Fault or Access Fault Exceptions

## **RISCV RV32IM Interrupt Processing**



## **RISCV RV32IM Sv32 MMU Data Structures**



## Physical Memory / Virtual Memory / Page Tables



## Resources

#### RISCV Instruction Set Architecture (ISA) Spec I: Unprivileged

https://github.com/riscv/riscv-isa-manual/releases/download/Ratified-IMAFDQC/riscv-spec-20191213.pdf

#### RISCV Instruction Set Architecture (ISA) Spec II: Privileged

https://github.com/riscv/riscv-isa-manual/releases/download/Priv-v1.12/riscv-privileged-20211203.pdf

### **RISCV Calling Convention Spec:**

https://riscv.org/wp-content/uploads/2015/01/riscv-calling.pdf

#### **RISCV Application Binary Interface (ABI) Spec:**

https://github.com/riscv-non-isa/riscv-elf-psabi-doc/releases/download/v1.0-rc2/riscv-abi.pdf

# Ik (LittleKernel) - Small OS that supports RV32, and a number of other architectures <a href="https://github.com/littlekernel/lk">https://github.com/littlekernel/lk</a>

#### xv6 - Re-implementation of UNIX v6 for RV64 (a RV32 port might be fun!)

https://github.com/mit-pdos/xv6-riscv

https://pdos.csail.mit.edu/6.S081/2021/xv6/book-riscv-rev2.pdf

https://pdos.csail.mit.edu/6.S081/2021/overview.html (lecture notes, videos, etc)