(650) 793-1051

gurmeet.postbox@gmail.com

1295 Vicente Dr Apt 276, Sunnyvale CA 94086

## Summary

I have over 25 years of leading edge technical experience both as a leader and an individual contributor with a record of highly effective, flawless and prolific execution. I can quickly deploy a highly potent mix of EDA tools, programming and circuits expertise. My strengths include excellent communication and analytical skills, breadth of knowledge and ingenuity.

https://www.linkedin.com/in/gurmeet/

https://swiftgurmeet.github.io/

https://github.com/swiftgurmeet

# Experience

## [2022-2024] Intel Foundry Services, PPA Engineer

- Set up an implementation (synthesis, place and route) flow for Intel 18A node using Cadence Flowtool that supports numerous flow and technology parameter optimization options, e.g. area, frequency, library, metal stack, app options etc. Started the git repo for the flow and made over 150 commits.
- Work with Cadence to productize a PPA oriented reference flow usable by customers to jump start their own implementation flows.
- Setup infrastructure for analyzing a large number of synthesis/place&route runs on industry standard IPs with Cadence based Genus/Innovus based flow, collect PPA and other QOR metrics and present visually using Python-Matplotlib and R-ggplot2.
- Use the above infrastructure to benchmark and optimize industry standard IPs and publish results periodically with different versions of libraries and PDKs.
- Work with Cadence to produce a performance optimized implementation and the associated hierarchical RTL2GDS flow for a high performance ARM core (Cortex-X925 "Blackhawk") on the Intel18A process.
- Extensively documented on Wiki: PPA results with visual interpretations, methodology and work processes/how-tos with over 120 documents over two years.

# [2020-2022] Samsung Austin Research Center, Physical Design Consultant

- RTL->GDSII Physical implementation of 3 large GPU blocks to tapeout on a 4nm technology using Cadence Innovus, including floorplanning in SNPS, meeting all area/power/timing requirements.
   Over 50 timing/DRC/other ECOs. Provide guidance to the CAD team on methodology.
- PnR flow development in SNPS fusion compiler for 3nm (Samsung 3GAP) technology
- · Vendor coordination, Wiki documentation

### [18-20] Esperanto Technologies, Methodology and Global Clocking Engineer

- Defined physical design methodology for 7nm process corners including very low voltage operation and timing margins
- Design of global clock distribution network for a very large 7nm SoC, model the reconvergent network, simulate with spice, implement using ICC2 and resimulate with extracted spice netlist.
   Publish chip level clock specification document. Place and route on a million gate low voltage design.
- · Block level place and route implementation of a million gate low voltage design.

- Setup custom compiler schematic and netlisting environment with extracted views. Characterize PVT sensitivity of library cells and level shifters with spice simulations and publish results.
- · Set up and define methodology for an EM/IR flow using Ansys Redhawk/Seascape
- · Support and manage PLL, DLL, DDR, PCIE vendors through weekly meetings.
- · Publish and maintain Wiki pages for new engineers to help them quickly become productive.

### [15-17] Consultant, zGlue Inc

- Physical design methodology and netlist-to-gds flow development in tcl using Cadence toolset. Also Assura physical verification and logical equivalence (lec) flows.
- · Hierarchical implementation of an instance array design including floorplanning, power grid, pin placement, place and route, logical equivalence and physical verification. <u>Silicon success.</u>
- Abstract generation of analog macros and hierarchical instances to allow for through the block routing.
- · Mixed-signal custom CAD support including SKILL programming
- · Set up Virtuoso QRC extraction flow for full chip STA, set up and run full chip STA with Tempus, set up and run full chip LEC with Conformal. <u>Silicon success</u>.

# [13-14] Qualcomm Technologies, Senior Staff Engineer

Top level floorplan, power grid with multiple power domains, using CPF/UPF for a mixed signal
design, automated floorplan generation with Tcl. Wrote power intent CPF from scratch. Full chip
formal (LEC) and low power (CLP) verification using Cadence tools. Apache Redhawk EM/IR
analysis, debug and fixes. My leadership enabled a rare ahead of schedule tapeout. Silicon success.

# [12-13] Cadence Design Systems, Staff Applications Engineer

 Developed complete, automated rtl2gds flow (14nm/finFET); optimized for PPA and validated on A9 ARM core with Neon coprocessor (TT Nominal @ 2.5 GHz).

#### [08-12] Consultant

- Developed a 40 nm automated and optimized, tapeout ready, Cadence based implementation flow.
- Wrote Tcl scripts for a correct by construction, tunable flow used for all blocks.
- Developed automated, tapeout ready, STA setup using Primetime-SI using Tcl/Perl scripts.
- Implemented several large blocks at tapeout quality using the above flow; the resulting GDSII were timing, LEC, LVS/DRC clean. <u>Silicon success</u>.
- Setup 40nm Cadence based, automated, tapeout ready, block level implementation flow.
- Hierarchical physical implementation flow in 65nm technology using Cadence.
- Telecom ASIC: Tapeout implementation of two large blocks using Magma. Silicon Success.
- 65nm WiFi ASIC: Tapeout implementation of large block using Magma. Silicon Success.
- 65nm WiFi ASIC: Full chip EM/IR signoff using Apache-Redhawk. Silicon Success.

### [06-08] Teranetics, Principal Engineer

130nm/65nm 10GBASE-T PHY ASIC: Implement many large blocks, some using <u>x-route</u>. Automate implementation, static timing analysis, logical equivalence and physical verification flows. Power estimation; power reduction using special cells. <u>Silicon Success</u>.

# [04-06] Airgo Networks, Physical Design Manager

 Multiple WiFi ASICs: Implement many blocks using Magma. Automate PTSI STA, formal, Calibre PV flows. Full chip EM/IR signoff using Apache-Redhawk. Tapeout signoff/jobview. ECOs, I/O Spice sims, IP integration, Methodology, project management. <u>Silicon success</u>.

#### [01-04] Transmeta, senior Member, Technical Staff

• 1.2/1.8GHz Efficeon CPUs: Implement Hypertransport PnR blocks; Register File design. ECOs. Setup latch compatible STA flow. Array and noise methodologies. Silicon Success (#1,#2).

#### [99-01] Sun Microsystems, Member, Technical Staff

- · UltraSparc V CPU: CAM Register File, Custom logic circuit design
- 1.2GHz UltraSpare III CPU: Port a dozen 130nm dynamic circuit blocks, including adders up to 64-bits, from 180nm to 130nm. <u>Silicon success</u>.

## [97-99] Intel Corporation, Design Engineer

- 833MHz Pentium III Xeon CPU: High speed dynamic circuit design for L2\$ ECC, L2\$ STA/EM/IR verification. Silicon success.
- · 600 MHz Pentium III CPU: GTL I/O circuit design. Silicon success.

## [94-97] ST Microelectronics, Design Engineer

- · Circuit Design of 32kx8, 128kx8 SRAMs. Silicon success. CAD setup.
- Reverse engineer a register file and re-implement, verify functionality using verilog switch level simulation. <u>Silicon success</u>.

## **Education**

# [1989-93] M.Engg., Electrical Comm, Indian Institute of Science

First class with distinction. <u>Alumni medal</u>, Best Student, 1990-93 Thesis on "<u>Symbolic Compaction of Analog Integrated Circuits</u>"

## [1986-89] B.Sc., Physics, Delhi University.

First class with distinction, Gold medal, Best Student: 1987/88/89.

Exysteds

Synthesis, Plac. Easts, PM, TAE. Implementation, Cloub Tros., CTS, Placement. Resisting, Timing, STA. Optimisation, Pylon., Sci. R. Pol. Shell Cadence, Inverse. Princetine, Age-de, Radiovidence, Age-de, Radiovi