# Digital Circuit Design using Evolvable Hardware

# A.Sumathi,

Department of Electronics and Communication, Adhiyamaan college of Engineering, Hosur Email: sumi\_saravana@yahoo.co.in

# Abstract

This paper describes the application of intrinsic evolvable hardware to combinational circuit design and synthesis, as an alternative to conventional approaches. This novel reconfigurable architecture is inspired by Cartesian Genetic Programming and dedicated for implementing high performance digital image filters on a custom Xilinx Virtex FPGA xcvl000, together with a flexible local interconnection hierarchy. As a highly parallel architecture, it scales linearly with the filter complexity. It is reconfigured by an external genetic reconfiguration processing unit with a hardware GA implementation embedded. Due to pipelining, parallelization and no function call overhead, it yields a significant speedup of one to two orders of magnitude over a software implementation, which is especially useful for the real-time applications. The experimental results conclude that in terms of computational effort, filtered image signal and implementation cost, the intrinsic evolvable hardware solution outperforms traditional approaches.

#### 1. Introduction

hardware.

Algorithms (GAs), Evolutionary Strategy (ES) and Genetic Programming (GP), to hardware design and synthesis. Early evolvable hardware experiments used simulations in fitness evaluation and only the elite chromosome was downloaded to the hardware, which was labeled extrinsic evolvable hardware. With the advent of Programmable Logic Devices (PLDs), such as Field Programmable Gate Arrays (FPGAs) and Reconfigurable Processing Units (RPUs), it is possible for the implementation solutions to be fast enough to evaluate a real hardware circuit within an evolutionary computation framework; thus it is reconfigured for each member of the population. This is called intrinsic evolvable

Evolvable hardware (EHW) applies techniques derived

from Evolutionary Computation (Ee), i.e. Genetic

Intrinsic evolvable hardware research is often restricted by the limitations of the hardware resources. Most evol hardware experiments have been carried out extrinsissince the genotype abstraction does not impose limitation in its implementation. However, intrevolvable hardware performs more accurately in the world environment, especially unpredictable situations, as space exploration. Intrinsic evolvable hardware is more tolerant of inaccuracy within a particular simule environment.

Evolution has produced circuits comparable to the designed by human experts. Automatic design of the efficient circuits was examined in [I], which guaranteed functional correctness of the solution. In order to use hardware resource efficiently, Layzell [2] designed a new intrinsic evolvable hardware test platform in term tackling the present FPGA drawbacks. The unconstructure of evolutionary techniques and their robustness in presence of faults was argued theoretically experimentally in [3]. Additionally, genetic programs proved to be able to design circuits concerning the reus substructure [4]. The filtering properties of the evolved arrays have been given much emphasis and examination [5].

Digital filters are evolved in this work, not only bec of their potential useful in research and industry, but because they provide a promising application area developing evolvable hardware. In the field of digital in processing particularly, a broad and disparate range applications using evolutionary computation may be for in the literature, including the use of genetic algorithm the segmentation of medical resonance imaging scans [6 genetic program that performs edge detection on dimensional signals [7], the evolution of genetic program detect edges in petrography images [8], and the evolution spatial masks to detect edges within gray scale images [9 is worth mentioning that Sekanina [10][1 I ][12] achieved evolutionary design of digital image filters v virtual reconfigurable circuits in which Cartesian Gen Programming (CGP) was extended to a functional le Instead of CLBs and 1-bit

Bs) and 8-bit data-paths are utilized, making a siderable improvement in performance. Digital image smoothing, edge ection, and image compression, have been carried out an extrinsic EHW environment, which exhibits the extractional environment image compression.

This paper presents an intrinsic evolvable hardware recture, dedicated for implementing high performance image filters on a custom Xilinx Virtex FPGA 1000, together with a flexible local interconnect array. The novelty lies in the hardware design of the external genetic guration unit that is presented as the strategy for the evolvable hardware execution. This highly architecture provides reconfigurability and action of a given circuit specification and scales array with the filter complexity.

terms of time and resources available, the phenotype determined the choice of intrinsic or extrinsic mentation. Section 2 of this paper describes a high menotype abstraction that makes intrinsic evolvable are possible. In section 3, we employ a simple GA antigure the hardware using an integer string. For the EHW hardware implementation, there distinct phases, the evolutionary design phase and action phase, which are described in sections 4 and evolutionary design of digital image filter evolutionary design of digital image filter conventional approaches. An interesting is then drawn in section 7.

### enotype Abstraction

computation is sometimes able to improve place human design of combinational circuits. This is usually achieved either through a small effort that involves the sampling of a large individuals and the evolution of a great number or by devising new evolutionary. For the latter, a sensible combination of the primitives and the evolutionary operators is the success of intrinsic EHW design. The work employs intrinsic EHW by devising an array processing elements and an external genetic unit. It outperforms human design in terms are affort and implementation cost.

which proved to be successful, not only in evolution of three-bit adders, but also in design of digital image filters [10]. In filter evolution that employs at least nine a 3x3 neighborhood) and one 8-bit output, mpossible to achieve the 72 inputs and 8

outputs required in a conventional CGP architecture. We adopted the extended CGP architecture [10] and adapted it for our own purpose, as shown in figure 1. The inputs are labeled 10 through 18 and relate to the nine pixels of a conventional image processing 3x3 neighbourhood mask used to process grayscale images of 256x256 pixels (8 bits/pixel). The Processing Elements (PEs) are indexed from the top left (labeled nine), row-wise, and then column-wise finishing with the output PE (labeled 33). The two inputs of every PE can be connected to one of the outputs from the previous 1 columns (where 1 is the level-back parameter, equal in this experiment to 2). Every PE executes a certain function from table 1, (depending on the function code configuration, cfg3) which is applied to its two inputs, X and Y.

Table 1. Function codes (cfg3 index in brackets)

| Code         | Function   | Code          | Function               |
|--------------|------------|---------------|------------------------|
| F0: 0000     | X >> 1     | F8: 1000 (3)  | (X+Y+1) >> 1           |
| F1: 0001     | X >> 2     | F9: 1001      | X & 0x0F               |
| F2: 0010     | -x         | F10: 1010     | X & 0xF0               |
| F3: 0011     | X&Y        | F11: 1011     | X I 0x0F               |
| F4: 0100     | XIY        | F12: 1100     | X   0x F0              |
| F5: 0101 (1) | X^Y        | F13: 1101 (4) | (X&0x0F)  <br>(Y&0xF0) |
| F6: 0110     | X+Y        | F14: 1110     | (X&0x0F) ^<br>(Y&0xF0) |
| F7: 0111 (2) | (X+Y) >> 1 | F15: 1111     | (X&0x0F) &<br>(Y&0xF0) |



Figure 1. The Extended Cartesian Genetic Programming Reconfigurable Architecture

## 3. Genotype and Genetic Algorithms

The logical configuration of the circuit is defined by a set (or chromosome) of 25 integer triplets (or genes), one for each of the 25 PEs in the reconfigurable architecture shown in figure 1. The first two integers of each triplet represent the source of inputs to the PE (cfg1 & cfg2) as labeled in figure 1. The third integer of the triplet (cfg3) indexes the function from Table 1 to be applied by the PE, as previously described. Figure 2 gives an example of a chromosome, describing the 4x6 array of the extended CGP architecture.