## **Course Outline – Computer Architecture**

This outline provides an overview of the course and assignments by week. Please remember to check the calendar for specific due dates.

Each course module runs for a period of seven (7) days, i.e., one week. Due dates for readings and other assignments are referred to by the day of the module week in which they are due. For example, if a reading assignment is to be completed by Day 3 and the module started on Monday, then the reading assignment should be completed by Wednesday or the 3rd day of the module.

| Module   | Dates                         | Topics                                                                                   | Assignments                                                                                                                                                                |
|----------|-------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Module 1 | Mon 01/22/24–<br>Sun 01/28/24 | Module 1 Introduction to Computer Architecture                                           | Discussion Forum: MIPS Programming,<br>Get Tools In place<br>Homework: MIPS Assembly Language                                                                              |
| Module 2 | Mon 01/29/24–<br>Sun 02/04/24 | Module 2 Digital Logic<br>Design, Introduction to<br>System Verilog, Verilog<br>and VHDL | Discussion Forum: Lab1 and Lab2,<br>Examination of MIPS Processor, Some<br>Digital Simulation. Hardware debugging<br>via simulation.<br>Homework; Examples of Verilog Code |
| Module 3 | Mon 02/05/24–<br>Sun 02/11/24 | Module 3 Computer<br>Arithmetic – Fixed Point                                            | Discussion Forum: Verilog of computer<br>Arithmetic, Simulation of Algorithms<br>Project Ideas Discussion, IC Labs<br>Homework – Fixed Point Computer<br>Arithmetic        |
| Module 4 | Mon 02/12/24–<br>Sun 02/18/24 | Module 4 Computer<br>Arithmetic – Floating Point                                         | Discussion Forum: Simulation of Floating<br>Point Algorithms, IC Labs<br>Homework, Floating Point Computer<br>Arithmetic                                                   |
| Module 5 | Mon 02/19/24–<br>Sun 02/25/24 | Module 5 The Processor<br>(CPU and Control Unit) –<br>Single Cycle Processor             | Discussion Forum, Examination of execution of instruction Simulations, Interrupt and Exception Experiments, IC Labs, Homework: Processor chapter                           |
| Module 6 | Mon 02/26/24–<br>Sun 03/03/24 | Module 6 The Processor<br>(CPU and Control Unit) –<br>MultiCycle Processor               | Discussion Forum: Examination of execution of Instruction Simulation, IC Labs, Homework: Processor Chapter (Possibly from Harris) Project Proposals Due                    |
| Module 7 | Mon 03/04/24–<br>Sun 03/10/24 | Module 7 Pipeline<br>Processing - Hazard<br>Detection                                    | Discussion Forum: Examination of Execution of Instruction Simulation, Adding Instructions to MIPS Design, IC Labs, Homework: Pipeline Processing                           |
| Module 8 | Mon 03/11/24–<br>Sun 03/24/24 | Module 8 Instruction Level<br>Parallelism, FPU Pipeline                                  | Discussion Forum, Examination of Execution of Instruction Simulation, Adding                                                                                               |

| Module    | Dates                          | Topics                                                          | Assignments                                                                                                                                                                                                                                                                             |
|-----------|--------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                                |                                                                 | Instructions to MIPS designs (IC Labs),<br>Examination of pipeline in Li Design,<br>Homework: From Text                                                                                                                                                                                 |
| Module 9  | Mon 03/25/24–<br>Sun 03/31/24  | Module 9 Memory<br>Subsystems - Cache                           | Discussion Forum: Examination of Memory Subsystem in Veriog Code, Cache and TLB in Li Pipeline, Homework: From Text, Status Reports/Revision of Proposals due                                                                                                                           |
| Module 10 | Mon 04/01/24–<br>Sun 04/07/24  | Module 10 Memory<br>Subsystems – Virtual<br>Memory              | Discussion Forum: Cache Benchmarking. (IC Labs) Homework: From Text                                                                                                                                                                                                                     |
| Module 11 | Mon 04/08/24–<br>Sun 04/14/24  | Module 11 Computer I/O Subsystems                               | Discussion Forum: I/O Labs (IC Labs)<br>Last Homework Assignment – From Text                                                                                                                                                                                                            |
| Module 12 | Mon 04/15/24–<br>Sun 04/21/24  | Module 12 Parallel<br>Processing                                | Discussion Forum: Dual Processor<br>Simulation (Li Design) – Parallel<br>Processing State of the Art Commercial<br>Hardware)                                                                                                                                                            |
| Module 13 | Mon 04/22/24–<br>Sun 04/28/24  | Module 13 Computer<br>Networks, Clusters and<br>Multiprocessing | Discussion Forum: Cluster Design –<br>(Thought Experiment)<br>Sign up for Presentation Time                                                                                                                                                                                             |
| Module 14 | Mon 04/29/24–<br>Tues 05/07/24 | Module 14 Projects<br>Presentations                             | The presentations will be recorded and then posted on TEAMS, typically 5 students per TEAM. Each student will be expected to provide questions to 5 presentations. Each presentation will be 30 minutes In addition you are expected to ask at least one question of an different TEAM. |