

# THC63LVD823B

#### 135MHz 51Bits LVDS Transmitter

### General Description

The THC63LVD823B transmitter is designed to support Single Link transmission between Host and Flat Panel Display and Dual Link transmission between Host and Flat Panel Display up to 1080p/QXGA resolutions.

The THC63LVD823B converts 51bits of CMOS/TTL data into LVDS (Low Voltage Differential Signaling) data stream. The transmitter can be programmed for rising edge or falling edge clocks through a dedicated pin. In Dual Link, the transmit clock frequency of 135MHz, 51bits of RGB data are transmitted at an effective rate of 945Mbps per LVDS channel.

#### **Features**

- Wide dot clock range suited for TV Signal (480p-1080p), PC Signal (VGA-QXGA)
   TTL/CMOS Input: 10-150MHz
   LVDS Output: 20-135MHz
- PLL requires No external components
- Flexible Input/Output mode
  - 1. Single/Dual TTL IN, Single/Dual LVDS OUT
  - 2. Double edge input for Single TTL IN/Dual LVDS OUT
- Clock edge selectable
- 2 LVDS data mapping for simplifying PCB layout.
- Pseudo Random pattern generation circuit
- Supports Reduced swing LVDS for Low EMI
- Power down mode
- Low power single 3.3V CMOS design
- Backward compatible with THC63LVD823/ THC63LVD823A
- 100pin TQFP

### **Block Diagram**





### Pin Out (top view)





# Pin Description

| Pin Name       | Pin #           | Туре     | Description                                                              |  |  |  |
|----------------|-----------------|----------|--------------------------------------------------------------------------|--|--|--|
| TA1+, TA1-     | 48, 49          |          |                                                                          |  |  |  |
| TB1+, TB1-     | 46, 47          | LVDS OUT | The 1st Link.                                                            |  |  |  |
| TC1+, TC1-     | 43, 44          | LVDSOUT  | The 1st pixel output data when Dual-Link.                                |  |  |  |
| TD1+, TD1-     | 39, 40          |          |                                                                          |  |  |  |
| TCLK1+, TCLK1- | 41, 42          | LVDS OUT | LVDS Clock Out for 1st and 2nd Link.                                     |  |  |  |
| TA2+, TA2-     | 36, 37          |          |                                                                          |  |  |  |
| TB2+, TB2-     | 34, 35          | LVDS OUT | The 2nd Link.                                                            |  |  |  |
| TC2+, TC2-     | 31, 32          | LVDSOUT  | These pins are disabled when Single Link.                                |  |  |  |
| TD2+, TD2-     | 27, 28          |          |                                                                          |  |  |  |
| TCLK2+, TCLK2- | 29, 30          | LVDS OUT | Additional LVDS Clock Out. Identical to TCLK1+,  No connect if not used. |  |  |  |
| R17 ~ R10      | 60 -57, 54 - 51 |          |                                                                          |  |  |  |
| G17 ~ G10      | 68 - 61         | IN       | The 1st Pixel Data Inputs.                                               |  |  |  |
| B17 ~ B10      | 78 - 73, 70, 69 |          |                                                                          |  |  |  |
| R27 ~ R20      | 86 - 79         |          |                                                                          |  |  |  |
| G27 ~ G20      | 96 - 89         | IN       | The 2nd Divel Date Inputs                                                |  |  |  |
| D27 D20        | 6, 5, 2, 1,     | IIN      | The 2nd Pixel Data Inputs.                                               |  |  |  |
| B27 ~ B20      | 100 - 97        |          |                                                                          |  |  |  |
| DE             | 9               | IN       | Data Enable Input.                                                       |  |  |  |
| VSYNC          | 8               | IN       | Vsync Input.                                                             |  |  |  |
| HSYNC          | 7               | IN       | Hsync Input.                                                             |  |  |  |
| CLKIN          | 10              | IN       | Clock Input.                                                             |  |  |  |
| R/F            | 11              | IN       | Input Clock Triggering Edge Select. H: Rising edge, L: Falling edge      |  |  |  |
|                |                 |          | LVDS swing mode, V <sub>RFF</sub> select. See Fig4 - 5.                  |  |  |  |
|                |                 |          | 1 1121                                                                   |  |  |  |
|                |                 |          | RS LVDS Small Swing Swing Input Support                                  |  |  |  |
| RS             | 12              | IN       | V <sub>IHM</sub> 350mV N/A                                               |  |  |  |
|                | 12              |          | V <sub>IMM</sub> 350mV RS=V <sub>REF</sub> <sup>a</sup>                  |  |  |  |
|                |                 |          | V <sub>ILM</sub> 200mV N/A                                               |  |  |  |
|                |                 |          | a. V <sub>REF</sub> is Input Reference Voltage.                          |  |  |  |
|                |                 |          | LVDS mapping table select. See Fig7 to 8 and Table4 to 7.                |  |  |  |
|                |                 |          | MAP Mapping Mode                                                         |  |  |  |
| MAP            | 14              | IN       | V <sub>IHM</sub> Mapping MODE1                                           |  |  |  |
|                |                 |          | V <sub>ILM</sub> Mapping MODE2  V <sub>IMM</sub> Reserved                |  |  |  |
| MODE1, MODE0   | 15, 16          | IN       | Pixel Data Mode.    MODE1   MODE0   Mode                                 |  |  |  |



### Pin Description (Continued)

| Pin Name          | Pin#          | Туре   | Description                                                                                    |  |
|-------------------|---------------|--------|------------------------------------------------------------------------------------------------|--|
|                   |               |        | Output enable.                                                                                 |  |
| O/E               | 17            | IN     | H: Output enable,                                                                              |  |
|                   |               |        | L: Output disable (all outputs are Hi-Z).                                                      |  |
| /DDW/NI           | 10            | INI    | H: Normal operation,                                                                           |  |
| /PDWN             | 19            | IN     | L: Power down (all outputs are Hi-Z)                                                           |  |
|                   |               |        | PRBS(Pseudo-Random Binary Sequence) generator is active in order to evaluate eye patterns when |  |
| PRBS <sup>a</sup> | 20            | IN     | MODE<1:0> = LL(Dual-in/Dual-out mode).                                                         |  |
|                   |               |        | H: PRBS generator is enable.                                                                   |  |
|                   |               |        | L: Normal Operation                                                                            |  |
| Reserved          | 21            | IN     | Must be tied to GND.                                                                           |  |
|                   |               |        | DDR function is active when                                                                    |  |
| DDRN              | 13            | IN     | MODE<1:0> = HL(Single-in/Dual-out mode).                                                       |  |
| DDKN              | 15            | IIN    | Open or H: DDR(Double Edge input) function disable.                                            |  |
|                   |               |        | L: DDR(Double Edge input) function enable.                                                     |  |
| N/C               | 22            |        | Must be Open.                                                                                  |  |
| VCC               | 3, 55, 71, 87 | Power  | Power Supply Pins for TTL inputs and digital circuitry.                                        |  |
| CND               | 4, 18, 56,    | C      | Count Director TTI insulational district countries                                             |  |
| GND               | 72, 88        | Ground | Ground Pins for TTL inputs and digital circuitry.                                              |  |
| LVCC              | 33, 45        | Power  | Power Supply Pins for LVDS Outputs.                                                            |  |
| LGND              | 26, 38, 50    | Ground | Ground Pins for LVDS Outputs.                                                                  |  |
| PVCC              | 24            | Power  | Power Supply Pin for PLL circuitry.                                                            |  |
| PGND              | 23, 25        | Ground | Ground Pins for PLL circuitry.                                                                 |  |

a: Setting the PRBS pin high enables the internal test pattern generator. It generates Pseudo-Random Bit Sequence of 2<sup>23</sup>-1. The generated PRBS is fed into input data latches, formatted as VGA video like data, encoded and serialized into TXOUT output. This function is normally to be used for analyzing the signal integrity of the transmission channel including PCB traces, connectors, and cables.



# Absolute Maximum Ratings

| Supply Voltage (V <sub>CC</sub> )  | -0.3V ~ +4.0V                |
|------------------------------------|------------------------------|
| CMOS/TTL Input Voltage             | $-0.3V \sim (V_{CC} + 0.3V)$ |
| LVDS Driver Output Voltage         | $-0.3V \sim (V_{CC} + 0.3V)$ |
| Output Current                     | -30mA ~ 30mA                 |
| Junction Temperature               | +125°C                       |
| Storage Temperature Range          | -55°C ~+125°C                |
| Lead Temperature (Soldering, 4sec) | +260°C                       |
| Maximum Power Dissipation          | 1.35W                        |

# **Recommended Operating Conditions**

|           | Parameter          |                   |             |     |     |      | Units |
|-----------|--------------------|-------------------|-------------|-----|-----|------|-------|
|           | All Supply Voltage |                   |             |     |     |      | V     |
|           | Operating Amb      | pient Temperature |             | -20 |     | 70   | °C    |
|           | MODE<1             | 1:0>=LL           | Input       | 20  |     | 135  | MHz   |
|           | Dual-in/I          | Oual-out          | LVDS Output | 20  |     | 135  | MHz   |
|           | MODE<1             | :0>=LH            | Input       | 10  |     | 67.5 | MHz   |
|           | Dual-in/S          | ingle-out         | LVDS Output | 20  |     | 135  | MHz   |
| Clock     |                    | Single Edge Input | Input       | 40  |     | 150  | MHz   |
| Frequency | MODE<1:0>=HL       | (DDRN=Open/H)     | LVDS Output | 20  |     | 75   | MHz   |
|           | Single-in/Dual-out | Double Edge Input | Input       | 20  |     | 75   | MHz   |
|           | (DDRN=L)           |                   | LVDS Output | 20  |     | 75   | MHz   |
|           | MODE<1             | Input             | 20          |     | 135 | MHz  |       |
|           | Single-in/S        | Single-out        | LVDS Output | 20  |     | 135  | MHz   |



### **Electrical Characteristics**

## CMOS/TTL DC Specifications

 $V_{CC} = VCC = PVCC = LVCC$ 

| Symbol                        | Parameter                          | Conditions                                  | Min.                | Тур. | Max.                  | Units |
|-------------------------------|------------------------------------|---------------------------------------------|---------------------|------|-----------------------|-------|
| V <sub>IH</sub> <sup>a</sup>  | High Level Data Input Voltage      | RS=V <sub>IHM</sub> or-<br>V <sub>ILM</sub> | 2.0                 |      | V <sub>CC</sub>       | V     |
|                               |                                    | RS=V <sub>IMM</sub>                         | $V_{REF}^{b} + 0.1$ |      |                       | V     |
| V <sub>IL</sub> <sup>a</sup>  | Low Level Data Input Voltage       | RS=V <sub>IHM</sub> or-<br>V <sub>ILM</sub> | GND                 |      | 0.8                   | V     |
|                               |                                    | RS=V <sub>IMM</sub>                         |                     |      | V <sub>REF</sub> -0.1 | V     |
| $V_{IHC}^{c}$                 | High Level Control Input Voltage   |                                             | 2.0                 |      | $V_{CC}$              | V     |
| V <sub>ILC</sub> <sup>c</sup> | Low Level Control Input Voltage    |                                             | GND                 |      | 0.8                   | V     |
| $V_{IHM}^{d}$                 | High Level Control Input Voltage   |                                             | $0.8V_{\rm CC}$     |      | $V_{CC}$              | V     |
| $V_{IMM}^{d}$                 | Middle Level Control Input Voltage |                                             | 0.6                 |      | 1.4                   | V     |
| V <sub>ILM</sub> <sup>d</sup> | Low Level Control Input Voltage    |                                             | GND                 |      | 0.08V <sub>CC</sub>   | V     |
| I <sub>INC</sub>              | Input Current(except DDRN)         | $GND \le V_{IN} \le V_{CC}$                 |                     |      | ±10                   | μΑ    |
| I <sub>INCD</sub>             | Input Current(Only DDRN)           | $GND \le V_{IN} \le V_{CC}$                 |                     |      | ±20                   | μΑ    |

a. CLKIN,R10~R17,G10~G17,B10~B17,R20~R27,G20~G27,B20~B27,DE,HSYNC,VSYNC

## LVDS Transmitter DC Specifications

V<sub>CC</sub> = VCC=PVCC=LVCC

| Symbol          | Parameter                                         | Conditions                                |                                     | Min.  | Тур. | Max.  | Units |
|-----------------|---------------------------------------------------|-------------------------------------------|-------------------------------------|-------|------|-------|-------|
| VOD             | Differential Output Voltage                       | RL=100Ω                                   | Normal swing<br>RS= V <sub>CC</sub> | 250   | 350  | 450   | mV    |
| VOD             | Differential Output Voltage                       | KL=10052                                  | Reduced swing<br>RS= GND            | 100   | 200  | 300   | mV    |
| ΔVOD            | Change in VOD between complementary output states |                                           |                                     |       |      | 35    | mV    |
| VOC             | Common Mode Voltage                               | RL=100Ω                                   |                                     | 1.125 | 1.25 | 1.375 | V     |
| ΔVOC            | Change in VOC between complementary output states |                                           |                                     |       |      | 35    | mV    |
| I <sub>OS</sub> | Output Short Circuit Current                      | VOUT=GND, RL=100Ω                         |                                     |       |      | -24   | mA    |
| I <sub>OZ</sub> | Output TRI-State current                          | /PDWN=GND,<br>VOUT=GND to V <sub>CC</sub> |                                     |       |      | ±10   | μΑ    |

b.  $V_{REF}$  is input voltage of RS pin.

c. R/F,DDRN,MODE0,MODE1,O/E,PDWN,PRBS

d. RS,MAP



## Electrical Characteristics (Continued)

## Supply Current

 $V_{CC} = VCC = PVCC = LVCC$ 

| Symbol            | Parameter                     | Condition                               |                           |               | Тур.          | Max. | Units |    |
|-------------------|-------------------------------|-----------------------------------------|---------------------------|---------------|---------------|------|-------|----|
|                   |                               |                                         | MODE<1:0>=HH              | CLKIN=65MHz   |               | 86   | mA    |    |
|                   |                               |                                         |                           | CLKIN=85MHz   |               | 100  | mA    |    |
|                   |                               |                                         | Single-in/Single-out      | CLKIN=135MHz  |               | 122  | mA    |    |
|                   |                               |                                         | MODE<1:0>=HL              | CLKIN=65MHz   |               | 114  | mA    |    |
|                   |                               |                                         | Single-in/Dual-out        | CLKIN=85MHz   |               | 116  | mA    |    |
|                   |                               |                                         | DDRN=H or Open            | CLKIN=135MHz  |               | 155  | mA    |    |
|                   | Transmitter Supply            |                                         | DDR Input Off             | CLKIN=150MHz  |               | 168  | mA    |    |
|                   | Current                       | RL=100Ω<br>CL=5pF<br>RS=V <sub>CC</sub> | $RL=100\Omega$            | MODE<1:0>=HL  | CLKIN=32.5MHz |      | 114   | mA |
| $I_{TCCW}$        | (Worst Case                   |                                         | CL=5pF Single-in/Dual-out | CLKIN=42.5MHz |               | 118  | mA    |    |
|                   | Pattern) Fig1.                |                                         | RS=V <sub>CC</sub>        | DDRN=L        | CLKIN=67.5MHz |      | 155   | mA |
|                   | rattern) rigi.                |                                         | DDR Input On              | CLKIN=75MHz   |               | 167  | mA    |    |
|                   |                               |                                         | MODE<1:0>=LH              | CLKIN=32.5MHz |               | 84   | mA    |    |
|                   |                               |                                         | Dual-in/Single-out        | CLKIN=42.5MHz |               | 98   | mA    |    |
|                   |                               |                                         | Dual-III/SIligie-out      | CLKIN=67.5MHz |               | 120  | mA    |    |
|                   |                               |                                         | MODE<1:0>=LL              | CLKIN=65MHz   |               | 144  | mA    |    |
|                   |                               |                                         | Dual-in/Dual-out          | CLKIN=85MHz   |               | 171  | mA    |    |
|                   |                               |                                         | Duar-III/ Duar-Out        | CLKIN=135MHz  |               | 217  | mA    |    |
| I <sub>TCCS</sub> | Transmitter Power Down Supply | /PDWN = L, All Inputs = Fixed L or H    |                           |               |               | 50   | μΑ    |    |
|                   | Current                       |                                         |                           |               |               |      |       |    |



Fig1. Test Pattern (LVDS Output Full Toggle Pattern)



# **Switching Characteristics**

 $V_{CC} = VCC = PVCC = LVCC$ 

| Symbol             | Paramet                                      | er                  | Min.                         | Тур.                    | Max.                         | Units |
|--------------------|----------------------------------------------|---------------------|------------------------------|-------------------------|------------------------------|-------|
| t <sub>TCIP</sub>  | CLK IN Period(Fig4,5                         | )                   | 6.7                          |                         | 100                          | ns    |
| t <sub>TCH</sub>   | CLK IN High Time(Fi                          | g4,5)               | $0.35t_{TCIP}$               | 0.5t <sub>TCIP</sub>    | 0.65t <sub>TCIP</sub>        | ns    |
| t <sub>TCL</sub>   | CLK IN Low Time(Fig                          | g4,5)               | 0.35t <sub>TCIP</sub>        | 0.5t <sub>TCIP</sub>    | 0.65t <sub>TCIP</sub>        | ns    |
| t <sub>TS</sub>    | TTL Data Setup to CL                         | K IN(Fig4,5)        | 2.5                          |                         |                              | ns    |
| t <sub>TH</sub>    | TTL Data Hold from C                         | CKL IN(Fig4,5)      | 0.0                          |                         |                              | ns    |
|                    | CLK IN to TCLK+/- I                          | Delay(Fig4,5)       | (4 : 2/7)                    |                         | (4+3/7)t <sub>TCIP</sub>     |       |
| $t_{TCD}$          | MODE<1:0                                     | >=LL                | (4+3/7)t <sub>TCIP</sub>     |                         |                              | ns    |
|                    | Dual-in/Dua                                  | al-out              | +2.6                         |                         | +7.5                         |       |
| t <sub>TCOP</sub>  | CLK OUT Period(Fige                          | 5)                  | 7.4                          |                         | 50                           | ns    |
| t <sub>LVT</sub>   | LVDS Transition Time                         | e(Fig2)             |                              | 0.6                     | 1.5                          | ns    |
|                    | Output Data                                  |                     | 0.15                         | 0.0                     | 0.15                         |       |
| t <sub>TOP1</sub>  | Position0 (Fig6)                             |                     | -0.15                        | 0.0                     | +0.15                        | ns    |
| t                  | Output Data                                  |                     | t <sub>TCOP</sub>            | t <sub>TCOP</sub>       | t <sub>TCOP</sub>            | ne    |
| t <sub>TOP0</sub>  | Position1 (Fig6)                             |                     | $\frac{t_{TCOP}}{7} - 0.15$  | t <sub>TCOP</sub> 7     | $\frac{t_{TCOP}}{7} + 0.15$  | ns    |
| t <sub>TOP6</sub>  | Output Data                                  |                     | t <sub>TCOP</sub> 0.15       | o t <sub>TCOP</sub>     | t <sub>TCOP</sub> 0.15       | ns    |
| TOP6               | Position2 (Fig6)                             |                     | $2\frac{t_{TCOP}}{7} - 0.15$ | 2 <sup>t</sup> TCOP 7   | $2\frac{t_{TCOP}}{7} + 0.15$ | 118   |
| t <sub>TOP5</sub>  | Output Data                                  | $t_{TCOP} = 7.4$ ns | $3\frac{t_{TCOP}}{7} - 0.15$ | $3\frac{t_{TCOP}}{7}$   | $3\frac{t_{TCOP}}{7} + 0.15$ | ns    |
| -1013              | Position3 (Fig6)                             | TCOP TTT            | 3 <del></del>                | 7                       | 7 + 0.13                     | 113   |
| t <sub>TOP4</sub>  | Output Data                                  |                     | $4\frac{t_{TCOP}}{7} - 0.15$ | $4\frac{t_{TCOP}}{7}$   | $4\frac{t_{TCOP}}{7} + 0.15$ | ns    |
| 1014               | Position4 (Fig6)                             |                     | 7 - 0.13                     | 7                       | 7 + 0.13                     |       |
| t <sub>TOP3</sub>  | Output Data                                  |                     | $5\frac{t_{TCOP}}{7} - 0.15$ | $5\frac{t_{TCOP}}{7}$   | $5\frac{t_{TCOP}}{7} + 0.15$ | ns    |
| 1013               | Position5 (Fig6)                             |                     | 7 -0.13                      | 7                       | 7                            |       |
| t <sub>TOP2</sub>  | Output Data                                  |                     | $6\frac{t_{TCOP}}{7} - 0.15$ | $6\frac{t_{TCOP}}{7}$   | $6\frac{t_{TCOP}}{7} + 0.15$ | ns    |
|                    | Position6 (Fig6)                             |                     | 7 0.13                       | 7                       | /                            |       |
| t <sub>TPLL</sub>  | Phase Lock Time(Fig3                         | 3)                  |                              |                         | 10.0                         | ms    |
|                    | DE input period (Fig3-                       |                     |                              |                         |                              |       |
| t <sub>DEINT</sub> | Single-in / Dual-out, Donly(MODE<1:0>=HI     |                     | 4t <sub>TCIP</sub>           | tTCIP*(2n) a            |                              | ns    |
|                    | DDRN=Open or H)                              | <b>₋</b> ,          |                              |                         |                              |       |
|                    | DE High time (Fig3-1)                        |                     |                              |                         |                              |       |
| t <sub>DEH</sub>   | Single-in / Dual-out, DDR Off mode           |                     | 2t <sub>TCIP</sub>           | tTCIP*(2m) <sup>a</sup> |                              | ns    |
| DEU                | only(MODE<1:0>=HL,                           |                     | 1CIP                         | (2111)                  |                              |       |
|                    |                                              | DDRN=Open or H)     |                              |                         |                              |       |
|                    | DE Low time(Fig3-1)                          | NDD Off mada        |                              |                         |                              |       |
| t <sub>DEL</sub>   | Single-in / Dual-out, D<br>only(MODE<1:0>=HI |                     | $2t_{TCIP}$                  |                         |                              | ns    |
|                    | DDRN=Open or H)                              |                     |                              |                         |                              |       |

a. Refer to Fig3-1 for details.



## **AC Timing Diagrams**



Fig2. LVDS Output Load and Transition Time



Fig3. PLL Lock Time



Note: In single-in/dual-out, DDR off mode (MODE<1:0>=HL, DDRN=Open or H), the period between rising edges of DE ( $t_{DEINT}$ ), high time of DE( $t_{DEH}$ ) should always satisfy following equations.

$$t_{DEH} = tTCIP * (2m)$$
  
 $t_{DEINT} = tTCIP * (2n)$   
 $m,n=integer$ 

Fig3-1. Single IN / Dual OUT, DDR off mode DE input timing



### AC Timing Diagrams (Continued)



Note:

CLKIN: for R/F=GND, denote as solid line, for R/F=VCC, denote as dashed line.

Fig4. CLKIN Period, High/Low Time, Setup/Hold Timing



Note:

CLKIN: for R/F=GND, denote as solid line, for R/F=VCC, denote as dashed line.

Fig5. CLKIN Period, High/Low Time, Setup/Hold Timing for Double Edge Input Mode(DDR) MODE<1:0>=HL,DDRN=L



## AC Timing Diagrams (Continued)



Fig6. LVDS Output Data Position



# Input Data Mapping

•Table1. Input Color Data naming rule

| X   | Y       | Z     | Description                              |                      |  |
|-----|---------|-------|------------------------------------------|----------------------|--|
| X=R |         |       | Red Color Data                           |                      |  |
| X=G |         |       | Green Color Data                         |                      |  |
| X=B |         |       | Blue Color Data                          |                      |  |
|     | Y= None |       | Single Pixel                             |                      |  |
|     | Y=E     |       | Dual Pixel                               | 1st Pixel Data       |  |
|     | Y=O     |       | Duai Fixei                               | 2nd Pixel Data       |  |
|     |         | Z=0-7 | Bit number 0: LSB (Least Significant Bit |                      |  |
|     |         | Z=0-7 | 7: MSB (Mo                               | ost Significant Bit) |  |

•Table2. TTL/CMOS Input Data Mapping (Single-in mode, MODE1=H)

| Data Signals | Transmitter     |  |  |
|--------------|-----------------|--|--|
| Data Signais | Input Pin Names |  |  |
| R0           | R10             |  |  |
| R1           | R11             |  |  |
| R2           | R12             |  |  |
| R3           | R13             |  |  |
| R4           | R14             |  |  |
| R5           | R15             |  |  |
| R6           | R16             |  |  |
| R7           | R17             |  |  |
| G0           | G10             |  |  |
| G1           | G11             |  |  |
| G2           | G12             |  |  |
| G3           | G13             |  |  |
| G4           | G14             |  |  |
| G5           | G15             |  |  |
| G6           | G16             |  |  |
| G7           | G17             |  |  |
| В0           | B10             |  |  |
| B1           | B11             |  |  |
| B2           | B12             |  |  |
| В3           | B13             |  |  |
| B4           | B14             |  |  |
| В5           | B15             |  |  |
| В6           | B16             |  |  |
| В7           | B17             |  |  |



# Input Data Mapping (Continued)

•Table3. TTL/CMOS Input Data Mapping (Dual-in mode, MODE1=L)

| Tables. TTE/ |                 | tapping (Duai-in mo | de, MODET-L)    |
|--------------|-----------------|---------------------|-----------------|
| Data Signals | Transmitter     | Data Signals        | Transmitter     |
| Duta Signais | Input Pin Names | Duta Signais        | Input Pin Names |
| RE0          | R10             | RO0                 | R20             |
| RE1          | R11             | RO1                 | R21             |
| RE2          | R12             | RO2                 | R22             |
| RE3          | R13             | RO3                 | R23             |
| RE4          | R14             | RO4                 | R24             |
| RE5          | R15             | RO5                 | R25             |
| RE6          | R16             | RO6                 | R26             |
| RE7          | R17             | RO7                 | R27             |
| GE0          | G10             | GO0                 | G20             |
| GE1          | G11             | GO1                 | G21             |
| GE2          | G12             | GO2                 | G22             |
| GE3          | G13             | GO3                 | G23             |
| GE4          | G14             | GO4                 | G24             |
| GE5          | G15             | GO5                 | G25             |
| GE6          | G16             | GO6                 | G26             |
| GE7          | G17             | GO7                 | G27             |
| BE0          | B10             | BO0                 | B20             |
| BE1          | B11             | BO1                 | B21             |
| BE2          | B12             | BO2                 | B22             |
| BE3          | B13             | BO3                 | B23             |
| BE4          | B14             | BO4                 | B24             |
| BE5          | B15             | BO5                 | B25             |
| BE6          | B16             | BO6                 | B26             |
| BE7          | B17             | BO7                 | B27             |



## LVDS Output Data Mapping



Fig7. TTL Data Inputs Mapped to LVDS outputs MODE0= H (Single-out Mode)



Fig8. TTL Data Inputs Mapped to LVDS outputs MODE0= L (Dual-out Mode)



•Table4. LVDS Output Data Mapping (Single-in/Single-out, MODE<1:0>=HH)

|             | Mapping Mode | (Input Pin Name) |
|-------------|--------------|------------------|
| LVDS        | Mode1        | Mode2            |
| Output Data | MAP=H        | MAP=L            |
| TA10        | R12          | R10              |
| TA11        | R13          | R11              |
| TA12        | R14          | R12              |
| TA13        | R15          | R13              |
| TA14        | R16          | R14              |
| TA15        | R17          | R15              |
| TA16        | G12          | G10              |
| TB10        | G13          | G11              |
| TB11        | G14          | G12              |
| TB12        | G15          | G13              |
| TB13        | G16          | G14              |
| TB14        | G17          | G15              |
| TB15        | B12          | B10              |
| TB16        | B13          | B11              |
| TC10        | B14          | B12              |
| TC11        | B15          | B13              |
| TC12        | B16          | B14              |
| TC13        | B17          | B15              |
| TC14        | HSYNC        | HSYNC            |
| TC15        | VSYNC        | VSYNC            |
| TC16        | DE           | DE               |
| TD10        | R10          | R16              |
| TD11        | R11          | R17              |
| TD12        | G10          | G16              |
| TD13        | G11          | G17              |
| TD14        | B10          | B16              |
| TD15        | B11          | B17              |
| TD16        | N/A          | N/A              |



•Table5. LVDS Output Data Mapping (Single-in/Dual-out, DDR On/Off, MODE<1:0>=HL, DDRN=Open/H/L)

| LVDS        | Mapping Mode(Input Pin Name) |       | LVDS        | Mapping Mode(Input Pin Name) |       |
|-------------|------------------------------|-------|-------------|------------------------------|-------|
| Output Data | Mode1                        | Mode2 | Output Data | Mode1                        | Mode2 |
| (1st Link)  | MAP=H                        | MAP=L | (2nd Link)  | MAP=H                        | MAP=L |
| TA10        | R12                          | R10   | TA20        | R12                          | R10   |
| TA11        | R13                          | R11   | TA21        | R13                          | R11   |
| TA12        | R14                          | R12   | TA22        | R14                          | R12   |
| TA13        | R15                          | R13   | TA23        | R15                          | R13   |
| TA14        | R16                          | R14   | TA24        | R16                          | R14   |
| TA15        | R17                          | R15   | TA25        | R17                          | R15   |
| TA16        | G12                          | G10   | TA26        | G12                          | G10   |
| TB10        | G13                          | G11   | TB20        | G13                          | G11   |
| TB11        | G14                          | G12   | TB21        | G14                          | G12   |
| TB12        | G15                          | G13   | TB22        | G15                          | G13   |
| TB13        | G16                          | G14   | TB23        | G16                          | G14   |
| TB14        | G17                          | G15   | TB24        | G17                          | G15   |
| TB15        | B12                          | B10   | TB25        | B12                          | B10   |
| TB16        | B13                          | B11   | TB26        | B13                          | B11   |
| TC10        | B14                          | B12   | TC20        | B14                          | B12   |
| TC11        | B15                          | B13   | TC21        | B15                          | B13   |
| TC12        | B16                          | B14   | TC22        | B16                          | B14   |
| TC13        | B17                          | B15   | TC23        | B17                          | B15   |
| TC14        | HSYNC                        | HSYNC | TC24        | HSYNC                        | HSYNC |
| TC15        | VSYNC                        | VSYNC | TC25        | VSYNC                        | VSYNC |
| TC16        | DE                           | DE    | TC26        | DE                           | DE    |
| TD10        | R10                          | R16   | TD20        | R10                          | R16   |
| TD11        | R11                          | R17   | TD21        | R11                          | R17   |
| TD12        | G10                          | G16   | TD22        | G10                          | G16   |
| TD13        | G11                          | G17   | TD23        | G11                          | G17   |
| TD14        | B10                          | B16   | TD24        | B10                          | B16   |
| TD15        | B11                          | B17   | TD25        | B11                          | B17   |
| TD16        | N/A                          | N/A   | TD26        | N/A                          | N/A   |



Fig9. The decision rule of 1st Pixel data in Single IN/Dual Out DDR Off (MODE<1:0>=HL, DDRN=Open or H)



•Table6. LVDS Output Data Mapping (Dual-in/Single-out, MODE<1:0>=LH)

| LVDS        | Mapping Mode(Input Pin Name) |       | LVDS        | Mapping Mode(Input Pin Name) |       |
|-------------|------------------------------|-------|-------------|------------------------------|-------|
| Output Data | Mode1                        | Mode2 | Output Data | Mode1                        | Mode2 |
| (1st Pixel) | MAP=H                        | MAP=L | (2nd Pixel) | MAP=H                        | MAP=L |
| TA10(n)     | R12                          | R10   | TA10(n+1)   | R22                          | R20   |
| TA11(n)     | R13                          | R11   | TA11(n+1)   | R23                          | R21   |
| TA12(n)     | R14                          | R12   | TA12(n+1)   | R24                          | R22   |
| TA13(n)     | R15                          | R13   | TA13(n+1)   | R25                          | R23   |
| TA14(n)     | R16                          | R14   | TA14(n+1)   | R26                          | R24   |
| TA15(n)     | R17                          | R15   | TA15(n+1)   | R27                          | R25   |
| TA16(n)     | G12                          | G10   | TA16(n+1)   | G22                          | G20   |
| TB10(n)     | G13                          | G11   | TB10(n+1)   | G23                          | G21   |
| TB11(n)     | G14                          | G12   | TB11(n+1)   | G24                          | G22   |
| TB12(n)     | G15                          | G13   | TB12(n+1)   | G25                          | G23   |
| TB13(n)     | G16                          | G14   | TB13(n+1)   | G26                          | G24   |
| TB14(n)     | G17                          | G15   | TB14(n+1)   | G27                          | G25   |
| TB15(n)     | B12                          | B10   | TB15(n+1)   | B22                          | B20   |
| TB16(n)     | B13                          | B11   | TB16(n+1)   | B23                          | B21   |
| TC10(n)     | B14                          | B12   | TC10(n+1)   | B24                          | B22   |
| TC11(n)     | B15                          | B13   | TC11(n+1)   | B25                          | B23   |
| TC12(n)     | B16                          | B14   | TC12(n+1)   | B26                          | B24   |
| TC13(n)     | B17                          | B15   | TC13(n+1)   | B27                          | B25   |
| TC14(n)     | HSYNC                        | HSYNC | TC14(n+1)   | HSYNC                        | HSYNC |
| TC15(n)     | VSYNC                        | VSYNC | TC15(n+1)   | VSYNC                        | VSYNC |
| TC16(n)     | DE                           | DE    | TC16(n+1)   | DE                           | DE    |
| TD10(n)     | R10                          | R16   | TD10(n+1)   | R20                          | R26   |
| TD11(n)     | R11                          | R17   | TD11(n+1)   | R21                          | R27   |
| TD12(n)     | G10                          | G16   | TD12(n+1)   | G20                          | G26   |
| TD13(n)     | G11                          | G17   | TD13(n+1)   | G21                          | G27   |
| TD14(n)     | B10                          | B16   | TD14(n+1)   | B20                          | B26   |
| TD15(n)     | B11                          | B17   | TD15(n+1)   | B21                          | B27   |
| TD16(n)     | N/A                          | N/A   | TD16(n+1)   | N/A                          | N/A   |



•Table7. LVDS Output Data Mapping (Dual-in/Dual-out, MODE<1:0>=LL)

| LVDS        | Mapping Mode(Input Pin Name) |       | LVDS        | Mapping Mode(Input Pin Name) |       |
|-------------|------------------------------|-------|-------------|------------------------------|-------|
| Output Data | Mode1                        | Mode2 | Output Data | Mode1                        | Mode2 |
| (1st Link)  | MAP=H                        | MAP=L | (2nd Link)  | MAP=H                        | MAP=L |
| TA10        | R12                          | R10   | TA20        | R22                          | R20   |
| TA11        | R13                          | R11   | TA21        | R23                          | R21   |
| TA12        | R14                          | R12   | TA22        | R24                          | R22   |
| TA13        | R15                          | R13   | TA23        | R25                          | R23   |
| TA14        | R16                          | R14   | TA24        | R26                          | R24   |
| TA15        | R17                          | R15   | TA25        | R27                          | R25   |
| TA16        | G12                          | G10   | TA26        | G22                          | G20   |
| TB10        | G13                          | G11   | TB20        | G23                          | G21   |
| TB11        | G14                          | G12   | TB21        | G24                          | G22   |
| TB12        | G15                          | G13   | TB22        | G25                          | G23   |
| TB13        | G16                          | G14   | TB23        | G26                          | G24   |
| TB14        | G17                          | G15   | TB24        | G27                          | G25   |
| TB15        | B12                          | B10   | TB25        | B22                          | B20   |
| TB16        | B13                          | B11   | TB26        | B23                          | B21   |
| TC10        | B14                          | B12   | TC20        | B24                          | B22   |
| TC11        | B15                          | B13   | TC21        | B25                          | B23   |
| TC12        | B16                          | B14   | TC22        | B26                          | B24   |
| TC13        | B17                          | B15   | TC23        | B27                          | B25   |
| TC14        | HSYNC                        | HSYNC | TC24        | HSYNC                        | HSYNC |
| TC15        | VSYNC                        | VSYNC | TC25        | VSYNC                        | VSYNC |
| TC16        | DE                           | DE    | TC26        | DE                           | DE    |
| TD10        | R10                          | R16   | TD20        | R20                          | R26   |
| TD11        | R11                          | R17   | TD21        | R21                          | R27   |
| TD12        | G10                          | G16   | TD22        | G20                          | G26   |
| TD13        | G11                          | G17   | TD23        | G21                          | G27   |
| TD14        | B10                          | B16   | TD24        | B20                          | B26   |
| TD15        | B11                          | B17   | TD25        | B21                          | B27   |
| TD16        | N/A                          | N/A   | TD26        | N/A                          | N/A   |



#### Note

#### 1)Cable Connection and Disconnection

Don't connect and disconnect the LVDS cable, when the power is supplied to the system.

#### 2)GND Connection

Connect the each GND of the PCB which THC63LVD823B and LVDS-Rx on it. It is better for EMI reduction to place GND cable as close to LVDS cable as possible.

### 3)Multi Drop Connection

Multi drop connection is not recommended.



#### 4) Asynchronous use

Asynchronous use such as following systems are not recommended. If it is not avoidable, please contact to mspsupport@thine.co.jp (for FAE mailing list)







## Package

### **TOP VIEW**





Copyright©2009 THine Electronics, Inc.

Unit: mm



### Notices and Requests

- 1.) The product specifications described in this material are subject to change without prior notice.
- 2.) The circuit diagrams described in this material are examples of the application which may not always apply to the customer's design. We are not responsible for possible errors and omissions in this material. Please note if errors or omissions should be found in this material, we may not be able to correct them immediately.
- 3.) This material contains our copy right, know-how or other proprietary. Copying or disclosing to third parties the contents of this material without our prior permission is prohibited.
- 4.) Note that if infringement of any third party's industrial ownership should occur by using this product, we will be exempted from the responsibility unless it directly relates to the production process or functions of the product.
- 5.) This product is presumed to be used for general electric equipment, not for the applications which require very high reliability (including medical equipment directly concerning people's life, aerospace equipment, or nuclear control equipment). Also, when using this product for the equipment concerned with the control and safety of the transportation means, the traffic signal equipment, or various Types of safety equipment, please do it after applying appropriate measures to the product.
- 6.)Despite our utmost efforts to improve the quality and reliability of the product, faults will occur with a certain small probability, which is inevitable to a semi-conductor product. Therefore, you are encouraged to have sufficiently redundant or error preventive design applied to the use of the product so as not to have our product cause any social or public damage.
- 7.)Please note that this product is not designed to be radiation-proof.
- 8.) Customers are asked, if required, to judge by themselves if this product falls under the category of strategic goods under the Foreign Exchange and Foreign Trade Control Law.

THine Electronics, Inc. E-mail: sales@thine.co.jp