

# DDR3 SODIMM

# **Product Datasheet**

廣穎電通股份有限公司

Silicon Power Computer & Communications Inc.

TEL: 886-2 8797-8833 FAX: 886-2 8751-6595

台北市114內湖區洲子街106號7樓

7F, No.106, ZHO-Z ST. NEIHU DIST, 114, TAIPEI, TAIWAN, R.O.C

This document is a general product description and is subject to change without notice



# Index

| Index                                                       | 2  |
|-------------------------------------------------------------|----|
| Revision History                                            | 3  |
| Description                                                 |    |
| Features                                                    | 5  |
| Pin Assignments                                             | 7  |
| Pin Description                                             | 8  |
| Environmental Requirements                                  | 9  |
| Absolute Maximum DC Ratings                                 | 9  |
| Operating temperature Conditions                            | 10 |
| DC Electrical Characteristics and Operating Conditions      | 10 |
| Single-Ended AC and DC Input Levels for Command and Address | 11 |
| Single-Ended AC and DC Input Levels for DQ and DM           | 11 |
| Block Diagram(x8 1Rank)                                     | 12 |
| Block Diagram(x16 1Rank)                                    | 13 |
| Block Diagram(x8 2Ranks)                                    | 14 |
| Block Diagram(x16 2Ranks)                                   | 15 |
| Simplified Mechanical Drawing(x8 1Rank)                     |    |
| Simplified Mechanical Drawing(x16 1Rank)                    |    |
| Simplified Mechanical Drawing(x8 2Ranks)                    |    |
| Simplified Mechanical Drawing(x16 2Ranks)                   |    |



# **Revision History**

| Revision No. | Date       | Remarks                             |
|--------------|------------|-------------------------------------|
| 1.0          | 2009/08/25 | First release                       |
| 1.1          | 2010/4/22  |                                     |
| 1.2          | 2011/01/19 | Add DDR3-1600H                      |
| 1.3          | 2011/08    |                                     |
| 1.4          | 2011/12    |                                     |
| 1.5          | 2012/5     | Add 512Mx8 type                     |
| 1.5a         | 2012/5     | Update 512Mx8 Dual Channel Package. |



### **Description**

The Silicon Power Computer & Communications STU series products are 200-Pin Double Data Rate 3 (DDR3) Synchronous DRAM Small Outline Dual In-Line Memory Module (SODIMM), organized as a one rank 128Mx64 or 256Mx64, high-speed memory array or two ranks 128Mx64, 256Mx64, 512Mx64 high-speed memory array, The module uses four 128x16(1GB), eight 64Mx16(1GB), 128Mx8 (1GB), 128Mx16(2GB), 256Mx8 (2GB), 512Mx8 (4GB), sixteen 128Mx8 (2GB), 256Mx8 (4GB), 512Mx8 (8GB) DDR3 SDRAMs in BGA packages

This DIMM are manufactured using raw cards developed for broad industry use as reference designs. The use of these common design files minimizes electrical variation between suppliers.

DDR3 SDRAM DIMM provide a high-performance, flexible 8-byte interface in a space-saving footprint.

The DIMM is intended for use in applications operating of 533MHz, 667MHz, 800MHz clock speeds and achieves high-speed data transfer rates of 1066, 1333, 1600Mbps. Prior to any access operation, the device CAS latency and burst/length/operation type must be programmed into the DIMM by address inputs A0-A12(64Mx16), A0-A13(128Mx16 or 128Mx8), A0-A14(256Mx8), A0-A15 (512Mx8) and I/O inputs BA0~BA2 using the mode register set cycle.

The DIMM uses serial presence-detect implemented via a serial EEPROM using a standard IIC protocol.



#### **Features**

- DDR3 functionality and operations supported as defined in the component data sheet
- 204pin, small-outline dual in-line memory module (SODIMM)
- Fast data transfer rates: PC3-8500, PC3-10600, PC3-12800
- Single or Dual rank
- 1GB(128 Meg x 8), 2GB (256 Meg x 64), 4GB (512Meg x 64), 8GB (1Giga x 64)
- $V_{DD} = V_{DDQ} = 1.5V \pm 0.075V$
- $V_{DDSPD} = 3.0V \text{ to } 3.6V$
- Reset pin for improved system stability
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Fixed burst chop (BC) of 4 and burst length (BL) of 8 via the mode register set (MRS)
- · Adjustable data-output drive strength
- Fly-by topology
- · Terminated control, command, and address bus
- Serial presence-detect (SPD) EEPROM
- · Gold edge contacts
- Pb-free



## **Module Specification**

| Part Number         | Module Density & Configuration | Bandwidth | Data Rate | Timing (tCL-tRCD-tRP) |
|---------------------|--------------------------------|-----------|-----------|-----------------------|
| SP001GBSTU106S01(2) | 1GB (128Mx64)                  | PC3-8500  | DDR3-1066 | 7-7-7                 |
| SP001GBSTU133S01(2) | 128Mx8 1Rank                   | PC3-10600 | DDR3-1333 | 9-9-9                 |
| SP001GBSTU106T01(2) | 1GB (128Mx64)                  | PC3-8500  | DDR3-1066 | 7-7-7                 |
| SP001GBSTU133T01(2) | 128Mx16 1Rank                  | PC3-10600 | DDR3-1333 | 9-9-9                 |
| SP001GBSTU106Q01(2) | 1GB (128Mx64)                  | PC3-8500  | DDR3-1066 | 7-7-7                 |
| SP001GBSTU133Q01(2) | 64Mx16 2Ranks                  | PC3-10600 | DDR3-1333 | 9-9-9                 |
| SP002GBSTU106V01(2) | 20D (256My64)                  | PC3-8500  | DDR3-1066 | 7-7-7                 |
| SP002GBSTU133V01(2) | 2GB (256Mx64)<br>256Mx8 1Rank  | PC3-10600 | DDR3-1333 | 9-9-9                 |
| SP002GBSTU160V01(2) | 200IVIXO TRATIK                | PC3-12800 | DDR3-1600 | 11-11-11              |
| SP002GBSTU106S01(2) | 20D (256My64)                  | PC3-8500  | DDR3-1066 | 7-7-7                 |
| SP002GBSTU133S01(2) | 2GB (256Mx64)<br>128Mx8 2Ranks | PC3-10600 | DDR3-1333 | 9-9-9                 |
| SP002GBSTU160S01(2) | IZOIVIXO ZRAITKS               | PC3-12800 | DDR3-1600 | 9-9-9                 |
| SP002GBSTU106T01(2) | 2GB (256Mx64)                  | PC3-8500  | DDR3-1066 | 7-7-7                 |
| SP002GBSTU133T01(2) | 128Mx16 2Ranks                 | PC3-10600 | DDR3-1333 | 9-9-9                 |
| SP004GBSTU106V01(2) | 40D (510My64)                  | PC3-8500  | DDR3-1066 | 7-7-7                 |
| SP004GBSTU133V01(2) | 4GB (512Mx64)<br>256Mx8 2Ranks | PC3-10600 | DDR3-1333 | 9-9-9                 |
| SP004GBSTU160V01(2) | 200IVIXO ZRAHKS                | PC3-12800 | DDR3-1600 | 11-11-11              |
| SP004GBSTU133N01(2) | 4GB (512Mx64)                  | PC3-10600 | DDR3-1333 | 9-9-9                 |
| SP004GBSTU160N01(2) | 512Mx8 1Rank                   | PC3-12800 | DDR3-1600 | 11-11-11              |
| SP008GBSTU133N01(2) | 8GB (1Gx64)                    | PC3-10600 | DDR3-1333 | 9-9-9                 |
| SP008GBSTU160N01(2) | 512Mx8 2Ranks                  | PC3-12800 | DDR3-1600 | 11-11-11              |
| SP008GBSTU106V21(2) |                                | PC3-8500  | DDR3-1066 | 7-7-7                 |
| SP008GBSTU133V21(2) | 4GB x 2 Kit Package            | PC3-10600 | DDR3-1333 | 9-9-9                 |
| SP008GBSTU160V21(2) |                                | PC3-12800 | DDR3-1600 | 11-11-11              |
| SP016GBSTU133N21(2) | OCD v 2 Kit Dookogo            | PC3-10600 | DDR3-1333 | 9-9-9                 |
| SP016GBSTU160N21(2) | 8GB x 2 Kit Package            | PC3-12800 | DDR3-1600 | 11-11-11              |

#### Note:

- 1. This document supports all STU Series DDR3 204Pin SODIMM products.
- 2. Some item was being EOL in this list, Please contact with our sales Dep.
- 3. All part numbers end with a double-digit code is for customize use only. Example: SP001GBSTU133S02-XX



# **Pin Assignments**

| 204-Pin DDR3 SODIMM Front |        |     |        |     |        |     |        |  |
|---------------------------|--------|-----|--------|-----|--------|-----|--------|--|
| Pin                       | Symbol | Pin | Symbol | Pin | Symbol | Pin | Symbol |  |
| 1                         | VREFDQ | 53  | DQ19   | 105 | VDD    | 157 | DQ42   |  |
| 3                         | VSS    | 55  | VSS    | 107 | A10    | 159 | DQ43   |  |
| 5                         | DQ0    | 57  | DQ24   | 109 | BA0    | 161 | VSS    |  |
| 7                         | DQ1    | 59  | DQ25   | 111 | VDD    | 163 | DQ48   |  |
| 9                         | VSS    | 61  | VSS    | 113 | WE#    | 165 | DQ49   |  |
| 11                        | DM0    | 63  | DM3    | 115 | CAS#   | 167 | VSS    |  |
| 13                        | VSS    | 65  | VSS    | 117 | VDD    | 169 | DQS6#  |  |
| 15                        | DQ2    | 67  | DQ26   | 119 | A13    | 171 | DQS6   |  |
| 17                        | DQ3    | 69  | DQ27   | 121 | S1#    | 173 | VSS    |  |
| 19                        | VSS    | 71  | VSS    | 123 | VDD    | 175 | DQ50   |  |
| 21                        | DQ8    | 73  | CKE0   | 125 | NC     | 177 | DQ51   |  |
| 23                        | DQ9    | 75  | VDD    | 127 | VSS    | 179 | VSS    |  |
| 25                        | VSS    | 77  | NC     | 129 | DQ32   | 181 | DQ56   |  |
| 27                        | DQS1#  | 79  | BA2    | 131 | DQ33   | 183 | DQ57   |  |
| 29                        | DQS1   | 81  | VDD    | 133 | VSS    | 185 | VSS    |  |
| 31                        | VSS    | 83  | A12    | 135 | DQS4#  | 187 | DM7    |  |
| 33                        | DQ10   | 85  | A9     | 137 | DQS4   | 189 | VSS    |  |
| 35                        | DQ11   | 87  | VDD    | 139 | VSS    | 191 | DQ58   |  |
| 37                        | VSS    | 89  | A8     | 141 | DQ34   | 193 | DQ59   |  |
| 39                        | DQ16   | 91  | A5     | 143 | DQ35   | 195 | VSS    |  |
| 41                        | DQ17   | 93  | VDD    | 145 | VSS    | 197 | SA0    |  |
| 43                        | VSS    | 95  | A3     | 147 | DQ40   | 199 | VDDSPD |  |
| 45                        | DQS2#  | 97  | A1     | 149 | DQ41   | 201 | SA1    |  |
| 47                        | DQS2   | 99  | VDD    | 151 | VSS    | 203 | VTT    |  |
| 49                        | VSS    | 101 | CK0    | 153 | DM5    | _   | _      |  |
| 51                        | DQ18   | 103 | CK0#   | 155 | VSS    | _   | _      |  |

|     | 204-Pin DDR3 SODIMM Back |     |        |     |        |     |        |  |  |
|-----|--------------------------|-----|--------|-----|--------|-----|--------|--|--|
| Pin | Symbol                   | Pin | Symbol | Pin | Symbol | Pin | Symbol |  |  |
| 2   | VSS                      | 54  | VSS    | 106 | VDD    | 158 | DQ46   |  |  |
| 4   | DQ4                      | 56  | DQ28   | 108 | BA1    | 160 | DQ47   |  |  |
| 6   | DQ5                      | 58  | DQ29   | 110 | RAS#   | 162 | VSS    |  |  |
| 8   | VSS                      | 60  | VSS    | 112 | VDD    | 164 | DQ52   |  |  |
| 10  | DQS0#                    | 62  | DQS3#  | 114 | S0#    | 166 | DQ53   |  |  |
| 12  | DQS0                     | 64  | DQS3   | 116 | ODT0   | 168 | VSS    |  |  |
| 14  | VSS                      | 66  | VSS    | 118 | VDD    | 170 | DM6    |  |  |
| 16  | DQ6                      | 68  | DQ30   | 120 | ODT1   | 172 | VSS    |  |  |
| 18  | DQ7                      | 70  | DQ31   | 122 | NC     | 174 | DQ54   |  |  |
| 20  | VSS                      | 72  | VSS    | 124 | VDD    | 176 | DQ55   |  |  |
| 22  | DQ12                     | 74  | CKE1   | 126 | VREFCA | 178 | VSS    |  |  |
| 24  | DQ13                     | 76  | VDD    | 128 | SS     | 180 | DQ60   |  |  |
| 26  | VSS                      | 78  | NC     | 130 | DQ36   | 182 | DQ61   |  |  |
| 28  | DM1                      | 80  | NC/A14 | 132 | DQ37   | 184 | VSS    |  |  |
| 30  | RESET#                   | 82  | VDD    | 134 | VSS    | 186 | DQS7#  |  |  |
| 32  | VSS                      | 84  | A11    | 136 | DM4    | 188 | DQS7   |  |  |
| 34  | DQ14                     | 86  | A7     | 138 | VSS    | 190 | VSS    |  |  |
| 36  | DQ15                     | 88  | VDD    | 140 | DQ38   | 192 | DQ62   |  |  |
| 38  | VSS                      | 90  | A6     | 142 | DQ39   | 194 | DQ63   |  |  |
| 40  | DQ20                     | 92  | A4     | 144 | VSS    | 196 | VSS    |  |  |
| 42  | DQ21                     | 94  | VDD    | 146 | DQ44   | 198 | EVENT# |  |  |
| 44  | VSS                      | 96  | A2     | 148 | DQ45   | 200 | SDA    |  |  |
| 46  | DM2                      | 98  | A0     | 150 | VSS    | 202 | SCL    |  |  |
| 48  | VSS                      | 100 | VDD    | 152 | DQS5#  | 204 | VTT    |  |  |
| 50  | DQ22                     | 102 | CK1    | 154 | DQS5   | _   | _      |  |  |
| 52  | DQ23                     | 104 | CK1#   | 156 | VSS    | _   | _      |  |  |



# **Pin Description**

| Symbol                   | Туре              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0–A15                   | Input             | Address inputs: Provide the row address for ACTIVE commands and the column address and auto precharge bit for READ/WRITE commands to select one location out of the memory array in the respective bank. A10 is sampled during a PRECHARGE command to determine whether the PRECHARGE applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by BA. A12 is sampled during READ and WRITE commands to determine if burst chop (on-the-fly) will be performed. The address inputs also provide the opcode during mode register command set. A0–A13 (128Mx8) A0–A14 (256Mx8). A0–A15 (512Mx8). |
| BA0-BA2                  | Input             | <b>Bank address inputs:</b> BA0, BA1 define to which device bank an ACTIVE, READ, WRITE, or PRECHARGE command is being applied. BA0, BA1 define which mode register, including MR, EMR(2), and EMR(3), is loaded during the LOAD MODE command.                                                                                                                                                                                                                                                                                                                                                                                                         |
| CK0, CK0#,<br>CK1, CK1#  | Input             | Clock: CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#. Output data (DQs and DQS/DQS#) is referenced to the crossings of CK and CK#.                                                                                                                                                                                                                                                                                                                                                                                                   |
| CKE0, CKE1               | Input             | Clock enable: CKE (registered HIGH) activates and CKE (registered LOW) deactivates clocking circuitry on the DDR3 SDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DM0-DM7                  | Input             | <b>Data input mask:</b> DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH, along with that input data, during a write access. DM is sampled on both edges of DQS. Although DM pins are input-only, the DM loading is designed to match that of DQ and DQS7pins.                                                                                                                                                                                                                                                                                                                                                  |
| ODT0<br>ODT1             | Input             | <b>On-die termination:</b> ODT (registered HIGH) enables termination resistance internal to the DDR3 SDRAM. When enabled, ODT is only applied to the following pins: DQ, DQS, DQS# and DM. The ODT input will be ignored if disabled via the LOAD MODE command.                                                                                                                                                                                                                                                                                                                                                                                        |
| RAS#, CAS#,<br>WE#       | Input             | <b>Command inputs:</b> RAS#, CAS#, and WE# (along with S#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| RESET#                   | Input<br>(LVCMOS) | <b>Reset:</b> RESET# is an active LOW CMOS input referenced to $V_{SS}$ . The RESET# input receiver is a CMOS input defined as a rail-to-rail signal with DC HIGH $\geq 0.8 \times V_{DD}$ and DC LOW $\leq 0.2 \times V_{DD}$ .                                                                                                                                                                                                                                                                                                                                                                                                                       |
| S0#, S1#                 | Input             | Chip select: S# enables (registered LOW) and disables (registered HIGH) the command decoder.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SA[2:0]                  | Input             | <b>Presence-detect address inputs:</b> These pins are used to configure the SPD EEPROM address range.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SCL                      | Input             | <b>Serial clock for presence-detect:</b> SCL is used to synchronize the presence-detect data transfer to and from the module.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DQ0-DQ63                 | I/O               | Data input/output: Bidirectional data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DQS0-DQS7<br>DQS0#-DQS7# | I/O               | <b>Data strobe:</b> Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center-aligned with write data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SDA                      | I/O               | <b>Serial presence-detect data:</b> SDA is a bidirectional pin used to transfer addresses and data into and out of the SPD EEPROM on the module.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>DD</sub>          | Supply            | <b>Power supply:</b> 1.5V $\pm$ 0.075V. The component $V_{DD}$ and $V_{DDQ}$ are connected to the module $V_{DD}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| $V_{DDSPD}$              | Supply            | Temperature sensor/SPD EEPROM power supply: +3.0V to +3.6V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| $V_{REFCA}$              | Supply            | Reference voltage: Control, command, and address (V <sub>DD</sub> /2).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| $V_{REFDQ}$              | Supply            | Reference voltage: DQ, DM (V <sub>DD</sub> /2).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| $V_{SS}$                 | Supply            | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| V <sub>TT</sub>          | Supply            | <b>Termination voltage:</b> Used for control, command, and address (V <sub>DD</sub> /2).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| NC                       | _                 | No connect: These pins are not connected on the module.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| NU                       | _                 | Not used: These pins are not used in specific module configuration/operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



### **Environmental Requirements**

| Symbol           | Parameter                                    | Rating     | Units    | Note |
|------------------|----------------------------------------------|------------|----------|------|
| T                | Module Operating Temperature Range (ambient) | 0 to 55    | °C       | 3    |
| H                | Operating Humidity (relative)                | 10 to 90   | %        | 1    |
| T <sub>STG</sub> | Storage Temperature (Plastic)                | -55 to 100 | °C       | 1    |
| H                | Storage Humidity (without condensation)      | 5 to 95    | %        | 1    |
| P <sub>BAR</sub> | Barometric Pressure (operating & storage)    | 105 to 69  | K Pascal | 1, 2 |

#### Note:

- 1. Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only and device functional operation at or above the conditions indicated is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. Up to 9850 ft.
- 3. The component maximum case temperature shall not exceed the value specified in the component spec.

### **Absolute Maximum DC Ratings**

| Symbol                             | Parameter                                              | Rating           | Units | Note |
|------------------------------------|--------------------------------------------------------|------------------|-------|------|
| V <sub>DD</sub>                    | Voltage on $V_{DD}$ pins relative to $V_{SS}$          | -0.4 V ~ 1.975 V | V     | 1, 3 |
| V <sub>DDQ</sub>                   | Voltage on $V_{\rm DDQ}$ pins relative to $V_{\rm SS}$ | -0.4 V ~ 1.975 V | V     | 1, 3 |
| V <sub>IN</sub> , V <sub>OUT</sub> | Voltage on I/O pins relative to V <sub>ss</sub>        | -0.4 V ~ 1.975 V | V     | 1    |
| T<br>STG                           | Storage Temperature                                    | -55 to +100      | °C    | 1, 2 |

#### Note:

- 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. Storage Temperature is the case surface temperature on the center/top side of the DRAM.
- 3.  $V_{DD}$  and  $V_{DDQ}$  must be within 300 mV of each other at all times; and  $V_{RFF}$  must be not greater



### **Operating temperature Conditions**

| Symbol | Parameter                             | Rating   | Units | Note |
|--------|---------------------------------------|----------|-------|------|
| Т      | Normal Operating Temperature Range    | 0 to 85  | ပ္    | 1, 2 |
| OPER   | Extended Temperature Range (Optional) | 85 to 95 | °C    | 1,3  |

#### Note:

- 1. Operating Temperature  $T_{\text{OPFR}}$  is the case surface temperature on the center / top side of the DRAM.
- 2. The Normal Temperature Range specifies the temperatures where all DRAM specifications will be supported. During operation, the DRAM case temperature must be maintained between 0 to 85 °C under all operating conditions
- 3. Some applications require operation of the DRAM in the Extended Temperature Range between 85 °C and 95 °C case temperature. Full specifications are supported in this range, but the following additional conditions apply:
  - a) Refresh commands must be doubled in frequency, therefore reducing the Refresh interval tREFI to 3.9 µs. It is also possible to specify a component with 1X refresh (tREFI to 7.8µs) in the Extended Temperature Range. Please refer to supplier data sheet and/or the DIMM SPD for option availability.
  - b) If Self-Refresh operation is required in the Extended Temperature Range, then it is mandatory to either use the Manual Self-Refresh mode with Extended Temperature Range capability (MR2 A6 = 0b and MR2 A7 = 1b) or enable the optional Auto Self-Refresh mode(MR2 A6 = 1b and MR2 A7 = 0b). Please refer to the supplier data sheet and/or the DIMM SPD for Auto Self-Refresh option availability, Extended Temperature Range support and tREFI requirements in the Extended Temperature Range.

### **DC Electrical Characteristics and Operating Conditions**

| Symbol          | Parameter             | Min   | Тур | Max   | Units | Notes |
|-----------------|-----------------------|-------|-----|-------|-------|-------|
| V <sub>DD</sub> | Supply Voltage        | 1.425 | 1.5 | 1.575 | V     | 1,2   |
| V<br>DDQ        | Output Supply Voltage | 1.425 | 1.5 | 1.575 | V     | 1,2   |

#### Note:

- 1. Under all conditions  $\rm V_{DDQ}$  must be less than or equal to  $\rm V_{DD}$
- 2.  $V_{DDQ}$  tracks with  $V_{DD}$ . AC parameters are measured with  $V_{DD}$  and  $V_{DDQ}$  tied together.



### Single-Ended AC and DC Input Levels for Command and Address

| Symbol           | Parameter           | DDR3         | DDR3-1066    |              | DDR3-1333    |       | Note |
|------------------|---------------------|--------------|--------------|--------------|--------------|-------|------|
| Symbol           | Farameter           | Min.         | Max.         | Min.         | Max.         | Units |      |
| VIH.CA(DC)       | DC Input Logic High | Vref + 0.100 | VDD          | Vref + 0.100 | VDD          | V     | 1    |
| VIL.CA(DC)       | DC Input Logic Low  | VSS          | Vref - 0.100 | VSS          | Vref - 0.100 | V     | 1    |
| VIH.CA(AC)       | AC Input Logic High | Vref + 0.175 | Note 2       | Vref + 0.175 | Note 2       | V     | 1, 2 |
| VIL.CA(AC)       | AC Input Logic Low  | Note 2       | Vref - 0.175 | Note 2       | Vref - 0.175 | V     | 1, 2 |
| VIH.CA(AC150)    | AC Input Logic High | -            | -            | Vref + 0.15  | Note 2       | V     | 1, 2 |
| VIL.CA(AC150)    | AC Input Logic Low  | -            | -            | Note 2       | Vref - 0.15  | V     | 1, 2 |
| \/D - (O A /D O) | Reference Voltage   | 0.49 x VDD   | 0.51 x VDD   | 0.49 x VDD   | 0.51 x VDD   | \/    | 2.4  |
| VRefCA(DC)       | for ADD, CMD Inputs | U.48 X VDD   | 0.51 % VDD   | 0.49 X VDD   | 0.51 x VDD   | V     | 3, 4 |

#### Note:

- 1. For input only pins except . Vref = VrefCA(DC).
- 2. See "Overshoot and Undershoot Specifications" in the device datasheet.
- 3. The ac peak noise on VRef may not allow VRef to deviate from VRefDQ(DC) by more than +/-1% VDD (for reference: approx. +/- 15 mV).
- 4. For reference: approx. VDD/2 +/- 15 mV.

### Single-Ended AC and DC Input Levels for DQ and DM

| Cumbal                                         | Parameter           | DDR3-1066    |              | DDR3-1333    |              | Units  | Note    |
|------------------------------------------------|---------------------|--------------|--------------|--------------|--------------|--------|---------|
| Symbol                                         | Parameter           | Min.         | Max.         | Min.         | Max.         | Office | Note    |
| VIH.DQ(DC)                                     | DC Input Logic High | Vref + 0.100 | VDD          | Vref + 0.100 | VDD          | V      | 1       |
| VIL.DQ(DC)                                     | DC Input Logic Low  | VSS          | Vref - 0.100 | VSS          | Vref - 0.100 | V      | 1       |
| VIH.DQ(AC)                                     | AC Input Logic High | Vref + 0.175 | Note 2       | Vref + 0.15  | Note 2       | V      | 1, 2, 5 |
| VIL.DQ(AC)                                     | AC Input Logic Low  | Note 2       | Vref - 0.175 | Note 2       | Vref - 0.15  | V      | 1, 2, 5 |
| \(\(\mathbb{P}\) \(\mathbb{P}\) \(\mathbb{P}\) | Reference Voltage   | 0.49 x VDD   | 0.51 × V/DD  | 0.40 × 1/DD  | 0.51 v.VDD   | V      | 2.4     |
| VRefDQ(DC)                                     | for DQ, DM Inputs   | 0.49 X VDD   | 0.51 x VDD   | 0.49 x VDD   | 0.51 x VDD   | V      | 3, 4    |

Note: 1. For input only pins except. Vref = VrefDQ(DC).

- 2. See "Overshoot and Undershoot Specifications" in the device datasheet.
- 3. The ac peak noise on VRef may not allow VRef to deviate from VRefDQ(DC) by more than +/-1% VDD (for reference: approx. +/- 15 mV).
- 4. For reference: approx. VDD/2 +/- 15 mV.
- Single-ended swing requirement for DQS, DQS# is 350 mV (peak to peak). Differential swing requirement for DQS -DQS# is 700 mV(peak to peak).



### **Block Diagram(x8 1Rank)**





### **Block Diagram(x16 1Rank)**





### **Block Diagram(x8 2Ranks)**





### **Block Diagram(x16 2Ranks)**





### Simplified Mechanical Drawing(x8 1Rank)



Note: 1. All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted.

Note: 2. The dimensional diagram is for reference only.



### Simplified Mechanical Drawing(x16 1Rank)



**Note:** 1. All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted.

Note: 2. The dimensional diagram is for reference only.



### Simplified Mechanical Drawing(x8 2Ranks)



**Note 1:** All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted.

Note 2: The dimensional diagram is for reference only.



### Simplified Mechanical Drawing(x16 2Ranks)



Note 1: All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted.

Note 2: The dimensional diagram is for reference only.