## **Project Overview:**

**Project Title:** RISC-V-like Processor Design and Simulation

#### **Components:**

• **XILINX:** The project extensively utilizes Xilinx tools for Verilog-based coding and simulation phases.

- **LOGISIM:** Logisim serves as a supplementary tool for visualizing the RISC-V architecture and its components.
- **Instruction Fetch Unit (IFU):** Fetches instructions from memory based on the Program Counter.
- Control Unit (CONTROL): Decodes instructions and generates control signals.
- **Data path (DATAPATH):** Connects modules, performs ALU operations, and manages register operations.
- **Register File (REG\_FILE):** Simulates registers and handles read/write operations.
- **Instruction Memory (INST\_MEM):** Initializes and stores the initial set of instructions.
- **Processor** (**PROCESSOR**): Integrates all modules to emulate the RISC-V-like processor functionality.
- **Test bench (processor\_sim4):** Drives the simulation environment and validates processor functionality.

### **Objective:**

The primary objective of this project is twofold: firstly, to simulate and comprehend the fundamental principles of RISC-V architecture using Verilog HDL; and secondly, to design the logical circuitry within Logisim Tool. The project involves the development of a simplified processor design using Verilog HDL to emulate the RISC-V architecture's core principles. Additionally, it encompasses the design and visualization of logical circuitry through Logisim.

#### **Introduction:**

RISC-V, often pronounced as "risk-five," represents an open-source instruction set architecture (ISA) defining the language a processor comprehends and executes. It embodies modularity, simplicity, and adaptability, offering a blueprint for processor design. Its open nature encourages collaboration, while optional extensions cater to specialized functions. Focused on efficiency, RISC-V scales from small microcontrollers to robust servers, signifying a versatile and customizable approach to computing.

# **Project Implementation:**

In this project we implement a 32-bit, RISC-V ISA based processor in Verilog using Xilinx. The sub-modules that are used and their interaction with each other are shown in the following picture.



## **Modules:**

#### 1) <u>Instruction Memory:</u>

```
/*
Instruction memory takes in two inputs: A 32-bit Program
counter and a 1-bit reset.
The memory is initialized when reset is 1.
When reset is set to 0, Based on the value of PC,
corresponding 32-bit Instruction code is output
* /
module INST MEM(
    input [31:0] PC,
    input reset,
    output [31:0] Instruction Code
);
    reg [7:0] Memory [31:0]; // Byte addressable memory with
32 locations
    // Under normal operation (reset = 0), we assign the
instr. code, based on PC
    assign Instruction Code =
{Memory[PC+3], Memory[PC+2], Memory[PC+1], Memory[PC]};
    // Initializing memory when reset is one
    always @(reset)
    begin
        if(reset == 1)
        begin
```

```
// Setting 32-bit instruction: add t1, s0,s1 =>
0x00940333
            Memory[3] = 8'h00;
            Memory[2] = 8'h94;
            Memory[1] = 8'h03;
            Memory[0] = 8'h33;
            // Setting 32-bit instruction: sub t2, s2, s3 =>
0x413903b3
            Memory[7] = 8'h41;
            Memory[6] = 8'h39;
            Memory[5] = 8'h03;
            Memory[4] = 8'hb3;
            // Setting 32-bit instruction: mul t0, s4, s5 =>
0x035a02b3
            Memory[11] = 8'h03;
            Memory[10] = 8'h5a;
            Memory[9] = 8'h02;
            Memory[8] = 8'hb3;
            // Setting 32-bit instruction: xor t3, s6, s7 =>
0x017b4e33
            Memory[15] = 8'h01;
            Memory[14] = 8'h7b;
            Memory[13] = 8'h4e;
            Memory[12] = 8'h33;
            // Setting 32-bit instruction: sll t4, s8, s9
            Memory[19] = 8'h01;
            Memory[18] = 8'h9c;
            Memory[17] = 8'hle;
            Memory[16] = 8'hb3;
            // Setting 32-bit instruction: srl t5, s10, s11
            Memory [23] = 8'h01;
            Memory[22] = 8'hbd;
            Memory[21] = 8'h5f;
            Memory[20] = 8'h33;
            // Setting 32-bit instruction: and t6, a2, a3
            Memory[27] = 8'h00;
            Memory[26] = 8'hd6;
            Memory[25] = 8'h7f;
            Memory[24] = 8'hb3;
            // Setting 32-bit instruction: or a7, a4, a5
            Memory[31] = 8'h00;
            Memory[30] = 8'hf7;
            Memory[29] = 8'h68;
            Memory[28] = 8'hb3;
        end
    end
endmodule
```

<u>Description:</u> The INST\_MEM module initializes the instruction memory upon reset, setting specific 32-bit instructions at designated memory addresses. It stores instructions that the processor fetches based on the Program Counter (PC). When reset is active, this module

preloads the memory with predetermined instruction sequences, enabling subsequent instruction fetching during processor operation.

#### 2) Register File:

```
A register file can read two registers and write in to one
register.
The RISC V register file contains total of 32 registers each
of size 32-bit.
Hence 5-bits are used to specify the register numbers that
are to be read or written.
*/
/*
Register Read: Register file always outputs the contents of
the register corresponding to read register numbers
specified.
Reading a register is not dependent on any other signals.
Register Write: Register writes are controlled by a control
signal RegWrite.
Additionally the register file has a clock signal.
The write should happen if RegWrite signal is made 1 and if
there is positive edge of clock.
*/
module REG FILE(
    input [4:0] read reg num1,
    input [4:0] read reg num2,
    input [4:0] write req,
    input [31:0] write data,
    output [31:0] read data1,
   output [31:0] read data2,
    input regwrite,
    input clock,
    input reset
);
    reg [31:0] reg memory [31:0]; // 32 memory locations each
32 bits wide
    integer i=0;
        When reset is triggered, we initialize the registers
with some values
    always @(posedge reset)
   begin
        // Bear with me for now, I tried using loops, but it
won't work
        // Just duct-taping this for now
         reg memory[0] = 32'h0;
```

```
reg memory[1] = 32'h1;
         reg memory[2] = 32'h2;
         reg memory[3] = 32'h3;
         reg memory[4] = 32'h4;
         reg memory[5] = 32'h5;
         reg memory[6] = 32'h6;
         reg memory[7] = 32'h7;
         reg memory[8] = 32'h8;
         reg memory[9] = 32'h9;
         reg memory[10] = 32'h10;
         reg memory[11] = 32'h11;
         reg_memory[12] = 32'h12;
         reg memory[13] = 32'h13;
         reg memory[14] = 32'h14;
         reg memory[15] = 32'h15;
         reg memory[16] = 32'h16;
         reg memory[17] = 32'h17;
         reg memory[18] = 32'h18;
         reg memory[19] = 32'h19;
         reg memory[20] = 32'h20;
         reg_memory[21] = 32'h21;
         reg memory[22] = 32'h22;
         reg memory[23] = 32'h23;
         reg memory[24] = 32'h24;
         reg memory[25] = 32'h25;
             reg memory[26] = 32'h26;
         reg memory[27] = 32'h27;
         reg memory[28] = 32'h28;
         reg memory[29] = 32'h29;
         reg memory[30] = 32'h30;
         reg memory[31] = 32'h31;
    end
    // The register file will always output the vaules
corresponding to read register numbers
    // It is independent of any other signal
    assign read data1 = reg memory[read reg num1];
    assign read data2 = reg memory[read reg num2];
    // If clock edge is positive and regwrite is 1, we write
data to specified register
    always @(posedge clock)
    begin
        if (regwrite) begin
            reg memory[write reg] = write data;
        end
    end
endmodule
```

**Description:** Within the REG\_FILE module, a collection of 32 registers, each 32 bits wide, is managed. Upon reset, these registers initialize to predetermined values. This module facilitates reading and writing data during instruction execution, serving as a primary data storage component within the processor.

#### 3) <u>Instruction Fetch Unit:</u>

```
`include "INST MEM.v"
module IFU(
    input clock, reset,
    output [31:0] Instruction Code,
      output [31:0] PC
);
 reg [31:0] PC = 32'b0; // 32-bit program counter is
initialized to zero
    // Initializing the instruction memory block
    INST MEM instr mem(PC, reset, Instruction Code);
    always @(posedge clock, posedge reset)
    begin
        if(reset == 1) //If reset is one, clear the program
counter
        PC \leftarrow 0;
        else
        PC <= PC+4; // Increment program counter on
positive clock edge
    end
endmodule
```

**<u>Description:</u>** Responsible for fetching instructions from the instruction memory, the IFU module operates based on the PC. It fetches the next instruction in sequence, subsequently incrementing the PC to prepare for the subsequent instruction fetch during the processor's operation.

### 4) Control Unit:

```
module CONTROL(
    input [6:0] funct7,
    input [2:0] funct3,
    input [6:0] opcode,
    output reg [3:0] alu_control,
    output reg regwrite_control
);
    always @(funct3 or funct7 or opcode)
    begin
        if (opcode == 7'b0110011) begin // R-type
instructions
```

```
case (funct3)
                0: begin
                    if(funct7 == 0)
                    alu control = 4'b0010; // ADD
                    else if(funct7 == 32)
                    alu control = 4'b0100; // SUB
                end
                6: alu control = 4'b0001; // OR
                7: alu control = 4'b0000; // AND
                1: alu control = 4'b0011; // SLL
                5: alu control = 4'b0101; // SRL
                    2: alu control = 4'b0110; // MUL
                    4: alu control = 4'b0111; // XOR
            endcase
      end
    end
endmodule
```

Description: The CONTROL module interprets fetched instructions, generating control signals vital for subsequent operations in the processor. By analyzing opcode and additional instruction bits, it produces control signals dictating ALU operations, register writes, and other essential functionalities within the processor.

## 5) Arithmetic Logic Unit:

```
/*
ALU module, which takes two operands of size 32-bits each and
a 4-bit ALU control as input.
Operation is performed on the basis of ALU control value and
output is 32-bit ALU result.
If the ALU result is zero, a ZERO FLAG is set.
*/
/*
ALU Control lines | Function
        0000
                Bitwise-AND
        0001
                Bitwise-OR
        0010
             Add (A+B)
        0100
              Subtract (A-B)
        1000
               Set on less than
        0011 Shift left logical
0101 Shift right logica
                Shift right logical
               Multiply
        0110
        0111
                Bitwise-XOR
*/
module ALU (
```

```
input [31:0] in1, in2,
    input[3:0] alu control,
    output reg [31:0] alu result,
    output reg zero flag
);
    always @(*)
    begin
        // Operating based on control input
        case(alu control)
        4'b0000: alu result = in1&in2;
        4'b0001: alu result = in1|in2;
        4'b0010: alu result = in1+in2;
        4'b0100: alu result = in1-in2;
        4'b1000: begin
            if(in1<in2)
            alu result = 1;
            else
            alu result = 0;
        end
        4'b0011: alu result = in1<<in2;
        4'b0101: alu result = in1>>in2;
        4'b0110: alu result = in1*in2;
        4'b0111: alu result = in1^in2;
        endcase
        // Setting Zero flag if ALU result is zero
        if (alu result == 0)
            zero flag = 1'b1;
        else
            zero flag = 1'b0;
    end
endmodule
```

**Description:** Operating based on control signals generated by the CONTROL unit, the ALU module executes various arithmetic and logic operations. It performs tasks such as addition, subtraction, logical shifts, bitwise operations, and other specified operations, utilizing data sourced from the REG\_FILE module.

#### 6) Data Path Module:

```
`include "REG_FILE.v"
   include "ALU.v"

module DATAPATH(
     input [4:0]read_reg_num1,
     input [4:0]read_reg_num2,
     input [4:0]write_reg,
     input [3:0]alu_control,
     input regwrite,
```

```
input clock,
    input reset,
    output zero flag,
    output wire [31:0] read data1,
    output wire [31:0] read data2,
    output wire [31:0]write data
);
    // Instantiating the register file
    REG FILE reg file module(
    read reg num1,
    read reg num2,
    write reg,
    write data,
    read data1,
    read data2,
    regwrite,
    clock,
    reset
    );
    // Instanting ALU
    ALU alu module (read data1, read data2, alu control,
write data, zero flag);
endmodule
```

Description: The DATAPATH module serves as the overarching structure, coordinating data flow among different modules. It manages communication between the IFU, CONTROL, ALU, and REG\_FILE, orchestrating the execution sequence of instructions and facilitating efficient data transfer among these core processor modules.

## 7) <u>Processor:</u>

```
`include "CONTROL.v"
   include "DATAPATH.v"
   include "IFU.v"

module PROCESSOR(
    input clock,
    input reset,
    output zero,
        // output [31:0] instruction_code

output wire [3:0] instruction_code,
   output wire [3:0] alu_control,
   output wire regwrite,
   output [31:0] PC,
   output [4:0] read_reg_num1,
   output [4:0] read_reg_num2,
```

```
output [31:0] read data1,
     output [31:0] read data2,
     output [31:0] write data,
     output [4:0] write reg
);
assign read reg num1 = instruction code[19:15];
assign read reg num2 = instruction code[24:20];
assign write reg = instruction code[11:7];
    IFU IFU module (clock, reset, instruction code, PC);
    CONTROL control module (instruction code [31:25],
instruction code[14:12], instruction code[6:0], alu control,
regwrite);
    DATAPATH datapath module(instruction code[19:15],
instruction code[24:20], instruction code[11:7], alu control,
regwrite, clock, reset,
zero, read data1, read data2, write data);
endmodule
```

Description: The PROCESSOR module acts as the overarching entity that integrates essential submodules to create a functioning processor design. It comprises interconnected units such as the Instruction Fetch Unit (IFU), Control Unit (CONTROL), and Datapath (DATAPATH). This module orchestrates the flow of information and control signals among these submodules, managing critical operations such as instruction fetching, decoding, execution, and data manipulation. It facilitates the seamless interaction and synchronization of individual units, playing a pivotal role in executing instructions and processing data within the simulated processor architecture.

#### Simulation:

#### Code:

```
`timescale 1ns / 1ps
module processor_sim4;

// Inputs
reg clock;
reg reset;

// Outputs
wire zero;
wire [31:0] instruction_code;
wire [3:0] alu_control;
wire regwrite;
wire [31:0] PC;
wire [4:0] read_reg_num1;
wire [4:0] read_reg_num2;
wire [31:0] read_data1;
```

```
wire [31:0] read_data2;
        wire [31:0] write_data;
        wire [4:0] write_reg;
        // Instantiate the Unit Under Test (UUT)
        PROCESSOR uut (
                .clock(clock),
                .reset(reset),
                .zero(zero),
                .instruction code(instruction code),
                .alu_control(alu_control),
                .regwrite(regwrite),
                .PC(PC),
                .read_reg_num1(read_reg_num1),
                .read_reg_num2(read_reg_num2),
                .read_data1(read_data1),
                .read_data2(read_data2),
                .write data(write data),
                .write_reg(write_reg)
       );
       initial begin
               reset = 1;
               #50
               reset = 0;
end
initial begin
    clock = 0;
               forever \#20 \operatorname{clock} = \sim \operatorname{clock};
end
   endmodule
```

#### **Output:**



|                           | 0 ns                    | 100 ns                  | 200 ns                                  | 1.1.1    | 300 ns                | 400 ns   |
|---------------------------|-------------------------|-------------------------|-----------------------------------------|----------|-----------------------|----------|
| U zero                    |                         |                         |                                         | 07 15 65 | 5 9 7 8 8 9 7 7 8     | 3 400 00 |
| instruction_code[31:0]    | 0000000010 010000       | 000000                  | 000000\\000000\                         | 000000   | (000000) XXXXXXXXXXX  | XXXXXXX  |
| alu_control[3:0]          | 0010 01                 | 100 × 0111 ×            | 0011 ( 0101 )                           | 0000     | 0001                  |          |
| 🌡 regwrite                |                         | 15 AS AS                |                                         | 1-       |                       |          |
| FC[31:0]                  | 000000000\000000        | 000000\0000000\         | 000000\000000\                          | 000000   | 000000\0000000\0000   | 000\(0   |
| read_reg_num1[4:0]        | 01000 10010             | 10100 \ 10110 \         | 11000 11010                             | 01100    | 01110 XXXX            | <        |
| read_reg_num2[4:0]        | 01001 10011             | 10101 \( \) 10111 \( \) | 11001 / 11011                           | 01101    | (01111 XXXX           | (        |
| <b>a</b> read_data1[31:0] | (000000000)(000000)     | 000000\0000000\         | 000000\000000\                          | 000000   | (000000) XXXXXXXXXXXX | XXXXXXX  |
| <b>a</b> read_data2[31:0] | 000000000\000000        | 000000\0000000\         | 000000\000000\                          | 000000   | (000000) XXXXXXXXXXXX | XXXXXXX  |
| write_data[31:0]          | (0000000000)\(111111111 | 1111111\( 000000\( \)   | 000000000000000000000000000000000000000 | 000000   | (000000) XXXXXXXXXXXX | XXXXXX   |
| write_reg[4:0]            | 00110 00111             | 00101 \( 11100 \)       | 11101 ( 11110 )                         | 11111    | 10001 XXXX            | <        |
| lb clock                  |                         |                         |                                         |          |                       |          |
| lb reset                  |                         |                         |                                         |          |                       |          |

Description: This module, named processor\_sim4, is a testbench module used to simulate and verify the behavior of the PROCESSOR module. It instantiates the PROCESSOR module (uut - Unit Under Test) and defines the inputs and outputs for simulation purposes. The processor\_sim4 module establishes the simulation environment by initializing the clock and reset signals, emulating the clock behavior with a toggle every 20 time units, and initializing the reset signal after a delay of 50 time units to initiate the simulation of the PROCESSOR module's functionality. With the help of this testbench we can verify the different operations of our processor.

## Logisim Circuit:





## **Register File:**

The register file in RISC-V architecture is a set of registers that are used to store data temporarily during program execution. RISC-V typically has a large number of general-purpose registers, each with a specific purpose, and these registers are directly accessible by instructions. The register file plays a crucial role in the fast and efficient execution of instructions.

#### **ALU:**

The ALU is a digital circuit within the processor responsible for performing arithmetic and logical operations. In RISC-V, the ALU is designed to execute a set of basic operations such as addition, subtraction, AND, OR, and XOR. It plays a central role in executing arithmetic and logic instructions, contributing to the computational capabilities of the processor.

#### **Control Unit:**

The control unit in the RISC-V architecture is responsible for coordinating and controlling the activities of various components within the processor. It generates control signals that dictate the flow of data between registers, the ALU, and other parts of the processor. The control unit ensures that instructions are fetched, decoded, and executed in the correct sequence, maintaining the overall control flow of the program

#### **Control Decode:**

Control decode refers to the process of interpreting the control signals generated by the control unit. In RISC-V, control decode involves translating the opcode of an instruction into specific signals that control the various stages of instruction execution. This step is critical for coordinating the activities of the register file, ALU, and other components to ensure proper execution of the instruction.