# **NCF215A / NCF215B**

NCF215A (ACTIC-SRX-VW 3D) / NCF215B (ACTIC-SRX-VW 1D)
Rev. 1.0 — 12 December 2018 Product data sheet **Product data sheet** NCF215A\_NCF215B

**COMPANY PROPRIETARY** 

#### **Document information**

| Information | Content                                                                                                                                                 |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | Car key, Vehicle Immobilization (IMMO), Passive Keyless Entry (PKE), Remote Keyless Entry (RKE), MRK III                                                |
| Abstract    | The NCF215A / NCF215B is a fully integrated single-chip solution combining RKE, PKE and IMMO functionality designed for use in automotive environments. |



# 1 General information

### 1.1 General description

The NCF215A / NCF215B is an extremely compact single chip solution, ideally suited for automotive applications with combined vehicle immobilization and keyless entry / start functions. The device incorporates a security transponder and a RISC controller on the same chip and requires only a few external components. The security transponder operation is granted with depleted or even without external battery supply. The device is intended to operate in combination with an external UHF transmitter, typically a 2-way transceiver, such as NXP's NCF2984. The NCF2984 device is a 2-way UHF transceiver with embedded micro-controller intended for use in an automotive environment.

The RISC controller is powered by NXP's low power hardware extended (MUL/DIV) 16-Bit MICRO RISC KERNEL (MRK IIIe) employing a 2-stage pipeline architecture in order to improve performance. For transponder, keyless entry / start operations, the on-chip hardware calculation unit or any user-defined software based algorithm can be employed for data communication.

The device comes in a 40 pin HVQFN package and features 19 I/O ports allowing for up to 19 command button inputs.

The device provides up to 2048 bytes of EEPROM for data storage with access control as defined by the application. In addition, the device supports a sophisticated EEPROM access scheme when operating as security transponder during immobilizer operation.

The device can be used in combination with an external MEMS type motion sensor (e.g. NXP's FXLS8962) or with a mechanical motion sensor. The information from the motion sensor can be used to disable the LF active receiver block as long as motion is not detected, e.g. to protect the car key against relay station attacks when it is in rest position. Furthermore, this reduces the device's current consumption to prolong the battery life time.

The device provides means for capacitive LF tuning for maintaining an optimal resonance frequency and optimize reception of an incoming LF signal in order to save cost in the bill of material.

### 2 Features and benefits

#### 2.1 General

- Single chip security transponder and keyless entry solution
- Interface (SPI) for external UHF transceiver (e.g. NCF2984 for 2-way RF communication)
- Port wake-up function for command buttons and external peripherals
- Programmable current source for direct LED drive
- RISC programmable device operation
- 32 bit quasi unique device and product type identification
- Single Lithium cell operation, 2.0 V to 3.6 V
- C-Compiler supported software development
- 40 pin compact HVQFN package (6 mm x 6 mm)
- · On-chip temperature sensor
- Motion sensor interface for MEMS type and mechanical motion sensor
- Excellent ESD protection at all pins: ±4 kV HBM, ±500 V CDM

# 2.2 Security Transponder

- Operating frequency: 125 kHz
- 3D LF transponder operation (NCF215A only)
- BPLM modulation (base station to transponder)
- Passive load modulation (transponder to base station); 4 kbit/s Manchester encoded
- Built-in WFS-5d immobilizer protocol
- · Fast mutual authentication
- 2 ms LF carrier detection
- EEPROM read/write protection capability
- · Capacitive antenna tuning for transponder operation

### 2.3 3D LF active interface

- · Operating frequency: 125 kHz
- Programmable wake-up receiver sensitivity
- Low supply current for wake-up receiver
- Excellent selectivity for superior jamming robustness (e.g. electrical vehicle charging or Qi charger)
- · 4 kbit/s data rate Manchester encoded
- 3 programmable wake-up patterns with up to 41 bit
- Low power LF wake-up and data processing
- LF event triggered timer (post-wake-up timer) running with crystal clock for accurate protocol handling
- Adjustable Q-factor with switchable internal resistors
- Capacitive antenna tuning for LF active operation

#### 2.4 3D narrowband LF RSSI

• Three axis (3D) narrowband LF signal strength indication and measurement (RSSI)

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

- 16 bit digital RSSI with configurable hardware averaging
- · 4 different digital filter settings
- Fast measurement time: 2.6 ms for 3 input channels (filter setting A, 16 times averaging per channel)
- · High RSSI accuracy due to factory calibration procedure

#### 2.5 Calculation Unit

- AES128 with 128 bit Secret Key
- Fully configurable CRC hardware co-processor unit (1 to 16 bit CRC)
- Non-deterministic (true) and pseudo random number generator (16 bit)

#### 2.6 RISC Controller

- 16 Bit Harvard Architecture (RISC)
- Hardware supported MUL/DIV instructions
- Two CPU clock cycles per instruction (2-stage instruction pipeline)
- Short instruction execution time (0.125 μs @ 16 MHz CPU clock)
- · System ROM for device firmware
- Up to 64 kByte user EROM for application (code and data space)
- Up to 2048 Byte Ultra Low Power (ULP) Serial EEPROM for extended user data
- 4 kByte RAM (3840 bytes USER RAM and 256 bytes used for SYSTEM RAM)
- · Single level interrupt architecture
- On-chip low tolerance RC Oscillator (< ±10%)</li>
- Three 16-Bit Timer/Counter
- Watchdog
- · Low power consumption

#### 2.7 Peripherals

- 19 general purpose I/Os with wake-up and interrupt function
- Fail-safe port wake-up support with two general purpose I/Os
- Software configurable pull-up or pull-down resistor (for all but fail-safe I/Os)
- Software configurable pull-up strength: strong (27 k $\Omega$ ) or weak pull up (115 k $\Omega$ )
- Software configurable wake-up/interrupt either on high to low or low to high transition (for all but fail-safe I/Os)
- Optional clock/event input for Timer/Counter
- General purpose ADC supporting various analogue sources (including external source)
   with optional multiple conversion support with averaging function
- Two synchronous serial peripheral interfaces SPI 0 and SPI 1 with a baud rate selectable between 125 kHz and 4 MHz
- Battery Voltage Sensor with programmable battery low threshold
- 32.768 kHz crystal oscillator with low power interval timer and real time clock

# 3 Applications

The NCF215A / NCF215B is a compact single chip solution, ideally suited for automotive applications with combined vehicle immobilization and keyless entry / start functions. The device incorporates a Security Transponder and a RISC Controller on the same chip and requires only a few external components.

# 3.1 Application areas

- Remote Keyless Entry (RKE)
- Passive Keyless Entry (PKE) and/or Passive Keyless Go (PKG)
- Immobilization

# 3.2 Typical application diagram



# 4 Ordering information

**Table 1. Ordering information** 

| Type number                | Package |                                                                                                                                  |          |
|----------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------|----------|
|                            | Name    | Description                                                                                                                      | Version  |
| NCF215AWHN4 <sup>[1]</sup> | HVQFN40 | Plastic thermal enhanced very thin quad flat package; 40 terminals; body 6 x 6 x 0.85 mm; terminal pitch 0.5 mm; wettable flanks | SOT618-7 |
| NCF215BWHN4 <sup>[1]</sup> | HVQFN40 | Plastic thermal enhanced very thin quad flat package; 40 terminals; body 6 x 6 x 0.85 mm; terminal pitch 0.5 mm; wettable flanks | SOT618-7 |

<sup>[1]</sup> WHN version contains a WFS-5d based transponder emulation

# 4.1 Ordering options

Every NCF215A / NCF215B product gets assigned a commercial type name, which includes also customer and application specific data and has the following format:

#### NCF21ttxHNp/vvffs

'NCF21' and 'HN' are constants, all other letters are variables, which are explained in Table 2. Please contact the local NXP sales representative for available product options.

Table 2. NCF215A / NCF215B type name format

| Variable | Meaning                                      | Values | Description                                                                                                                        |
|----------|----------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------|
| tt       | Product basic type name                      | 5B     | NCF215B (1D immobilizer)                                                                                                           |
|          |                                              | 5A     | NCF215A (3D immobilizer)                                                                                                           |
| х        | Supported transponder emulation              | W      | WFS-5d transponder                                                                                                                 |
| p A      | Package                                      | 4      | HVQFN40                                                                                                                            |
| vv       | Product version code and ROM code identifier | [1]    |                                                                                                                                    |
| ff       | Fab-key identifier                           | [1]    |                                                                                                                                    |
| S        | Code for available amount of EROM and EEPROM | [1]    | The available amount of EROM and EEPROM is adaptable on request. Up to 64 kByte user EROM and up to 2048 Byte EEPROM is supported. |

<sup>[1]</sup> Please contact the local NXP sales representative for details regarding the coding.

#### 5 **Marking**

Table 3. NCF215A / NCF215B marking codes

| Table 6. Not 210A / Not 210B marking codes |                                                                                                                                                     |  |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Type number                                | Marking code                                                                                                                                        |  |
|                                            | Line A: 215Axnn <sup>[1][2]</sup> Line B: dbas <sup>[3]</sup> Line C: ZSywwr <sup>[4] [5]</sup> Line D: HN4sF <sup>[6]</sup>                        |  |
| NCF215BxHN4 <sup>[1]</sup>                 | Line A: 215Bxnn <sup>[1]</sup> <sup>[2]</sup> Line B: dbas <sup>[3]</sup> Line C: ZSywwr <sup>[4]</sup> <sup>[5]</sup> Line D: HN4sF <sup>[6]</sup> |  |

- "x" is a code in the product type name indicating the supported transponder emulation:
  - W: WFS-5d based transponder emulation
- "nn" is a two digit code referring to a specific rom code version, to a specific fabkey data image and the supported feature set. For details contact your local NXP sales representative.
- "db\_as" is a five digit batch code: first two digits for DBSN followed by '\_' and last two digits for ASID.

The Assembly Sequence ID (ASID) is a 2-digit indicator that counts the number of assembly batches (transport lots) within one diffusion batch id and one weekly date code. The week start and end dates are defined by the assembly center algorithm. The ASID is assigned sequentially starting with 01 and ranging through 99, then each digit ranges upper case alphabet letters in combination with numeric, then numeric in combination with upper case alphabet letters, then upper case alphabet letters in combination with upper case alphabet letters providing 1175 possible values within a weekcode. The numeric zero '0' is only allowed within the sequence of 01 to 99. The alphabet letter '0' is not allowed to avoid confusion with numeric '0'

The Diffusion Batch Sequence Number (DBSN) is a 2-digit indicator that counts the number of diffusion batches (DBID) within one Package Type (i.e. HVQFN40) and one weekly date code. The DBSN is assigned sequentially starting with 01 and ranging through 99, then each digit ranges upper case alphabet letters in combination with numeric, then numeric in combination with upper case alphabet letters, then upper case alphabet letters in combination with upper case alphabet letters providing 1175 possible values within a week-code. The numeric zero '0' is only allowed within the sequence of 01 to 99. The alphabet letter 'O' is not allowed to avoid confusion with numeric 'O'.

- "yww" is a three digit Date code: "YWW", \*\* refers to a two digit arbitrary character
  - Y" is a code indicating the year in which the IC is assembled. Examples: for year 2009 is Y = 9, for year 2010 is Y = 0, for year 2011 is Y = 1. "WW" is a code indicating the week in which the IC is assembled. It is determined from the date the assembly transport lot is created or alternately the date die is issued from die stores to assembly start or the date die attach (Diebond) occurs or the date encapsulation occurs. Examples: for week 01 is WW = 01, for week 52 is WW = 52, for week 53 is WW = 53.
- "r" is the product version code referring to the mask and package versions.
  "s" is the memory size code referring to the available amount of EROM and EEPROM.

# 6 Block diagram



# 7 Pinning information

# 7.1 Pinning

Figure 3 shows the pin configuration of NCF215A / NCF215B in the HVQFN40 package.



# 7.2 Pin description

Table 4. Pin description

| Symbol | description HVQFN40 | Description                                                                                                                                                                 |
|--------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P25    | 1                   | General purpose digital IO, pull-up/pull-down resistor                                                                                                                      |
| 1 23   | 1                   | Port wake-up and interrupt SPI0 SDI - serial data input                                                                                                                     |
| P26    | 2                   | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt SPI0 SDIO - serial data output or input/output SPI0 SCK - serial clock                    |
| P10    | 3                   | General purpose digital IO, pull-up resistor Fail-safe port wake-up, port interrupt SPI0 SCK - serial clock <sup>[1]</sup> Timer 0 output                                   |
| P11    | 4                   | General purpose digital IO, pull-up resistor Fail-safe port wake-up, port interrupt SPI0 SDIO - serial data output or input/output [1] Timer 1 output ADC negative input    |
| VSSA   | 5                   | Common ground                                                                                                                                                               |
| MSCL   | 6                   | Debug interface—MSCL is an output and shall be unconnected in the application.                                                                                              |
| MSDA   | 7                   | Debug interface—MSDA features an on-chip pull-up to VBAT and may be left unconnected or terminated to VBAT as desired by the application.                                   |
| P21_MD | 8                   | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt Motion sensor interface SPI0 SDI - serial data input Timer 2 output Timer 1 capture input |
| P20    | 9                   | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt SPI0 SDI - serial data input SPI0 SCK - serial clock Timer 1 output                       |
| P27    | 10                  | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt SPI0 SDIO - serial data output or input/output                                            |
| P30    | 11                  | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt                                                                                           |
| IN3P   | 12                  | LF input, transponder and active interface (LF antenna) [2]                                                                                                                 |
| IN3N   | 13                  | LF input, transponder and active interface (LF antenna) [2]                                                                                                                 |
| VSS    | 14                  | Common Ground                                                                                                                                                               |
| VDDC   | 15                  | Device LF field supply voltage                                                                                                                                              |

| Symbol  | HVQFN40 | Description                                                                                                                                                                                                       |  |
|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| IN1P    | 16      | LF input, transponder and active interface (LF antenna) [2]                                                                                                                                                       |  |
| IN1N    | 17      | LF input, transponder and active interface (LF antenna) [2]                                                                                                                                                       |  |
| IN2P    | 18      | LF input, transponder and active interface (LF antenna) [2]                                                                                                                                                       |  |
| IN2N    | 19      | LF input, transponder and active interface (LF antenna) [2]                                                                                                                                                       |  |
| VLFA    | 20      | Supply for LF active receiver <sup>[3]</sup>                                                                                                                                                                      |  |
| P13     | 21      | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt SPI1 SCK - serial clock TMUX0CLK clock multiplexer output Timer 1 capture input                                                 |  |
| P12     | 22      | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt SPI1 SDI - serial data input TMUX0CLK clock multiplexer output Timer 2 output ADC reference voltage negative input              |  |
| P17_LED | 23      | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt LED driver pin Timer 1 capture input ADC reference voltage positive input                                                       |  |
| VSS     | 24      | Common ground                                                                                                                                                                                                     |  |
| VBAT    | 25      | Battery supply                                                                                                                                                                                                    |  |
| XT32K2  | 26      | Crystal oscillator interface (LF active, 32768 Hz crystal)                                                                                                                                                        |  |
| XT32K1  | 27      | Crystal oscillator interface (LF active, 32768 Hz crystal)                                                                                                                                                        |  |
| TEST    | 28      | Test terminal—must be connected to VSS in the application                                                                                                                                                         |  |
| P14     | 29      | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt SPI1 SDI - serial data input SPI1 SDIO - serial data output or input/output TMUX1CLK clock multiplexer output                   |  |
| P15     | 30      | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt SPI1 SCK - serial clock XCLK external clock input ADC negative input                                                            |  |
| P16     | 31      | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt SPI0 SDIO - serial data output or input/output SPI1 SDIO - serial data output or input/output Timer 0 output ADC positive input |  |

| Symbol | HVQFN40           | Description                                                                                                                                                                                    |
|--------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P32    | 32                | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt ADC negative input                                                                                           |
| VBAT   | 33 <sup>[4]</sup> | Battery supply                                                                                                                                                                                 |
| P22    | 34                | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt SPI0 SCK - serial clock SPI1 SCK - serial clock Timer 0 output                                               |
| TEST1  | 35                | Test terminal—must be connected to VSS in the application                                                                                                                                      |
| P23    | 36                | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt SPI0 SDIO - serial data output or input/output SPI1 SDIO - serial data output or input/output Timer 1 output |
| P33    | 37                | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt                                                                                                              |
| VSS    | 38                | Common ground                                                                                                                                                                                  |
| P24    | 39                | General purpose digital IO, pull-up/pull-down resistor Port wake-up and interrupt SPI0 SDI - serial data input SPI1 SDI - serial data input Timer 2 output                                     |
| VSS    | 40                | Common ground                                                                                                                                                                                  |
| EP     | 41 <sup>[5]</sup> | Exposed die pad—must be connected to common ground                                                                                                                                             |

- [1] SPI configurations that would require a pull-down resistor are not supported
- [2] NCF215B (1D) supports transponder operation with one LF antenna. The input channel (IN1P/IN1N, IN2P/IN2N, or IN3P/IN3N) is selectable.
- VLFA is an internal supply and shall only be connected to an external buffer capacitor with effective capacitance of C<sub>VLFA</sub>.

  Do not use VLFA to supply external devices.
  - VLFA must not be pulled to high voltages or VSS.

    Pin 33 is internally connected with pin 25. Pin 33 may be left unconnected in the application, which limits the allowed maximum number of simultaneously switching outputs to 16.
- [5] Exposed die pad

# 8 Functional description

This section describes briefly the functional building blocks of NCF215A / NCF215B. More detailed information including the device special function register description is given in the user manual (see [1]).

# 8.1 Power management

#### 8.1.1 Power supply domains

The NCF215A / NCF215B features several power supply domains (see <u>Figure 4</u>). A versatile power management (see <u>Figure 5</u>) enables the device to derive its power supply from two different energy sources

- External battery (VBAT)
- Low frequency field (VFLDLF)

The two corresponding power supply domains VBAT and VFLDLF are unregulated. The device is able to operate when any of the energy sources is available regardless the presence or absence of the other.

Derived from either of the two unregulated domains are the regulated power supply domains:

- Digital core supply (VDD)
- Analogue core supply (VDDA)

Derived from the unregulated VBAT domain are the regulated power supply domains:

- Digital regulated battery supply (VBATREG)
- LF active supply (VLFA)
- LF active digital supply (VLFADIG)
- Sigma-Delta ADC supply (VSDADC)



Except VDD, the voltage regulators for all supplies are turned off after first device startup. In order to employ the blocks supplied with these voltages, the respective dedicated voltage regulators have to be activated first.

Determining the appropriate supply configuration is accomplished by means of the power supply control (Figure 5).



#### 8.1.2 Power supply control

#### 8.1.2.1 Power supply switch

The NCF215A / NCF215B provides several switches for power supply selection of the core. The main supply switch selects between battery and field supply.

The field supply is generated with one pre-switch for the LF. The LF pre-switch features a current limitation in order to limit the energy transferred from the field into the supply capacitor at VDDC. This avoids deep dips in the field supply, which might be erroneously interpreted as a load modulation by the base station.

When the power supply state is changed the device supply switch opens the existing connection before connecting the new supply. The device is powered for a short period of time from the internal supply capacitor  $C_{VDD}$ . Therefore, the application must minimize the current consumption when changing the supply state to prevent an accidental power-on reset.

#### 8.1.2.2 Device wake-up

The following wake-up events terminate the POWER OFF state and switch to the LF FIELD- or BATTERY state (see Figure 7):

- · LF field wake-up events
  - Presence of LF field (LFWUP)
- Battery wake-up events

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers

© NXP B.V. 2018. All rights reserved

- Battery insertion (BATPOR)
- Port wake-up (e.g. button press)
- Detection of valid LF active wake-up pattern
- Interval timer or real-time clock wake-up
- Motion sensor interface wake-up
- LF active monitors: VLFA brownout, 32 kHz crystal oscillator clock fail detected, DC-DC converter fail detected
- Watchdog time-out event

If a wake-up event emerges, the power management selects the corresponding power supply. If more than one wake-up event is pending at the same time, the power management automatically selects the strongest available supply source related to the wake-up event.

Once the supply voltage VDD exceeds the power-on reset threshold voltage  $V_{POR}$ , the power-on reset comparator output signal (VDDPOR) becomes low after a short delay  $t_{POR\_HLD}$ , whereupon the power management state is locked, the RISC becomes operational and the device enters RUN mode (Section 8.6.1.1). All further supply state changes are under control of the application (Figure 6).

Starting with the boot sequence, the power supply state of the VDD supplied part can be monitored and controlled via the power control registers. A change of the supply configuration may apply e.g. in case an LF Field and a button press are detected at the same time or in case an LF Field is being detected while battery supply has been utilized. If during the boot sequence an LF field and a battery wake-up event are pending at the same time, then the LF Field wake-up is given precedence and will commence.

#### 8.1.2.3 Device reset

A power-on reset (POR) for the core is generated under the following conditions:

- · The device is in the POWER OFF state
- The voltage level at VDD is below the power-on reset threshold V<sub>POR</sub> (VDDPOR)
- · An LF field emerges and the device is configured for a reset (LFRST)
- $\bullet$  The voltage level at VDD falls below the VDD brownout threshold  $V_{BO,VDD}$  and i) code is executed from the EROM, or
  - ii) the CPU clock source is set to a frequency greater than 8 MHz
- · A watchdog timer overflow occurs
- A reset of the VDD domain is triggered by the application (software reset)
- A CPU/MMU exception occurs and the device is configured for a reset

Upon a device reset the power management logic is released and starts with a new evaluation of the supply condition.



### 8.1.2.4 Power supply states

The device support two different core supplies, depending on where whether the device power is derived from the external battery or the LF field:

- Battery supply (BATTERY state)
- LF field supply (LF FIELD state)

In these two supply states the RISC is functional. In the POWER OFF state, the device remains in a third very low power state and the RISC is not functional (see Figure 7).



#### 8.1.2.5 POWER OFF state

In the POWER OFF state, most blocks are internally disconnected from the battery supply, resulting in a very low current consumption. The internal device supply voltage (VDD) stays below the power-on reset threshold voltage and device operation is halted. Only a minimum of circuitry remains operational, like the power management and I/O ports (configured as input).

The device resides in the POWER OFF state any time a power-on reset comparator indicates (VDDPOR) a weak supply condition. The POWER OFF state is terminated by a wake-up event, such as detected presence of an LF field (LFWUP) or any battery wake-up event.

Once the supply condition is evaluated during device power-up and the boot sequence is completed, the device will start execution of the application program in either the BATTERY state or the LF FIELD state.

#### 8.1.2.6 BATTERY state

In the BATTERY state, the device is powered from the external battery. After execution of the boot sequence, device operation is controlled by the RISC and the program code

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserve

starts at the BATTERY WARM boot vector. The application code can terminate the BATTERY state.

In case an LF field is detected when the device is in the BATTERY state, the device behavior depends on the configuration. If according to the configuration a non-maskable interrupt (NMI) is caused after field detection, the BATTERY state is kept and control is still with the RISC. The application program can activate the LF field switch (PWRFLD) to provoke a change to the LF FIELD state. If according to the configuration field detect causes a reset (LFRST), the state is changed to LF FIELD and the boot routine is invoked again.

Once in the BATTERY state, any further battery wake-up event does not cause a state change and has to be handled via the RISC.

If the device wants to terminate the BATTERY state, it has to activate the LF field switch (PWRFLD). If no LF supply is present, the device enters the POWER OFF state as soon as VDD falls below the power-on reset threshold (VDDPOR event).

#### 8.1.2.7 LF FIELD state

In LF FIELD state the device supply is derived from the LF Interface.

After execution of the boot sequence, device operation is controlled by the RISC and the program code starts at the LF FIELD WARM boot vector (unless a built-in LF transponder emulation is selected in the boot routine).

In case a weak LF field supply condition causes a power-on reset (VDDPOR), the LF FIELD state is left and the device enters the POWER OFF state.

If the device is in the LF FIELD state and the application program activates the battery supply switch (PWRBAT), the device changes to the BATTERY state.

# 8.1.3 Battery supply states

The battery supply domains VBATREG, VLFA, and VLFADIG can be programmed individually by the application program and they support the following combinations of battery supply states:

- VBATREG = OFF, VLFA = OFF, VLFADIG = OFF
- VBATREG = ON, VLFA = OFF, VLFADIG = OFF
- VBATREG = ON, VLFA = ON, VLFADIG = OFF
- VBATREG = ON, VLFA = ON, VLFADIG = ON

The supply domain VLFA is generated by a highly efficient multi-ratio DC-DC converter, which controls the conversion ratio continuously based on the available supply voltage VBAT and the actual load current. The DC-DC converter is fully integrated and requires only one external buffer capacitor  $C_{\text{VLFA}}$ .

The battery supply states are independent of the power supply states which are related to the core.

### 8.2 System clock

The clock generation unit provides versatile means to select the clock source and the clock speed for the CPU and the peripheral components.

#### 8.2.1 Clock sources

The NCF215A / NCF215B provides several clock sources based on internal oscillators and external sources, which are summarized in <u>Table 5</u>.

Table 5. Clock sources

| Symbol   | Description                                             |
|----------|---------------------------------------------------------|
| RCCLK    | Clock from 16 MHz main RC oscillator                    |
| AUXCLK   | Clock from 1 MHz auxiliary RC oscillator                |
| LFCLK    | Clock from 125 kHz LF field                             |
| XO32KCLK | Clock from 32 kHz crystal oscillator                    |
| SDADCCLK | SD-ADC clock source from 16 MHz precision RC oscillator |
| XCLK     | External clock at P15                                   |

#### 8.2.1.1 RCCLK, clock from 16 MHz main RC oscillator

The 16 MHz main RC oscillator is the main clock source for high speed CPU and peripheral operation. The oscillator starts up when it is activated and can be selected independently of the available core supply state.

### 8.2.1.2 AUXCLK, clock from 1 MHz auxiliary RC oscillator

The 1 MHz auxiliary RC oscillator is intended for auxiliary tasks and low speed CPU and peripheral operation. The oscillator is used by several peripherals and requires a start-up time  $t_{\text{AUXCLK,PON}}$ .

# 8.2.1.3 LFCLK, clock from 125 kHz LF field

The selection of the 125 kHz clock (LFCLK) is intended for transponder applications with ultra low current consumption, where even the current consumption of the auxiliary RC oscillator shall be avoided.

#### 8.2.1.4 XO32KCLK, clock from 32 kHz crystal oscillator

The clock of the 32 kHz (32768 Hz) crystal oscillator is required for the LF active receiver, the interval timer, the real-time clock, the post-wake-up timer, and the motion sensor interface. The 32 kHz crystal oscillator requires a start-up time  $t_{\rm XO32K\_set}$ . The supply for the crystal oscillator is derived from the unregulated battery supply VBAT; hence, the clock is available in POWER OFF state, too.

#### 8.2.1.5 SDADCCLK, SD-ADC clock source

SDADCCLK, derived from a 16 MHz precision RC oscillator, is the clock source for the SD-ADC, which is part of the narrowband RSSI block. The precision RC oscillator must be calibrated to the target frequency fosc, SDADC prior to every use by means of a built-in autocalibration block. This is required to calibrate out initial frequency tolerances and deviations caused by temperature and supply voltage variations. The reference clock for the autocalibration is the 32 kHz crystal oscillator clock, XO32KCLK, and the required calibration time is tsdacclk, CAL.

#### 8.2.1.6 XCLK, external clock at P15

An external clock XCLK with a frequency of  $f_{XCLK}$  can be connected at P15. This clock is intended as external clock source for timer 0, timer 1 and timer 2 as well as for the monitor and debug interface.

# 8.2.2 Clock domains

Based on the clock sources, clock domains are derived to provide the clock for the CPU and the peripheral components as depicted in <u>Figure 8</u>.



Additional clock domains are provided for timer 0, timer 1 and timer 2, based on two central timer clock multiplexers delivering TMUX0CLK and TMUX1CLK according to Figure 9.



#### 8.2.2.1 CPUCLK, CPU clock

Three clock sources are selectable for the CPU via system calls, the 16 MHz main RC oscillator RCCLK, the 1 MHz auxiliary RC oscillator AUXCLK, and the clock derived from the LF Field LFCLK. The main and the auxiliary RC clock are always selectable, even for LF field supplied operation.

The CPU clock domain has interfaces to the ROM, RAM, EROM and ULP EEPROM. The clocks for all these modules are generated by a central CPU clock generation unit. The actual execution speed of the CPU is controlled by insertion of additional wait states, dependent on the accessed memories.

Some standard peripherals use the same clock source as the CPU whereas others have only a limited selection of clock sources.

The boot routine always starts using the auxiliary RC clock, CPUAUXDIVCLK. After completion of the boot routine, all other available clock sources can be selected by the application via system calls in order to balance CPU speed and power consumption.

#### 8.2.2.2 PCLK, peripheral clock

The PCLK domain is used by peripherals like the SPI interface and the random number generator. These peripherals usually run with the same clock source as the CPU.

#### 8.2.2.3 AESCLK, AES clock

The AES calculation unit operates either with the same source as the CPU, the auxiliary RC oscillator or a (divided) clock of the main RC oscillator.

The faster clock speed can be used to speed up the calculation time for the LF transponder without the necessity to switch to a faster CPU clock. The AES clock period is T<sub>REF,AES</sub>.

#### 8.2.2.4 ADCCLK, ADC clock

The ADC operates on the clock sourced by the main RC Oscillator, RCCLK/2. Note that the actual ADC clock is divided by two after clock source selection, thus actual ADC clock is RCCLK/4, see also <u>Figure 8</u>.

#### 8.2.2.5 WDCLK, watchdog clock

The watchdog uses the clock from the auxiliary RC oscillator independent of the selected CPU clock source. When the watchdog is enabled, the auxiliary RC oscillator is conditionally enabled too.

#### 8.2.2.6 REFCLK, reference clock

The reference clock is a 125 kHz clock source (clock period  $T_{REF,LF}$ ), which is intended for the timers. It is either derived from the auxiliary RC oscillator or from the LF clock.

#### 8.2.2.7 ULPINTCLK, ULP EEPROM interface clock

The clock for the ULP EEPROM interface (read/write access) is derived from the auxiliary RC oscillator independent of the selected CPU clock source.

# 8.2.2.8 ULPPROGCLK, ULP EEPROM programming clock

The 125 kHz ULP EEPROM programming clock is either derived from the auxiliary RC oscillator or from the LF clock. The correct clock source is always selected automatically, based on the selected CPU clock source.

#### 8.2.2.9 MDICLK, monitor and download interface clock

Clock sources for the monitor and debug interface are the auxiliary RC clock, the main RC clock and the external clock XCLK. The MDI clock is independent of the selected CPU clock source.

#### 8.2.2.10 IIUCLK, immobilizer interface unit clock

Clock sources for the immobilizer interface unit are the LF clock for the immobilizer and the overflow of timer 0 for the modulator operation. The IIU has a local clock selection unit independent of the selected CPU clock source.

#### 8.2.2.11 XCLK, external clock

The external clock XCLK is provided to timers 0, 1 and 2.

### 8.2.2.12 TMUX0CLK, timer multiplexer 0 clock

The timer multiplexer 0 clock, TMUX0CLK, is provided to timers 0, 1 and 2. The multiplexer concept allows these timers to operate with and to synchronize to several clock sources.

#### 8.2.2.13 TMUX1CLK, timer multiplexer 1 clock

The timer multiplexer 1 clock, TMUX1CLK, is provided to timers 0, 1 and 2. The multiplexer concept allows these timers to operate with and to synchronize to several clock sources.

# 8.3 LF Passive interface (Immobilizer)

The contactless passive LF interface provides means to utilize the NCF215A / NCF215B as a contactless transponder, capable to derive its power supply and system clock by inductive coupling to an LF field generated by a corresponding base station. The same LF field is used to receive data from and transmit data to the base station via load modulation under control of the RISC controller. An external LC resonant circuit needs to be connected to the coil inputs (INxP and INxN) of the LF passive interface (Figure 10).

The NCF215A features a 3D contactless transponder. The NCF215B supports transponder communication on one channel only. The required channel 1, 2 or 3 can be configured.



Independent of the device operating mode, the LF passive interface can detect the presence of an LF field on any channel and providing a corresponding signal to wake-up the device from POWER OFF state, or to interrupt device operation.

NCF215A\_NCF215B\_1.0

The NCF215A / NCF215B features a constant carrier detection before invocation of passive mode (see t<sub>FLD,HLD</sub> in Figure 6).

#### 8.3.1 Rectifier and limiter

The NCF215A / NCF215B front end features three independent LF rectifier circuits, one per channel. Each rectifier operates in full-bridge configuration, the outputs of the rectifiers are shorted and charge an external capacitor connected to the common pin VDDC. A shunt voltage limiter connected to the output of the rectifiers is provided to ensure that the voltage at pin VDDC does not exceed the specification. The interface input current must not exceed the specified limits.

The LF passive communication with the device employs on-off keying (OOK) of the LF field. The modulation duration and LF field strength shall be chosen such that the rectified supply voltage at VDD stays above the power-on reset threshold  $V_{POR}$  during the LF field low condition (see Figure 11).



#### 8.3.2 Demodulator

The front end features an envelope ASK demodulator able to detect the on-off keying (OOK) signal provided by the base station. The envelope is tracked on all three channels simultaneously and a combined demodulation signal derived from all three channels is provided to the immobilizer interface unit (IIU). The IIU performs serial to parallel conversion of the demodulator output signal, which is then provided to the CPU.

The demodulator circuitry (Figure 12) has been designed to fit the modulation characteristics of the WFS-5d transponder.



Once enabled, the demodulator tracks the input signal as long as no modulation is detected. The internal demodulator threshold is frozen automatically with the first received modulation and it is released again after the reception of a stop condition. The LF demodulator requires the settling time  $t_{ADLY}$  (Figure 13).



The demodulator sensitivity applicable in write direction is illustrated in <u>Figure 14</u> requiring a modulation index MI<sub>WR LF</sub> according to <u>Equation 1</u>.

$$MI_{WR\_LF} = \frac{v_{IN\_HIGH} - v_{IN\_LOW}}{v_{IN\_HIGH} + v_{IN\_LOW}}$$
(1)



The demodulator shall be disabled during an LF Field modulation phase.

#### 8.3.3 Field detection

Independent of the device operating mode, the LF passive interface can detect the presence of an LF field on any channel and providing a corresponding signal to wake-up the device from POWER OFF state, or to interrupt device operation (see Figure 15).



After a constant carrier is detected for the time  $t_{FLD,HLD}$  at any channel, the LF pre-switch between VFLDLF and VDDC is closed and the field detection circuitry gets activated. It features an independent envelope detector that senses the voltage VFLDLF<sub>FD</sub> across the coil inputs (pins INxP and INxN) followed by a comparator. The LF field envelope is compared with a certain threshold, which is greater than the power-on reset threshold  $V_{POR}$ , forming the field detect flag (LFFLD). LFFLD turns high when the LF field on at least one channel exceeds the field detection threshold ( $V_{THR,FDLF-VIN}$ ). LFFLD may be tested by the RISC controller when desired.

The output signal of the field detection circuit can be configured as reset or interrupt source (non-maskable interrupt).

In case the non-maskable interrupt is selected and considered operating from battery supply (BATTERY state) it is up to the application whether to force an LF field supply condition (LF FIELD state) or not. However, LFFLD being set is no guarantee that the available LF field is sufficient to power the device. A device power-on reset (VDDPOR) may occur in case of a weak LF field, which needs to be taken into account once the LF field supply condition is forced.

LFFLD goes low, if the input voltage on all three channels is below the field detect threshold  $V_{THR,FDLF-VIN}$  for at least  $t_{FLD,0-DLY}$  (see Figure 11). This triggers an active discharge of the capacitor connected to VDDC and consequently the device performs a power-on reset (VDDPOR) as soon as VDD falls below the power-on reset threshold  $V_{POR}$ . The base station can enforce a power-on reset (VDDPOR) of the device, if the applied LF field is below  $V_{THR,FDLF-VIN}$  for the time  $t_{RESET,SETUP}$ .

#### 8.3.4 Detection of 2 ms constant carrier

In order to activate the immobilizer, a constant carrier has to be applied to the LF input pins for 256 LF clock cycles ( $t_{FLD,HLD}$ ). The LF field voltage has to exceed the 'active' field detection threshold  $V_{THR,FD\_ATIC\_VIN}$ . After valid 256 LF clock cycles detection, the LF pre-switch is activated, the constant carrier detection is deactivated and the device commences with the immobilizer.

The demodulator is active during the constant carrier detection phase. If an ASK modulation is detected, the constant carrier detection is reset and starts over again. This mechanism ensures that the immobilizer is not activated during an LF active protocol.

#### 8.3.5 Clock recovery

Every LF input channel has its own clock recovery. The channel selection block (see <u>Figure 15</u>) selects one channel with sufficient signal strength to drive the channel's clock recovery and forwards this clock as LFCLK to the rest of the system.

The NCF215B takes the clock always from the preconfigured channel.

### 8.3.6 Modulator (load modulation transponder)

The LF passive interface utilizes load modulation (absorption modulation) of the LF Field on all three channels simultaneously to send data to the base station. The modulation timing is determined by the RISC controller.

The NCF215B supports load modulation on the preconfigured channel only.

Load modulation is accomplished by applying an additional load (S2 closed, see Figure 10) across the coil inputs. The LF field modulator contains a standard modulator and a strong modulator. If the standard modulator is selected, the high ohmic path ( $R_x$  +\_LIN,  $R_{x+}$ \_NLIN and  $R_{x-}$ \_LIN) is turned on (weak modulation), while selecting the strong modulator, both the low-ohmic path ( $R_{x+}$ \_LIN,strong and  $R_{x-}$ \_LIN,strong) and the high ohmic path are enabled (strong modulation).

Besides the modulation load impedance, the load modulation characteristics depend on the source impedance of the external resonance circuit, the voltage limiter and the internal power consumption of the device. The applied load (S2) is different for each of the two half waves of the carrier to support clock recovery. The resistors  $R_x$  and the switches S1, S2 are implemented for each channel.

# 8.3.7 Immobilizer interface unit (IIU)

The immobilizer interface unit (IIU) allows convenient buffered read and write access to the immobilizer LF demodulator and LF modulator. With its various data path selection capabilities the IIU minimizes the CPU load for most power efficient immobilizer implementations.

The IIU allows an autonomous bit handling for transmission/reception/shifting of 1 to 8 bit. The HT calculation unit is not supported and must be bypassed. The controlling of the data transfer is supported by the generation of an interrupt or wake-up event (see Figure 16).



Several IIU clock sources can be selected. For WFS-5d compatible timing either the LFCLK or a 125 kHz clock source shall be selected.

With the help of an integrated timer, the time base for the LF demodulator (zero bit, one bit, stop bit) is controlled. The timer is also responsible to generate the LF modulator baudrate and to control the timing between data reception and transmission (t<sub>WAIT.TR</sub>).

The encoded IIU output signal can be selected to modulate the LF field or to be directed to a port pin for general purpose use.

### 8.3.7.1 IIU decoder and encoder

For data reception the IIU applies binary pulse length modulation (BPLM) decoding (Figure 17) and converts the decoded bits via the 8 bit shift-register into byte format.



For data transmission the IIU converts the bytes via the shift register into a bit stream and applies Manchester, CDP or NRZ encoding. Load modulation typically employs Manchester or CDP encoding (see Figure 18).



#### 8.3.7.2 IIU general purpose mode

If not occupied by the immobilizer application, the IIU can be used for general purpose applications like implementation of a custom LF protocol. The shift register allows flexible control of transmitted data between 1 and 8 bits. Manchester, CDP, and NRZ encoding run with the same data rate  $T_{BIT}$ . This allows for convenient four state Manchester generation (Manchester zero and one generated with Manchester encoding, Manchester mark and space generated with NRZ encoding) with a constant data rate.

Access to the demodulated data line is given via the dedicated register bit IIU\_LFDATA. The timer capture function can be used for demodulation. Besides the LF field clock and the peripheral clock a general purpose timer can be used for baudrate generation.

In order to implement variable transponder wait times  $t_{WAIT,TR}$ , transmission can be started on user request.

# 8.4 LF active interface (PKE receiver)

#### 8.4.1 Introduction

The device supports communication for passive keyless entry (PKE) applications by a high sensitive 3D LF active interface that receives data with high selectivity around the nominal carrier frequency  $f_{CARR,nom}$ .

The 3D LF active interface consists of three identical LF active receiver channels, a baseband processing unit, wake-up pattern detection, and a payload receiver (see Figure 19). It uses a superheterodyne receiver architecture, which employs a highly integrated frequency synthesizer consisting of a 32 kHz crystal oscillator and a phase locked loop (PLL). The frequency synthesizer requires a 32.768 kHz crystal as sole external component.

The LF active interface autonomously monitors all three coil inputs for a modulated LF carrier and, if a pre-configured LF telegram is detected, a device wake-up is triggered and subsequent payload data will be buffered for post-processing with the microcontroller.



# 8.4.2 LF telegram definition

The LF active interface supports LF telegrams with the following properties:

• LF carrier signal with carrier frequency f<sub>CARR</sub>:

$$f_{\text{CARR}} = f_{\text{CARR,nom}} + \Delta f_{\text{CARR}} \tag{2}$$

- On-off keying (OOK) of the LF carrier signal
  - Signal shaping caused by the bandwidth limitation due to the transmitter and receiver coils' quality factor may apply.
- Manchester encoding according to Figure 20(a) with a bit period T:

$$T = T_{\text{nom}} + \Delta T \tag{3}$$

 The code violation section contains Manchester code violations according to Figure 20(b).



The LF telegram structure consists of the run-in pattern, the wake-up pattern, and optional payload (see Figure 21):



#### Run-in pattern

The run-in pattern is required for receiver settling and it shall preferably consist of Manchester zeros. The content of the run-in pattern is not evaluated. The run-in pattern shall have a minimum length T<sub>RUNIN</sub>:

$$T_{\text{RUNIN}} = n_{\text{RUNIN}} \cdot T \tag{4}$$

Wake-up pattern

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved

The whole wake-up pattern is used for the wake-up pattern detection. The wake-up pattern consists of the code violation pattern and the wake-up ID.

The bits in the code violation pattern can be configured as regular Manchester code (zero or one) or as Manchester code violation (mark or space). The length of the code violation pattern is configurable and may contain up to 9 bits.

The length of the wake-up ID is configurable and it may contain up to 32 bits of regular Manchester code (zero or one).

Code violations in the wake-up pattern help to support telegram synchronization and to avoid that a wake-up pattern is found erroneously in a regular Manchester encoded data stream.

#### Payload data

The LF telegram may include payload data after the wake-up pattern. The payload is optional and may be omitted. Payload data is Manchester encoded (zeros and ones) and it is only supported in byte granularity (8T). The recommended maximum payload length shall not exceed 32 bytes.

NCF215A / NCF215B fully supports the LF telegram used by predecessor devices—e.g. NCF21A1/A2, NCF2157/58—as depicted in Figure 22.



Please note that NCF215A / NCF215B requires some bits of the legacy code violation as additional run-in bits. Thus, the first few bits of the legacy code violation are not used for wake-up detection as depicted in Figure 23.



#### 8.4.3 Frequency synthesizer

#### 8.4.3.1 32 kHz crystal oscillator

The 32 kHz crystal oscillator can be operated independently of the LF active receiver and requires the supply voltages VBAT and VBATREG. The 32 kHz crystal oscillator uses a Pierce oscillator cell with gain control and features integrated load capacitors for the

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved

external crystal. It is intended for the operation with an external crystal with a nominal frequency of  $f_{XO32K,nom}$  and a nominal load capacitance of  $C_{L\ XO32K}$ .

For LF active operation, the crystal oscillator frequency  $f_{XO32K}$  must always stay within the following boundaries:

$$f_{XO32Knom} + \min\left(\Delta f_{XO32K}\right) \le f_{XO32K} \le f_{XO32Knom} + \max\left(\Delta f_{XO32K}\right) \tag{5}$$

The device supports a clock fail detection, which is able to detect any stoppage of the 32 kHz crystal clock. This clock fail information can be configured as wake-up condition from the POWER OFF state or as interrupt source. The detection circuit requires a settling time of txO32KFAII set after it is enabled, during which time its output is invalid.

#### 8.4.3.2 LF active PLL

The device features a fully integrate phase locked loop (PLL) to generate the local oscillator frequency  $f_{LOLFA} = 3 \cdot f_{XO32K}$  for the superheterodyne receiver. Furthermore, the PLL provides clock outputs for the DC-DC converter and the timer system (LFAPLLCLK). The LF active PLL requires the supply sources VBAT, VBATREG, VLFA and VLFADIG.

#### 8.4.4 LF active receiver channel and baseband processing

The LF active receiver has three identical receiver channels consisting of a frontend AGC, an IF mixer, a channel filter with narrow band AGC, and a rectifier section. It requires the supplies VBAT, VBATREG, VLFA and VLFADIG.

The frontend AGC is a controllable attenuator operated in a closed loop. It includes a level detector which adjusts the attenuation of the incoming signal in order to create an optimal signal level for the IF mixer.

The IF mixer is implemented as quadrature (IQ) image rejection mixer. By multiplication of the incoming signal with  $f_{LOLFA}$ , the IF mixer creates in-phase (I) and quadrature (Q) output signals, which are fed into the subsequent channel filter.

The channel filter is centered around the IF frequency  $f_{\mathit{IFLFA}} = f_{\mathit{CARR,nom}} - f_{\mathit{LOLFA}}$ . The channel filter is responsible for the selectivity around the wanted signal  $f_{\mathsf{CARR}}$  and attenuates other unwanted signals outside the wanted band—in particular signals from wireless electrical vehicle chargers located around 85 kHz, which are attenuated with  $a_{\mathsf{CF},85k}$ . Simultaneously, the channel filter acts as baseband filter for the OOK modulated signal thanks to its narrow filter bandwidth  $B_{\mathsf{CF}}$ .

The channel filter has an integrated narrowband AGC loop, which supports a constant level at the filter output going to the subsequent rectifiers. The AGC loop influences only the gain of the filter while the actual filter characteristics are maintained over the whole dynamic range.

The narrowband AGC reacts on the channel-filtered signal, i.e. the gain is mainly determined by the wanted signal. This is in contrast to the frontend AGC, which operates on the whole input spectrum and can therefore be driven by a strong unwanted signal. This is an intended behavior, as the frontend AGC must limit the input signal for the IF mixer. As a consequence, the frontend AGC and the narrowband AGC have their own control loop and they operate fully independently of each other.

The AGC supports a fast attack mode to ensure that any wanted signal is acquired quickly. After the end of the protocol, the AGC regulates back to the sensitivity level, which is reached after the AGC recovery time  $t_{AGC\ REC}$  at the latest.

The rectifiers operate as envelope detectors retrieving the baseband information for further processing. The in-phase and quadrature signals are rectified separately.

The device supports common baseband processing of all three receiver channels by combining all six rectified signals (I and Q of channel 1 to 3, respectively) into one common baseband signal. The common baseband ensures rotation independent LF receiver performance provided that all three LF active inputs use similar LF antennas.

The common baseband signal is processed with a Manchester matched filter (MMF), whose output feeds into the slicer to digitize the signal. The digital slicer outputs are used as input signals for the wake-up pattern detection and the payload receiver.

In order to support common baseband processing, it is mandatory that all three LF active receiver channels operate at the same total gain. This is achieved by a common control of the frontend AGC and the narrowband AGC, respectively, in all three channels. Hence, the attenuation of the frontend AGC is determined by the strongest input signal of all three channels and the gain of the narrowband AGC by the strongest channel-filtered signal of all three channels. Please note that the frontend AGC and the narrowband AGC are still independent as mentioned above.

The LF active interface supports two different sensitivity modes G1M and G3M plus two desensitization modes D1M and D2M, which can be used to reduce the sensitivity temporarily in the application. The application shall consider a waiting time  $t_{ACT\_set}$  after changing the receiver sensitivity.

### 8.4.5 Wake-up pattern detection

The wake-up pattern detection supports three independent wake-up patterns with identical configuration possibilities. Every wake-up pattern can be enabled, disabled, and configured individually. The individual configuration includes the content and the length of the wake-up pattern. Additional configurations are available to improve the pattern detection behavior under specific conditions, e.g. for high data rate offset (segmented correlator) or for very short wake-up patterns (strict correlation modes).

If the LF active receiver is enabled, the wake-up pattern detection searches continuously for all enabled wake-up patterns in parallel. If the incoming signal matches any of the enabled user programmed wake-up patterns, a wake-up event and an interrupt request is generated. If the device is in POWER OFF state, the wake-up brings it into BATTERY state.

The wake-up pattern detection features an optional error tolerance, which, when activated, tolerates between 1 and 7 wrong bits in the received LF signal. The error tolerance can support successful wake-up pattern detection in case single bits are destroyed by pulsed disturbers. Alternatively, it can be used to improve the sensitivity of the wake-up pattern detection. Please note that the activation of the error tolerance introduces ambiguity in the pattern matching process; e.g. if the error tolerance is configured to tolerate 1 wrong bit, a wake-up event is not only triggered when the programmed wake-up pattern is received but also if a pattern is received that differs by 1 bit from the programmed one.

### 8.4.6 Payload receiver

The payload receiver is only activated after a successful wake-up pattern match. It receives the payload data and buffers it in an 8 bit data register for further processing by the micro-controller. The micro-controller must fetch the received data byte in time before it is overwritten with the next received data byte. It is in the responsibility of the micro-controller to stop the payload receiver once all expected data bytes are received.

The application can configure whether the wake-up pattern detection searches for a wake-up pattern in parallel to the payload reception or not. In the latter case, the wake-up pattern detection becomes active, only after the payload receiver was stopped by the application.

### 8.4.7 Narrowband received signal strength indication (RSSI)

The narrowband received signal strength indication (RSSI, see Figure 24) supports LF input signal strength measurement over a wide dynamic range, starting below the sensitivity limit of the LF active interface and going up to  $V_{RSSI,max}$ . The measurement range can be extended on application level for very strong magnetic fields by use of the channel shorting resistors. The RSSI analog frontend is connected directly to the LF input pins and is arranged in parallel to the LF active interface (PKE receiver) and the LF passive interface (immobilizer). The RSSI analog frontend conditions the input signal for the subsequent Sigma-Delta ADC (SD-ADC) and the RSSI digital part. The steep digital filters allow excellent narrowband performance and suppress unwanted signals outside the wanted band. At the same time, the selected RSSI architecture excels with outstanding linearity and measurement accuracy.



An RSSI measurement sequence consists in general of three consecutive single channel RSSI measurements. A precondition for the RSSI measurement is a constant carrier input signal on the selected LF input channel. Modulated input signals will lead to lower RSSI values caused by narrowband filtering and averaging over the measurement time.

Activation of the RSSI analog frontend turns off the frontend AGC of the LF active interface to avoid disturbance. The LF active interface can be kept on, however, reception of LF active protocols is not supported in this case.

# 8.4.7.1 RSSI analog frontend

The RSSI analog frontend in Figure 25 consists of:

- · Channel shorting resistors
- · Q factor adjustment
- · RSSI attenuator
- · Input signal selection
- · Programmable gain selection
- Range overflow detector



### Channel shorting resistors

The channel shorting resistors  $R_{short}$  load the external resonant circuit and they are provided to attenuate the LF signal on individual RSSI channels (Figure 26b). When doing an RSSI measurement on one LF channel it is recommended to activate the channel shorting resistors on the other two LF channels to minimize errors caused by crosstalk between the three external coils. Additionally, the channel shorting resistors can be activated on the measured LF channel to extend the measurement range for very strong LF input signals that would otherwise exceed the range of the lowest gain stage.



### Q factor adjustment

The Q factor adjustment (<u>Figure 26</u>a) is provided to allow control of the Q factor of the external resonant circuit during RSSI measurement. The external resonant circuit is loaded with configurable resistors, which are divided into two equal parts that are connected to ground via switches. By providing six weighted resistors (R1 $_{\rm Q}$  to R6 $_{\rm Q}$ ) in parallel, meaningful resistor values can be chosen by switching on/off various combinations.

Optionally, the Q factor adjustment may be used for LF active protocol reception as well. In this case it is recommended to select the automatic Q factor adjustment deactivation when an LF passive protocol is detected. This avoids negative influence on the immobilizer performance which might be caused by additional loading of the external resonant circuit.

### Input signal selection

The RSSI analog frontend allows the selection of one individual LF channel (IN1P/IN1N, IN2P/IN2N, IN3P/IN3N) or the sum of two or all three LF channels. For normal RSSI measurement only one LF channel shall be selected at a time. The summation of multiple LF channels can be used to assess the phase relationship between different LF channels.

### Gain selection, RSSI attenuator, range overflow detector (indicator)

The device supports different gain stages—referred to as +36 dB, +18 dB, 0 dB, and -18 dB modes—to cope with the wide dynamic range of the input signal. The appropriate gain setting is identified with the help of fast range overflow detectors (indicators). Once the correct gain setting is found, the amplified signal is switched to the input of the SD-ADC for further processing.

The -18 dB mode is implemented by means of the RSSI attenuator. The application may decide to use the channel shorting resistor instead of the RSSI attenuator as range extension for strong input signals.

The range overflow detection operates on the whole frequency spectrum of the applied input signal, i.e. the wanted signal and potential interferers, and has configurable thresholds. In addition to finding the correct gain setting at the beginning of the measurement, the range overflow detection runs throughout the whole RSSI measurement cycle to check for any overflow condition. An overflow condition can appear, if the input signal increases significantly during the RSSI measurement cycle (e.g. caused by an increase of an interferer).

One part of the range overflow detection reuses active limiter output signals from the LF active interface (see <u>Figure 25</u>) to signal an overflow condition for very strong input signals.

Every device stores individual RSSI calibration values to correct gain errors of the different gain stages in order to get one continuous measurement range. Software routines for RSSI measurement and calibration are provided as C library functions to be linked to the application program.

### 8.4.7.2 RSSI digital processing

The digitized output from the SD-ADC is first filtered with a narrow digital bandpass filter centered around  $f_{CARR,nom}$  (see Figure 27). Four different filter settings A to D are available to balance the wanted filter bandwidth ( $B_{RSSI\_FILT\_A} > B_{RSSI\_FILT\_B} > B_{RSSI\_FILT\_C} > B_{RSSI\_FILT\_D}$ ) and filter settling time ( $t_{RSSI\_FILT\_A} < t_{RSSI\_FILT\_B} < t_{RSSI\_FILT\_C} < t_{RSSI\_FILT\_D}$ ). All four filter settings are designed to suppress signals from wireless electrical vehicle chargers located around 85 kHz in an optimal way. Narrower filter settings can be selected to suppress other interferers, which are closer to the target frequency.

The digital bandpass filter is followed by an amplitude measurement unit, measuring the peak amplitude, and an averaging unit. The averaging factor is configurable and a higher number gives more accurate and stabler RSSI readings.



The device supports a unique method for interferer detection within the filter bandwidth. Using different amplitude measurement methods, the device can reliably detected whether one or several signals are present. If only one signal is present, the offset frequency measurement unit distinguishes, if it is a wanted signal around the nominal frequency or an interferer with a different frequency. If an interferer is detected, the application may perform a second RSSI measurement with the wanted signal turned off to measure only the interferer amplitude. The amplitude of the wanted signal can then be calculated from the RSSI readings of the two measurements.

### 8.4.8 Interval timer and real-time clock

The interval timer can generate periodical events in order to wake-up the device from POWER OFF state. The wake-up time is configurable.

The real-time clock features a 16 bit register holding minutes, seconds, and fractions of seconds with a resolution of nominal 1/16<sup>th</sup> of a second. The register content can be used as a time stamp in protocols or to display the time. The application can extend the time stamp interval with additional software counters stored in battery supplied registers. The real-time clock supports wake-up events independently from the interval timer.

The interval timer and the real-time clock use the same counter chain, which is operated with the 32 kHz crystal clock (XO32KCLK). Due to the continuous operation in the regulated battery supply domain VBATREG, both timers operate independently of the supply state.

When the interval timer is running it provides a divided clock (LPDIVCLK) with 2 kHz nominal clock speed.

# 8.4.9 LF active post-wake-up timer

The LF active post-wake-up timer is intended to support protocol timings which use the incoming LF protocol as timing reference. Typical reference time points are the detection of the wake-up pattern or the end of the LF protocol.

The LF active post-wake-up timer is an incrementing timer with a compare register. Most of the time the timer is off and held in reset. The timer starts counting automatically, when a valid LF active wake-up pattern is recognized. If the timer value reaches the value stored in the compare register, an interrupt is raised and the timer is reset again. The timer supports a single shot and a multi shot mode. In single shot mode, the timer is stopped after the compare match, whereas the timer starts incrementing again in multi shot mode to support the generation of back-to-back timing intervals. The application can modify the compare register or stop the timer at any time.

Optionally, it is possible to select the reception of a new data byte by the LF active receiver as an additional reset source. This is required, if the end of the protocol is requested as reference time point. The LF active post-wake-up timer is then reset with the reception of every single data byte and it starts incrementing again immediately thereafter.

The LF active post-wake-up timer is clocked with the accurate 32 kHz crystal clock (XO32KCLK) and it is supplied by the regulated battery supply domain VBATREG.

# 8.5 LF tuning capacitors

The LF tuning function provides a facility for adjusting the input capacitance seen at the LF input pins, INxP and INxN. This allows fine tuning of the resonant frequency of the external antenna circuit to optimize the reception of an incoming LF signal.

The tuning capacitance is implemented as a configurable array of capacitors connected between the LF input pins INxP, INxN, and ground as depicted in Figure 28. The tuning capacitors support a resolution of  $C_{\text{STEP}}$  and they can be set for each LF input individually in 32 steps from 0 to  $31 \cdot C_{\text{STEP}}$ .



The effect of the LF tuning capacitors depends on the input signal strength. For weak input signals—typical for LF Active operation—the LF front-end rectifier has no influence. The tuning capacitors operate in series to the LF input, thus, their effective capacitance seen at the LF input pins is halved. The effective input capacitance  $C_{\text{IN}}$  for this case is given in Equation 6:

$$C_{\text{IN}} = C_{\text{IN ACT}} + (n \cdot C_{\text{STEP}}) / 2 \tag{6}$$

For strong input signals—like for LF Passive (immobilizer) operation—the LF front-end rectifier connects one LF input to ground during every half-wave. This means that one side of the LF tuning capacitor is grounded as well and, thus, does not contribute. The effective input capacitance  $C_{\text{IN}}$  seen between the pins INxP/INxN for this case is given in Equation 7:

$$C_{\text{IN}} = C_{\text{IN PAS}} + n \cdot C_{\text{STEP}} \tag{7}$$

To account for this behavior, the device supports two different user configurable sets of tuning values, which are optimized for LF Active operation with weak input signals and LF Passive (immobilizer) operation with strong input signals. The selection between these two settings is done automatically dependent on the battery supply level and the recognition of an LF Passive protocol.

### 8.6 RISC controller

The NCF215A / NCF215B is powered by NXP's 3<sup>rd</sup> generation low power 16 bit extended Micro RISC Kernel (MRK III) with enhanced instruction set (MRK III-e), which controls device operation in LF FIELD and BATTERY state.

The MRK III utilizes a Harvard architecture featuring a 16 bit ALU and supports hardware extended MUL and DIV operations. The instruction set supports 8 bit and 16 bit operations and is optimized for C programming. Due to the efficient 2-stage pipeline (fetch/execute), most instructions execute in a single machine cycle (two clock cycles), resulting in ultra-low power consumption.

The MRK III provides 64 kByte linear data address range and 128 kByte linear code address range, powerful addressing modes and high code density. Besides, the MRK III supports a power saving mode and code/data protection mechanisms (privilege modes).

### 8.6.1 Power saving modes

### 8.6.1.1 RUN mode

In RUN mode the MRK III is regularly clocked and processes the program instructions.

#### 8.6.1.2 IDLE mode

The IDLE mode is a power saving mode and invoked via the command IDLE. In IDLE mode the MRK III CPU is halted by gating the internal clock signal for the MRK III CPU.

IDLE mode can only be entered, if the level sensitive wake-up signal of the MRK III controller is not active. As soon as the wake-up signal becomes active, the MRK III resumes operation and switches to RUN mode.

### 8.6.2 Privilege modes

### 8.6.2.1 **SYSTEM** mode

In SYSTEM mode, the NXP implemented firmware (system code, e.g. transponder emulation) is processed. SYSTEM mode is entered by a software interrupt via the SYS command or by serving a system interrupt request. SYSTEM mode is also used while executing the BOOT routine and during MDI operation.

After completing the system routines, the MRK III switches back to USER mode and control is given back to the application program.

# 8.6.2.2 USER mode

The application program is executed in USER mode. In USER mode, all MRK III instructions can be processed. If the MRK III is in SYSTEM mode, USER mode is entered via the USR command or by serving a user interrupt request.

### 8.6.3 Memory organization

The memory management unit (MMU) provides access to the different memories for code and data storage. It supports strict separation between memory areas assigned to SYSTEM or USER mode.

### 8.6.3.1 System code memory

The NXP implemented system ROM functions contain (see Section 8.22)

- Boot routine
- Transponder emulation functions
- · In-circuit Monitor and Download Interface

The system code memory is not visible for the application.

# 8.6.3.2 System data memory

The NCF215A / NCF215B has a dedicated data memory area including system RAM for device execution in SYSTEM mode. The system data memory area is not visible for the application. All system calls, the built-in transponder emulations and the in-circuit debugging functions use the system RAM.

# 8.6.3.3 Application code memory

Application code and read-only data reside in EROM memory. Each application code instruction is either 16 or 32 bit long and thus occupies two or four bytes of EROM memory, respectively (see Figure 29).

For a battery wake-up event or in a case EROM execution of the immobilizer is selected, the application code is started at the corresponding BATTERY or LF FIELD WARM BOOT vector after the BOOT routine.

The EROM has a size of 64 kBytes and consists of two identical memory modules, 1 and 2, with a size of 32 kBytes each. EROM module 1 is unconditionally available upon each entry to EROM application code. EROM module 2 is conditionally enabled depending on an EEPROM device configuration. In addition, the application can make use of a provided system call to enable or disable EROM module 2, based on the application needs. As EROM module 2 requires a static bias current of  $\Delta I_{DD\_EROM2}$  when powered up, it is strongly advised to keep EROM module 2 disabled if not needed, which is e.g. recommended for a custom EROM immobilizer implementation.



1. The NCF215A / NCF215B can support up to 64 kByte of application code memory. The actual amount of available application code memory and the end address of the code memory space may vary depending on an orderable type number. For details contact your local NXP sales representative.

Figure 29. Application code memory

### 8.6.3.4 Application data memory

The data memory address space is split to cover the Special Function Registers (SFR) and the User RAM (<u>Figure 30</u>). The SFR enable full read/write access to the peripherals. The User RAM provides memory for volatile application data and stack storage and is

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

available for the application program without any limitations, because device execution in SYSTEM mode uses system RAM only. The stack starts at the end of the User RAM and grows with decreasing addresses.

In order to give access to constant data stored in the EROM (like look-up tables, constants, etc.) the unoccupied data address range is mapped to the code memory with the same logical address. Since the lower addresses of the application data memory are already used by the SFR and RAM, the EROM mapping starts at addresses after the RAM section. Thus, the EROM code memory content at addresses corresponding to the SFR and RAM sections in the data memory cannot be accessed via data mapping. Although the instructions in the code memory have word granularity, read-only data can also be accessed with byte granularity (byte address = 2 × word address).

The memory mapping scheme supports the standard ANSI-C memory model and avoids performance losses caused by generic pointer types, which are able to address different memory types dynamically.



<sup>1.</sup> The NCF215A / NCF215B can support up to 64 kByte of application code memory. The actual amount of available application code memory and the end address of the code memory space may vary depending on an orderable type number. For details contact your local NXP sales representative. The left figure shows 64 kByte and the right one 32 kbyte of application code memory as examples.

Figure 30. Application data memory

The NCF215A / NCF215B provides ultra-low power (ULP) serial EEPROM for persistent application data storage. The ULP EEPROM is intended for the immobilizer and remote keyless entry applications.

The ULP EEPROM is not mapped into the application data memory. It is only accessible via the ULP EEPROM interface.

NCF215A\_NCF215B\_1.0

### 8.6.4 CPU/MMU exceptions

The CPU and the MMU provide means to detect forbidden execution attempts. This function can be enabled and disabled by means of an EEPROM configuration. If it is enabled, either a device reset or the CPU/MMU exception NMI is generated if one of the following conditions is detected:

- Attempt to execute an illegal command code
- Attempt to make a stack access with the stack pointer unequal to a word address
- Attempt to access an unassigned memory range
- Attempt to access EROM module 2 when it is powered down

### 8.7 ULP EEPROM

The ultra-low power (ULP) serial EEPROM is intended for persistent data storage for the immobilizer, boot routine and system functions in ROM and the application software. The ULP EEPROM consists of up to 9 modules (module 0 to 7 and module 15). In Figure 31 the ULP EEPROM data memory map is given in case 2048 Byte EEPROM (module 0 to 7) plus 256 Bytes for module 15 is actually available. In this case the application has full read/write/program access to modules 0 to 7. The only exception is pages 0 to 7, which are specially protected and do not allow direct read access or alteration. Module 15 holds trim and configuration data and can only be read but not written or programmed by the application (note: some specific locations may be programmed with a dedicated system call).

Each ULP module consists of 64 pages containing 4 byte (32 bit) each. The ULP modules are optimized in terms of power consumption for read access and programming by having a separate power-on bit for each module.

| Byte addre     | ess       |                       |
|----------------|-----------|-----------------------|
| 0000Н          | Module 0  | Page 0                |
| 0100Н          | Module 1  | Page 64               |
| 0200H          | Module 2  | Page 128              |
| 0300Н          | Module 3  | Page 192              |
| 0400H          | Module 4  | Page 256              |
| 0500H          | Module 5  | Page 320              |
| 0600H          | Module 6  | Page 384              |
| 0700H<br>07FFH | Module 7  | Page 448<br>Page 511  |
|                |           |                       |
|                | Reserved  | 7                     |
| \$2            |           | 9                     |
| 0F00H<br>0FFFH | Module 15 | Page 960<br>Page 1023 |

The NCF215A / NCF215B can support up to 2048 Byte of ULP EEPROM (excluding module 15). The actual amount of available ULP EEPROM and the available modules may vary depending on the type number. Here the ULP EEPROM data memory map is given in case the actual available EEPROM is 2048 Bytes. For details contact your local NXP sales representative.

Figure 31. ULP EEPROM data memory map (2048 Byte EEPROM configuration)

# 8.7.1 Available ULP EEPROM modules

The NCF215A / NCF215B supports up to 2048 Byte ULP Serial EEPROM (excluding module 15). The actual amount of available ULP Serial EEPROM and thus the number of available EEPROM pages may vary depending on the type number. For details contact your local NXP sales representative. The actual ULP EEPROM data memory map is dependent on the actual amount of available ULP Serial EEPROM.

# 8.7.2 ULP module 15

Independent from the actual amount of available ULP Serial EEPROM supported, ULP module 15 is always available and contains the 64 bit chip information consisting of the 32 bit serial number (SN) and the 32 bit chip information (CINF). Further, ULP module 15 locates the device configuration pages. Module 15 contains trim and configuration data in the reserved areas.

All pages except 1004 to 1007 are readable by the MRK III CPU core. The pages 960 to 975 and 992 to 1023 contain factory programmed data which can not be altered. The pages 976 to 991 locate the device configuration data (DCFG) which can only be modified in INIT mode (see <u>Section 8.21</u>) via the Monitor and Download Interface (MDI).

To enable compatibility to future devices, it is not recommended to store any other data into the DCFG area.

### 8.7.3 ULP EEPROM interface

The access to the NCF215A / NCF215B memory modules is restricted to system call functions only. Please refer for detailed description of these application software calls to the WFS-5c MRKIII-ROM-LIB documentation ([3]).

The memory modules consist of 256 bytes each and are essentially bit oriented (Figure 32). The ULP EEPROM interface provides byte oriented read access via an 8 bit data register to minimize the CPU load. Programming of the ULP serial EEPROM is supported on 32 bit pages only. An internal state machine handles the low level access to the module. The interface performs the read/write and programming operations autonomously and indicates the status via busy flag and optional wake-up from idle mode.



The internal ULP EEPROM interface contains an address register with bit addressing capabilities and auto-increment feature (modulo 32 bit for write access). The auto increment function allows reading of consecutive bytes/bits without additional access to the address register.

### 8.8 Interrupt system

The NCF215A / NCF215B contains an interrupt controller featuring 15 hardware interrupt priority levels. If more than one hardware interrupt request is pending at the same time the source with the highest request level is selected, independent of the RISC controller privilege mode (SYSTEM or USER mode).

The priority levels for LF field detection, CPU/MMU exception and user hardware interrupts are fixed. All user hardware interrupts use one common interrupt vector, which address is defined by the application via a dedicated SFR. This allows flexible software controlled handling of interrupt priorities, dynamic assignment of different interrupt service routines and the definition of distinct interrupt service routines for different applications.

The application can switch dynamically between single or nested interrupt execution and it can decide whether a selected event causes an interrupt or a wake-up event.

# 8.8.1 Interrupt sources

The interrupt sources are summarized in <u>Table 6</u>. Every interrupt source has a dedicated interrupt request flag. Maskable interrupts have additionally an interrupt enable bit. If an interrupt source is used as user and system interrupt two different interrupt enable bits are provided to allow separate control in every mode.

The supported interrupt types are maskable system interrupts (System), maskable user interrupts (User) and non-maskable user interrupts (User NMI). Interrupt sources can be level sensitive or edge sensitive.

Table 6. Interrupt sources

| Interrupt Description                        | Interrupt type   | Sensitivity |
|----------------------------------------------|------------------|-------------|
| LF field interrupt                           | User NMI, System | Edge        |
| CPU/MMU exception interrupt                  | User NMI, System | Edge        |
| Port interrupt                               | User             | Edge        |
| Timer 0 interrupt                            | User, System     | Edge        |
| Timer 1 compare interrupt                    | User, System     | Edge        |
| Timer 1 capture interrupt                    | User, System     | Edge        |
| Alternative port interrupt                   | User             | Edge        |
| System timer 0 interrupt                     | System           | Level       |
| Immobilizer interface unit interrupt         | User, System     | Level       |
| ULP EEPROM interrupt                         | User, System     | Edge        |
| ADC interrupt                                | User, System     | Edge        |
| AES calculation unit interrupt               | User, System     | Edge        |
| Random number generator interrupt            | User, System     | Edge        |
| RSSI interrupt                               | User             | Level       |
| Interval timer and real time clock interrupt | User             | Level       |
| LF active preprocessor interrupt             | User             | Level       |
| SPI 0 interrupt                              | User             | Level       |
| SPI 1 interrupt                              | User             | Level       |
| Timer 2 interrupt                            | User             | Edge        |
| LF active monitors interrupt                 | User             | Level       |
| Motion sensor interface interrupt            | User             | Level       |
| VBAT brownout monitor interrupt              | User             | Level       |

### 8.9 Timer/Counter 0, 2

Timer/Counter 0 and Timer/Counter 2 are identical.

Timer/Counter 0/2 is a 16 bit timer/counter with 12 bit pre-scaler and can operate as interval and event counter, as digital modulator or as clock divider. Timer 0/2 is also suitable as alternative clock source for the immobilizer interface unit and digital modulator.

Timer 0/2 has two operating modes, auto-reload mode and single shot mode. For auto-reload mode, a 16 bit reload register is provided (see <u>Figure 33</u>).

Different clock sources can be applied (RCCLK/2, XCLK, TMUX0CLK, TMUX1CLK). The timer can run with the undivided clock to achieve a best possible resolution even with slow clock sources.

If Timer 0/2 reaches the zero value, an interrupt is generated and a control line (TxLINE) can be set, cleared or toggled. This allows the creation of a synchronized digital bit stream or a divided clock output. The output TxLINE of Timer 0/2 is connected to selected I/O ports and it is available as capture input for Timer 1.



The timer starts by loading the reload value from register TxRLD into register TxREG. Afterwards, it counts down automatically. Reaching the zero value, timer register TxREG is reloaded with the value from reload register TxRLD, an interrupt request is generated and other peripheral functions are triggered.

### 8.10 Timer/Counter 1

Timer 1 is an 8/16 bit timer with 12 bit prescaler and is intended as interval and event counter for general purpose applications, as demodulator or signal generator and modulator. Together with Timer 0 it can be used as versatile clock measurement and/or trimming unit. Timer 1 features four operating modes (see Table 7).

**Table 7. Operating Modes** 

| Mode | Mode description                                                                                                                                 |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 16 bit timer register with 16 bit compare and 16 bit capture register                                                                            |
| 1    | 16 bit timer register with 16 bit compare and 16 bit capture register in single shot operation                                                   |
| 2    | 8 bit timer register with two 8 bit compare and two 8 bit capture registers                                                                      |
| 3    | 8 bit timer register with one 8 bit compare register, two 8 bit capture registers and one 8 bit guard time register for capture event processing |

In all modes, an interrupt is generated if a compare event or a capture event is generated. Further, a reset upon capture and/or compare event is selectable. A capture event can be triggered on the signals rising edge, falling edge or on both signal edges, dependent on the configuration.

The input signal which is used as capture source is sampled with the gated timer clock T1CLK. Two samples are necessary to decide whether the input has a rising or falling edge. Thus, the low and the high pulse of this signal shall be longer than 1/T1CLK in order to be properly processed.

When selected, the capture mechanism is only active, if the timer is running. The first sample after start is discarded and the capture logic is initialized instead, i.e. no capture event will be generated, even if the first sample after start is different to the last sample of the previous run.

### 8.10.1 Operating modes

#### 8.10.1.1 Mode 0

In Mode 0 Timer 1 is a synchronous 16 bit timer / counter with 12 bit prescaler, providing a 16 bit compare and a 16 bit capture register. The timer is operating continuously in auto reload mode, thus allowing generating a divided clock output at an I/O port. On a timer event, a control line or an I/O pin can be set, cleared or toggled (see Figure 34).

The timer register T1REG is implemented as incrementing counter and its content is continuously compared to the buffered compare value T1CMPSync. If both registers match an interrupt request is generated and the peripheral functions are triggered.

T1REG is cleared automatically, if selected. The compare register T1CMP has an internal synchronization stage, ensuring safe operation even if the value of T1CMP is changed when the timer is running.



#### 8.10.1.2 Mode 1

Mode 1 has the same properties as Mode 0 with the exception that the timer automatically stops when the first compare match occurs. If bit T1RSTCMP is set, the timer register is cleared when the timer stops.

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

#### 8.10.1.3 Mode 2

In Mode 2, Timer 1 is operating as 8 bit timer / counter with 12 bit prescaler, providing two 8 bit compare and two 8 bit capture registers.

Mode 2 is intended to generate flexible bit sequences and PWM signals. Both 8 bit timer registers T1REGL and T1REGH run in parallel. It is recommended to clear the timer register prior to start to ensure that both timer registers contain the same value (see Figure 35).



With the two compare registers T1CMPL and T1CMPH it is possible to select two different values. When register T1REGH matches T1CMPH the output line T1LINE is set, whereas it is cleared upon a match between T1REGL and T1CMPL. If bit T1RSTCMP is set, it is possible to generate a PWM signal with variable pulse length and duty cycle.

A match between T1REGL and T1CMPL generates a compare interrupt request.

If both registers T1CMPL and T1CMPH match at the same time T1CMPL has priority. The reset signal upon compare is derived from T1REGL for both timer registers.

The capture interrupt is generated, if T1CAPL is loaded.

It is possible to generate a pulse position like bit sequence by use of the output signal of an additional timer as capture source. If the reset upon capture feature is used this

defines the period. With T1CMPL and T1CMPH it is possible to place a single pulse within this interval.

#### 8.10.1.4 Mode 3

As in Mode 2, in Mode 3 Timer 1 is operating as 8 bit timer / counter with 12 bit prescaler, providing two 8 bit compare and two 8 bit capture registers.

The capture event processing with programmable guard time is useful for signal despiking and debouncing as well as for convenient signal demodulation.

The timer is running in 8 bit mode with T1REGL as main timer register. Both capture registers T1CAPL and T1CAPH are connected to T1REGL. A match between T1REGL and T1CMPL generates a compare interrupt request. A capture interrupt is generated, if T1CAPL is loaded. With the help of the two capture registers continuous pulse interval, pulse width and duty cycle measurements can be realized, allowing the implementation of an efficient pulse width demodulator with time-out notification (see Figure 36).



It is possible to specify a guard time after every capture event or signal transition. This is useful if the timer is used to demodulate noisy signals. Only the first transition triggers the capture logic. Any other signal transition is ignored until the guard time elapses.

# 8.11 Watchdog timer

The device incorporates a watchdog timer to recover the system from application program deadlocks. This avoids that the connected battery is unnecessarily discharged.

The watchdog timer is active when the device is supplied from the battery (BATTERY state), while it is disabled when the device is supplied from the LF field (LF FIELD state). The watchdog timer stops automatically in debug mode.

If the watchdog timer is active and not periodically restarted, a time-out event forces the device from the BATTERY state into the LF FIELD state and generates a device reset. If the watchdog time-out event is configured as wake-up source, the device switches back to the BATTERY state, executes the boot routine and continues with the program execution. Please refer to Section 8.1.2.2 to determine the device behavior in case an LF wake-up event is pending after the watchdog time-out reset.

If the watchdog time-out event is not configured as wake-up source, the system behavior after the watchdog time-out reset depends on the field supply condition and the voltage at pin VDDC. The device may continue program execution, starting with the boot routine, as long as the field supply is sufficient.

A battery buffered flag indicates a previous watchdog time-out event and, as a potential device wake-up source, is evaluated by the boot routine.

The clock for the watchdog timer is derived from the auxiliary RC oscillator and runs at a frequency of  $1/T_{REF,LF}$ . The watchdog timer consists of a 16 bit incrementing main timer with 11 bit prescaler. The timeout is selectable in 16 steps from approximately 16 ms to 537 s. The selected time-out value can be locked.

In single shot mode, the clearing of the watchdog is prevented, thus the application shall finish prior to the selected fixed watchdog time-out. This mode is intended for applications which do not handle the watchdog at all.

# 8.12 I/O ports

# 8.12.1 I/O port functions

The device incorporates three I/O ports—P1, P2, and P3—with up to 8 independently configurable bidirectional port pins per port. All I/O port pins can be controlled individually.

### Features:

- User configurable push-pull output or digital input in BATTERY state
- Digital input in POWER OFF state
- All port pins have port wake-up and port interrupt capabilities
- Two fail-safe port wake-up pins P10 and P11
  - Permanent pull-up resistor in input mode
  - Pull-up resistor disabled in output mode
  - Two different pull-up strengths: strong (R<sub>PU STR</sub>) and weak (R<sub>PU WK</sub>)
  - Port wake-up and port interrupt on high to low transition

NCF215A\_NCF215B\_1.0

- Standard port pins (all pins except P10, P11)
  - User configurable pull-up or pull-down resistor in input mode; resistors can be fully disabled
  - Pull-up/pull-down resistor disabled in output mode
  - Two different pull-up strengths: strong (R<sub>PU STR</sub>) and weak (R<sub>PU WK</sub>)
  - User configurable port wake-up and port interrupt on high to low or low to high transition or port wake-up and port interrupt can be disabled
- VBAT buffered pull-up/pull-down resistor settings and port wake-up configuration—port configuration is maintained in POWER OFF state
- Selected port pins are shared with digital and/or analogue alternative port function
- Very weak pull-up resistors (R<sub>PU\_MD1</sub>, R<sub>PU\_MD2</sub>, R<sub>PU\_MD3</sub>) at pin P21\_MD for use with an external motion sensor

# 8.12.2 Port wake up

The port wake up logic can wake up the device from POWER OFF state or triggers a corresponding interrupt request during program execution. The wake-up feature is supported by all I/O pins. A port wake up from POWER OFF state transits the device to the BATTERY state. If the device is field supplied (LF FIELD state), the port wake-up information is stored and can be used for branch decision in the boot routine. For all wake-up ports, the wake-up mono-flop is triggered for the specified time  $t_{PSMF}$  in input mode and disabled if the port operates in output mode. Due to spurious events, the port wake-up mono-flop can be triggered if the direction of a port pin changes.

For P10 and P11, the port wake-up is sensitive at high to low transitions of the port pin. These ports feature permanent pull-up resistors in input mode. The pull-up resistor can be configured between strong and weak for every port pin separately. The wake-up mono-flop is enabled, if the port pin is in input mode. Due to this, P10 and P11 support a fail-safe wake-up from POWER OFF state regardless of the setting of any battery supplied control register. It is strongly recommended that every application uses at least one of these two ports for wake-up generation in order to avoid deadlock situations if the battery supplied registers are not correctly configured.

All other port pins except P10 and P11 feature a selectable pull-up (weak or strong) or pull-down resistor and a user selectable wake-up either on high to low or low to high transition of the port. The wake-up on low to high transition of the port can be used by the application to detect the release of a button. Either the internal pull-up resistor or an external pull-up device shall be used for correct operation. If a port pin is needed as general purpose pin and not as button input it is possible to disable the wake-up function.

### 8.13 LED driver

The NCF215A / NCF215B features an integrated LED driver to directly drive an external LED connected to VBAT. Port P17\_LED can be configured as a current sink to drive an LED without the need for external current limitation or pull-up resistors.

The LED driver supports 12 different current settings in two different ranges - low and high. The low range supports 8 steps with an LED drive current ranging from 1 ×  $I_{LED\_STEP\_L}$  to 8 ×  $I_{LED\_STEP\_L}$  and the high range 4 steps ranging from 5 ×  $I_{LED\_STEP\_H}$  to 8 ×  $I_{LED\_STEP\_H}$ .

### 8.14 SPI 0 and 1

The NCF215A / NCF215B provides two identical synchronous, full duplex or half duplex serial peripheral interfaces SPI 0 and SPI 1 (SPI 0/1) with a baud rate selectable between 125 kHz and 4 MHz (with 8 MHz clock). The SPI 0/1 interfaces can be used to connect the PCx7900 (FraNTIC), PQx7980/81 (LoPSTer) or NCK2984 (MantraF). In full duplex mode, each interface uses three port pins, SCKx (serial clock), SDOx (serial data output master) and SDIx (serial data input master). Configuring the SPI 0/1 interfaces in half duplex mode, each interface requires two port pins SCKx and SD(I)Ox by sharing the data line for serial data input and output.

The SPI 0/1 interfaces allow 1 to 8 bit data transfer and provide double buffered operation with separate receive and transmit registers. The clock polarity, clock phase and shift direction (left or right) is configurable. The SPI 0/1 data transfer can be controlled via interrupt processing.

The SPI 0/1 controller supports a master mode, where the master provides the serial clock SCKx. An SPI 0/1 slave mode is not provided. It is possible to connect different slaves to the single bus, but only one slave at the time can communicate with the master. Hence, different slaves shall be enabled with separate slave select signals. The slave select signals must be implemented with general purpose I/O pins and must be controlled by the application program.

The controller supports also a modified SPI 0/1 communication in a pseudo slave mode or externally clocked master mode. In this mode the clock is derived from the slave, while the NCF215A / NCF215B communication control is still in the responsibility of the master device. The pseudo slave mode supports either full duplex or half duplex mode. This mode can be used to implement a software controlled SPI 0/1 slave mode and is optimized for interfacing with PCx7900 (FraNTIC) and PQx7980/81 (LoPSTer).

# 8.14.1 Interaction with I/O port interface

The SPI 0/1 block interacts with 2 (half duplex mode) or 3 (full duplex mode) I/O pins, when enabled.

### 8.14.1.1 SDIx

In full duplex mode, the SDIx port is configured as input. If an internal pull-up/pull-down resistor is selected, it is active.

In half duplex mode, the SDIx port is not controlled by the SPI 0/1 block and can be used as standard I/O.

# 8.14.1.2 SDOx or SD(I)Ox

In both full duplex mode and half duplex transmit mode, the SDOx or SD(I)Ox port is configured as output. The values of the corresponding port output and direction flags are ignored. If no transfer is active the port drives the value stored in the output flip-flop, which in general corresponds to the last transmitted bit.

In half duplex receive mode, the SD(I)Ox port is configured as input. If an internal pull-up/pull-down resistor is selected, it is active. If the application switches between half duplex transmit mode and receive mode the port direction is changed automatically.

#### 8.14.1.3 SCKx

In master mode, the SCKx port is configured as output. The values of the corresponding port output and direction flags are ignored. If no transfer is active the port drives the value selected with the clock polarity bit SPIxCLKPOL.

In pseudo slave mode, the SCKx port is configured as input. If an internal pull-up/pull-down resistor is selected, it is active.

# 8.15 General purpose A/D converter

The NCF215A / NCF215B has a Successive Approximation Analog to Digital Converter (ADC) which can be used to measure voltage levels (battery voltage or external voltage levels) and temperature. The ADC is optimized regarding conversion time and overall power consumption. It supports automatic averaging over a configurable number of consecutive measurements.

# 8.15.1 Battery voltage measurement

The NCF215A / NCF215B features battery voltage measurement to analyze and track the condition and life cycle status of the battery.

The voltage at pin VBAT is internally scaled to match with the internal reference voltage for the A-D conversion.

### 8.15.2 Temperature measurement

The NCF215A / NCF215B contains a built-in temperature measurement unit to get feedback of the environmental conditions of the device.

The internal reference voltage is scaled to match with the output voltage of the temperature sensor.

### 8.15.3 External voltage measurement

The NCF215A / NCF215B in package HVQFN40 features an external voltage measurement for voltage levels applied between P16 (positive input) and P11, P15 or P32 (negative input).

Three different voltage references are available for the external voltage measurement to exploit the dynamic range of the ADC in a best possible way. The reference voltages are VBAT, V<sub>ADC,REF</sub> or an external reference applied at pins P17\_LED and P12.

# 8.16 AES calculation unit

The devices which support built-in WFS-5d based transponder emulations employ the AES co-processor unit for hardware accelerated device authentication, message encryption and rolling code generation.

The hardwired AES co-processor provides encryption with a fixed secret key length of 128 bits and forward encryption.

# 8.17 Random number generator

The device features a random number generator for seed generation of AES calculations.

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved

The random number generator can be used as non-deterministic random number generator (NRNG) as well as pseudo random number generator (PRNG). All generated random numbers have a size of 16 bits.

The NRNG is also suitable to generate a seed for the PRNG for fast generation of subsequent random numbers.

# 8.18 Registers for mathematical/logical operations

# 8.18.1 Bit swap register BITSWAP

The bit swap register BITSWAP is provided to change the bit order of a byte. A byte is written to register BITSWAP first. After writing, it is swapped. If it is read again from the same location, the bit order is reversed.

### 8.18.2 Bit count register (parity generator) BITCNT

The bit count register BITCNT counts the number of bits being '1' in an input byte or input word.

The list below provides examples for tasks that can be accomplished with this register:

- · Determine the parity of a byte/word
- · Check a data byte/word versus a known bit mask
- · Determine whether a byte is fully set
- · Determine whether a word is fully set

### 8.18.3 Generic CRC register

The NCF215A / NCF215B supports a generic, fully configurable CRC register with the following features:

- Configurable CRC length from 1 to 16 bits (CRC1 to CRC16)
- · Configurable CRC polynomial
- · Configurable CRC start value
- · Configurable input data bit width between 1 and 8 bits
- Support for LSBit/MSBit first and right/left aligned input data

The CRC register is intended for CRC generation and CRC checking tasks. The CRC calculation is executed in one instruction cycle regardless of the selected input data bit width.

### 8.18.4 CRC8 register

The NCF215A / NCF215B supports an 8 bit CRC generator for backward compatibility with WFS-5d transponder applications and user defined RKE frames. The generator is based on the polynomial  $x^8 + x^2 + x + 1$  and it processes a complete input data byte in one instruction cycle.

# 8.19 Motion sensor interface

The device provides the capability to operate with an external MEMS type motion sensor (e.g. FXLS8962AF) or an external mechanical motion sensor component (rolling ball movement sensor) via the dedicated GPIO pin P21\_MD. The main anticipated use of

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved

this feature is to deactivate the LF active interface if the key has not been moved for a specific period of time. The primary benefits of this feature are:

- Reduction in standby current when the key is known to be inactive, leading to increased battery life and/or smaller batteries
- · Increased resistance against relay station attacks

### 8.19.1 Operation with a MEMS sensor

The motion sensor interface is optimized for operation with NXP's MEMS sensor FXLS8962AF. The MEMS sensor can be connected with the one-wire interface or, if wanted, with an additional SPI interface to support extended configuration possibilities of the MEMS sensor.

The motion sensor interface supports the following functions in conjunction with the MEMS sensor:

- Autonomous operation in the VBATREG supply domain
- Detection of interrupt pulses from the MEMS sensor at pin P21 MD
- Automatic pulse length evaluation to distinguish between motion detect and boot pulses
- Configurable length of motion absent detection
- Configurable device wake-up and interrupt control for motion absence detection and boot pulse detection

After motion absence detection, the motion sensor interface can be deactivated to save power. A new motion detection pulse from the MEMS sensor is then handled via the standard port wake-up function of P21\_MD.

# 8.19.2 Operation with a mechanical sensor

It is assumed that the external mechanical motion sensor behaves like a digital switch and the rest position may be either open or closed.

The motion sensor interface supports the following functions in conjunction with the mechanical sensor:

- · Autonomous operation in the VBATREG supply domain
- Internal switchable pull-up resistor and pull-down resistor at P21 MD
- Optional operation with an external pull-up resistor
- Detection of rising and falling edges on P21 MD
- Configurable length of motion absent detection (i.e. no edge detected at P21\_MD)
- Configurable device wake-up and interrupt control for motion detection (Motion event) and motion absence detection (No-motion event)

# 8.20 User data registers

The NCF215A / NCF215B provides 16 user registers, 8 of which are supplied by the unregulated battery supply VBAT and the other 8 by the regulated battery supply VBATREG. Each user register has a length of one byte.

These user registers keep their content during RISC power-down mode and can be accessed for customer applications.

NCF215A\_NCF215B\_1.0

### 8.21 Device modes

The NCF215A / NCF215B features the Device Modes

- VIRGIN
- INIT
- PROTECTED
- TAMPERED

The Device Modes affect the overall device behavior, the Monitor and Download Interface operation and the user ability to access the EEPROM and EROM. A Device Mode is controlled by a set of configuration bytes, which are located in the EEPROM.

The configuration bytes may not be altered by the user directly, instead the corresponding Monitor and Download Interface command has to be used.

### 8.21.1 **VIRGIN**

After manufacturing, the device operates in VIRGIN mode, enabling extended device test and device configuration. Finally, NXP forces the device into INIT mode and the VIRGIN mode is irreversibly locked in order to ensure it cannot be activated again.

#### 8.21.2 INIT

When the device is supplied from NXP, it is configured in INIT mode by default.

The INIT mode shall be used during software development only. The Monitor and Download Interface is fully operational, enabling the customer to initialize the EEPROM and EROM as desired for the application.

To protect the EEPROM and EROM from readout and to disable the debug features, the device shall be forced into PROTECTED mode.

Leaving the device in INIT mode may cause the device to execute a software break, in case a stop command is detected at pin MSDA (for details see [2]). Such a command would terminate execution of the application program and would call the built-in debug program. In this case, execution of the application program is interrupted until a proper debug command is issued or a device reset is applied.

### 8.21.3 PROTECTED

In the moment the device is set into PROTECTED mode, the EEPROM and EROM are protected against altering and readout via the Monitor and Download Interface, and the debug features are disabled. The PROTECTED mode has to be used during system testing and in the final application.

The device may be forced into INIT mode again by issuing a corresponding command via the Monitor and Download Interface. This command sets the EEPROM and the EROM to a predefined state before the INIT mode is resumed. Hence, all application related EEPROM data and the EROM based application program are discarded. In case this sequence does not complete successfully, the device enters TAMPERED mode.

#### **8.21.4 TAMPERED**

The TAMPERED mode is entered temporarily during the sequence that forces the device from PROTECTED mode back into INIT mode. If this sequence does not complete successfully, the TAMPERED mode is entered.

The device may be forced into INIT mode by again issuing a corresponding command via the Monitor and Download Interface. This command sets the EEPROM and the EROM to a predefined state first, before the INIT mode is resumed. Hence, all application related EEPROM data and the EROM based application program are discarded. In case this sequence does not complete successfully, the device remains in TAMPERED mode until a new attempt is made.

# 8.22 System routines

### 8.22.1 Boot routine

The ROM based boot routine is called immediately after a device reset. A device reset can be forced either by a Port Wake-Up condition or a LF Field Reset or can be interrogated by the application program.

The boot routine executes a sequence of instructions to evaluate the device mode and configures the device, e.g. determines the supply condition, evaluates device protection flags, calls transponder emulation modes according to the EEPROM configuration and passes control to the application code accordingly.

The boot routine has to process information about the presence of LF field and battery supply. Further, the boot routine evaluates wake-up events initiated by pressed buttons or the interval timer.

### 8.22.2 Transponder emulation

The NCF215A / NCF215B features a set of functions to emulate the WFS-5d transponder protocol. The transponder emulation is called directly from the boot routine or it can be called from the application program with a system call (SYS instruction, [3]).

### 8.22.3 Monitor and download interface

The in-circuit Monitor and Download Interface is intended for non-intrusive debugging during application program development. The interface allows manipulating the embedded peripherals and provides means to initialize the EEPROM and EROM. It is implemented as two-wire serial interface using the dedicated pins MSDA and MSCL.

The Monitor and Download Interface contains a 16 Bit Real Time Monitor containing Watches. Besides several HW/SW Break Points and single step operation, the interface contains an HW accelerator and allows autonomous operation.

The majority of the features provided by the Monitor and Download Interface are available only, if the device is set into INIT mode, which is the factory default setting. When performing system tests and field trials, the device shall be set to PROTECTED mode. Latter one locks the EEPROM and EROM content, protecting it against alteration and read out, as well as disables the debug features. The device may be forced back into INIT mode by a dedicated monitor command, which will set the EEPROM and EROM to a predefined state.

A detailed description about the operation and the command set of the Monitor and Download interface is given in [2].

# **Characterization information**

# 9.1 Limiting values

Table 8. Limiting values [1]

In accordance with the Absolute Maximum Rating System (IEC 60134)

| Symbol                 | Parameter                                                                           | Conditions |     | Min   | Max                   | Unit |
|------------------------|-------------------------------------------------------------------------------------|------------|-----|-------|-----------------------|------|
| T <sub>amb</sub>       | Operating temperature                                                               |            |     | -40   | 85                    | °C   |
| T <sub>sto</sub>       | Storage temperature                                                                 |            | AZY | -55   | 125                   | °C   |
| V <sub>max,BAT</sub>   | Voltage at any VBAT pin to VSS                                                      |            | 1   | -0.3  | 3.6                   | V    |
| $V_{\text{max,IO}}$    | Voltage at any general purpose I/<br>O pin Pxx, pins MSDA, MSCL, and<br>TEST to VSS |            | [2] | -0.3  | V <sub>BAT</sub> +0.3 | V    |
| $V_{\text{max,IN}}$    | Voltage at pins IN1P, IN1N, IN2P, IN2N, IN3P, IN3N, and VDDC to VSS                 |            | [3] | -0.5  | 7.5                   | V    |
| $V_{\text{max,LFA}}$   | Voltage at pin VLFA to VSS                                                          | 4          |     | -0.3  | 1.95                  | V    |
| V <sub>max,XT32K</sub> | Voltage at pins XT32K1 and XT32K2 to VSS                                            | 2,0        | 6   | -0.3  | 3.6                   | V    |
| V <sub>max,TEST1</sub> | Voltage at pin TEST1 to VSS                                                         |            |     | -0.05 | 0.05                  | V    |
| I <sub>peak,IN</sub>   | Peak input current for pins IN1P, IN1N, IN2P, IN2N, IN3P and IN3N                   | 72/        |     |       | ±30                   | mA   |
| I <sub>peak,IO</sub>   | Peak output current for any general purpose I/O pin Pxx, pins MSDA and MSCL         | 7 2 5      |     |       | ±15                   | mA   |
| I <sub>latch-up</sub>  | Latch-up current                                                                    | 677        | [4] | ±100  |                       | mA   |
| V <sub>ESD,HBM</sub>   | ESD, human body model                                                               |            | [5] | ±4    |                       | kV   |
| V <sub>ESD,CDM</sub>   | ESD, charged device model                                                           |            | [6] | ±500  |                       | V    |
| P <sub>diss</sub>      | Power dissipation                                                                   | 7.0        |     |       | 120                   | mW   |

Proper device operation outside the characteristic values specified under <u>Section 9.3</u> and <u>Section 9.4</u> is not implied and such operation may lead to unpredictable device behavior, causing permanent alterations of the device state, memory content or characteristics.

<sup>3.6</sup> V must not be exceeded under any circumstances.

Due to device concept and design, IN1P, IN1N, IN2P, IN2N, IN3P and IN3N may show a higher peak voltage during normal device operation, caused by a [2] [3] corresponding input signal applied to the LF input pins.

<sup>[4]</sup> 

<sup>[5]</sup> 

According to AEC-Q100-004 According to AEC-Q100-002 According to AEC-Q100-011

# 9.2 Recommended operating conditions

Table 9. Recommended operating conditions

| Symbol               | Parameter               | Conditions                                     |     | Min                 | Тур   | Max | Unit |
|----------------------|-------------------------|------------------------------------------------|-----|---------------------|-------|-----|------|
| T <sub>amb</sub>     | Ambient temperature     |                                                |     | -40                 | 25    | 85  | °C   |
| $V_{BAT}$            | Battery supply voltage  | LF FIELD state (transponder operation)         | [1] | 0                   |       | 3.6 | V    |
|                      |                         | BATTERY state                                  |     | 2.0                 | 3.0   | 3.6 | V    |
|                      |                         | POWER OFF state (LF active receiver operation) | 4   | 2.0                 | 3.0   | 3.6 | V    |
| V <sub>BAT_EXT</sub> | Extended battery supply | BATTERY state                                  | [2] | $V_{BO,VBA}$        | T_EXT | 2.0 | V    |
|                      | voltage range           | POWER OFF state (LF active receiver operation) | [2] | V <sub>BO,VBA</sub> | T_EXT | 2.0 | V    |

External measures for reverse battery connection must be applied to ensure transponder operation. When the device is operated in the extended battery supply voltage range, the characteristics can deviate from the values given in Section 9.3 and Section 9.4, unless these characteristics are explicitly specified for the extended supply voltage range. [1] [2]

# 9.3 Static characteristics

#### **Table 10. Static characteristics**

 $T_{amb}$  = -40 to +85 °C,  $V_{SS}$  = 0 V,  $V_{BAT}$  = 3.0 V,  $f_{C\_LF}$  = 125 kHz,  $T_0$  = 1/ $f_{C\_LF}$ ,  $C_{VDDC}$  = 22 nF connected between pins VDDC and VSS.

Unless otherwise specified.

| Symbol                                 | Parameter                                                                                               | Conditions                                                      |                    | Min       | Тур   | Max  | Unit |
|----------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------|-----------|-------|------|------|
| LF FIELD stat                          | e (transponder operation)                                                                               |                                                                 |                    |           |       |      |      |
| $V_{BAT}$                              | Battery supply voltage                                                                                  |                                                                 | [1]                | 0         |       | 3.6  | V    |
| I <sub>IN_LF</sub>                     | Coil input peak current                                                                                 | I <sub>IN</sub>                                                 |                    | 77        | . 0   | 15   | mA   |
| MI <sub>WR_LF</sub>                    | Minimum modulation index, write direction                                                               | $V_{\text{IN-HIGH}} = 5 V_{p}$ ,<br>$T_{\text{TMOD}} = 8 T_{0}$ | [2]                |           | 100   | 95   | %    |
| V <sub>DDC_LF</sub>                    | Rectified supply voltage                                                                                | I <sub>IN</sub>   = 150 μA                                      |                    |           |       | 5.7  | V    |
| V <sub>THR,FDLF-VIN</sub>              | LF field detect threshold voltage, (V <sub>IN</sub> , peak), rising threshold, flagged in VDD domain    | V <sub>INx+,peak</sub>  ,  V <sub>INx-,peak</sub>               |                    | 2.1       | 2.5   | 2.9  | V    |
| V <sub>THR,FDLF</sub> -<br>VIN_HYST    | LF field detect threshold voltage, (V <sub>IN</sub> , peak), hysteresis, flagged in VDD domain          | V <sub>INx+,peak</sub>  ,  V <sub>INx-,peak</sub>               | [3]                |           | 500   |      | mV   |
| V <sub>THR,FD_ATIC</sub> -             | LF field detect threshold voltage, (V <sub>IN</sub> , peak), rising threshold, flagged in VFLDLF domain | V <sub>INx+,peak</sub>  ,  V <sub>INx-,peak</sub>               |                    | 2.20      | 2.75  | 3.05 | V    |
| V <sub>THR,FD_ATIC</sub> -<br>VIN_HYST | LF field detect threshold voltage, (V <sub>IN</sub> , peak), hysteresis, flagged in VFLDLF domain       | V <sub>INx+,peak</sub>  ,  V <sub>INx-,peak</sub>               | [4]                |           | 150   |      | mV   |
| Device execut                          | tes from ROM (transponder emulation                                                                     | on), V <sub>DDC_LF</sub> = 3.0 V                                |                    |           |       |      |      |
| I <sub>CC_LF_R</sub>                   | Supply current (wait for command)                                                                       | 29 1                                                            | [5]                |           | 20    | 40   | μA   |
| Device execut                          | tes from EROM (transponder applica                                                                      | ation, EROM module 1 of                                         | f), V <sub>C</sub> | DC_LF = 3 | 3.0 V |      |      |
| I <sub>CC_LF_2M</sub>                  | RUN mode, main RC oscillator as<br>CPU clock source,<br>f <sub>CPU</sub> = 2 MHz                        | 7 %                                                             | [5]                |           | 360   | 410  | μА   |
| I <sub>CC_LF_500k</sub>                | RUN mode, auxiliary RC oscillator as CPU clock source, f <sub>CPU</sub> = 500 kHz                       | 3                                                               | [5]                |           | 90    | 110  | μΑ   |
| I <sub>CC_LF_IDLE</sub>                | IDLE mode, auxiliary RC oscillator as clock source, f <sub>CPU</sub> = 500 kHz                          | P.                                                              | [5]                |           | 35    | 55   | μА   |
| POWER OFF                              | state (battery supply for LF active re                                                                  | ceiver)                                                         | 1                  | -         | 1     | 1    |      |
| $V_{BAT}$                              | Battery supply voltage                                                                                  |                                                                 |                    | 2         | 3     | 3.6  | V    |
| I <sub>QQ_OFF</sub>                    | Quiescent current (VBATREG regulator off)                                                               |                                                                 |                    |           | 0.35  | 2.2  | μΑ   |

| Symbol                                                                                                                 | Parameter                                                                                                                         | Conditions                | Min       | Тур  | Max  | Unit |
|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------|------|------|------|
| IQQ_PD                                                                                                                 | Quiescent current with LF active receiver in power-down (VBATREG regulator on, 32 kHz crystal oscillator off, DCDC converter off) |                           |           | 0.45 | 2.7  | μΑ   |
| I <sub>QQ_XO32K</sub>                                                                                                  | Quiescent current with 32 kHz                                                                                                     | T <sub>amb</sub> = -40 °C |           |      | 3.1  | μΑ   |
|                                                                                                                        | (VBATREG regulator on, interval                                                                                                   | T <sub>amb</sub> = 25 °C  |           | 1.0  | 3.1  | μΑ   |
|                                                                                                                        |                                                                                                                                   | T <sub>amb</sub> = 85 °C  |           |      | 3.9  | μΑ   |
| QQ_IT                                                                                                                  | Quiescent current with activated                                                                                                  | T <sub>amb</sub> = -40 °C | 40        |      | 3.2  | μΑ   |
|                                                                                                                        | interval timer (VBATREG regulator on 32 kHz                                                                                       | T <sub>amb</sub> = 25 °C  |           | 1.1  | 3.2  | μΑ   |
| (VBATREG regulator on, 32 kl<br>crystal oscillator on, interval tin<br>on, real-time clock off, DCDC<br>converter off) | crystal oscillator on, interval timer on, real-time clock off, DCDC                                                               | T <sub>amb</sub> = 85 °C  | 7 .       |      | 4.0  | μА   |
| IQQ_DCDC                                                                                                               |                                                                                                                                   | T <sub>amb</sub> = -40 °C |           | 2.4  | 4.8  | μΑ   |
|                                                                                                                        | DCDC converter (VBATREG regulator on, 32 kHz                                                                                      | T <sub>amb</sub> = 25 °C  |           | 2.7  | 4.7  | μΑ   |
|                                                                                                                        | crystal oscillator on, LFA PLL on, interval timer and real-time clock off)                                                        | T <sub>amb</sub> = 85 °C  | 3         | 3.9  | 5.8  | μΑ   |
| QQ_LFACT_G1M                                                                                                           | Quiescent current LF active receiver application configuration, gain mode G1, MMF                                                 | T <sub>amb</sub> = -40 °C | <b>YO</b> | 5.1  | 8.9  | μΑ   |
|                                                                                                                        |                                                                                                                                   | T <sub>amb</sub> = 25 °C  | 2         | 5.9  | 7.9  | μΑ   |
|                                                                                                                        | (interval timer and real-time clock off)                                                                                          | T <sub>amb</sub> = 85 °C  | )         | 7.8  | 10.5 | μΑ   |
| QQ_LFACT_G3M                                                                                                           | Quiescent current LF active receiver                                                                                              | T <sub>amb</sub> = -40 °C |           | 5.7  | 9.6  | μΑ   |
|                                                                                                                        | application configuration,<br>gain mode G3, MMF                                                                                   | T <sub>amb</sub> = 25 °C  |           | 6.6  | 8.6  | μΑ   |
|                                                                                                                        | (interval timer and real-time clock off)                                                                                          | T <sub>amb</sub> = 85 °C  |           | 8.6  | 11.2 | μΑ   |
| QQ_LFACT_D1M                                                                                                           | Quiescent current LF active receiver                                                                                              | T <sub>amb</sub> = -40 °C |           | 4.5  |      | μΑ   |
|                                                                                                                        | application configuration, desensitization mode D1, MMF                                                                           | T <sub>amb</sub> = 25 °C  |           | 5.3  |      | μΑ   |
|                                                                                                                        | (interval timer and real-time clock off)                                                                                          | T <sub>amb</sub> = 85 °C  |           | 7.1  |      | μΑ   |
| QQ_LFACT_D2M                                                                                                           | Quiescent current LF active receiver                                                                                              | T <sub>amb</sub> = -40 °C |           | 4.4  |      | μΑ   |
|                                                                                                                        | application configuration, desensitization mode D2, MMF                                                                           | T <sub>amb</sub> = 25 °C  |           | 5.2  |      | μΑ   |
|                                                                                                                        | (interval timer and real-time clock off)                                                                                          | T <sub>amb</sub> = 85 °C  |           | 7.0  |      | μΑ   |
| ΔI <sub>QQ_MSI</sub>                                                                                                   | Delta quiescent current when                                                                                                      |                           | [6]       |      |      |      |
|                                                                                                                        | Motion Sensor Interface is enabled                                                                                                | T <sub>amb</sub> = -40 °C |           |      | 0.6  | μΑ   |
|                                                                                                                        | 2, 0,                                                                                                                             | T <sub>amb</sub> = 25 °C  |           | 0.05 | 0.3  | μA   |
|                                                                                                                        | 0',0'7                                                                                                                            | T <sub>amb</sub> = 85 °C  |           |      | 0.6  | μA   |
| BATTERY state                                                                                                          | (battery supply)                                                                                                                  | 1                         |           | 1    | 1    |      |
| √ <sub>BAT</sub>                                                                                                       | Battery supply voltage                                                                                                            |                           | 2         | 3    | 3.6  | V    |

NCF215A\_NCF215B\_1.0

| Symbol                     | Parameter                                                                                                                                                               | Conditions                               |     | Min | Тур | Max  | Unit |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----|-----|-----|------|------|
| BAT_R2M                    | RUN mode, main RC oscillator as<br>CPU clock source, f <sub>CPU</sub> = 2 MHz,<br>EROM turned off                                                                       |                                          |     |     | 200 | 255  | μА   |
| BAT_R500k                  | RUN mode, auxiliary RC oscillator<br>as CPU clock source,<br>f <sub>CPU</sub> = 500 kHz, EROM turned off                                                                |                                          |     |     | 40  | 60   | μА   |
| BAT_RIDLE                  | IDLE mode, auxiliary RC oscillator<br>as CPU clock source,<br>f <sub>CPU</sub> = 500 kHz, EROM turned off                                                               |                                          | ,   | O   | 20  | 35   | μА   |
| Device execute             | es from EROM (EROM module 1 off)                                                                                                                                        |                                          |     | 4   |     |      |      |
| I <sub>BAT_4M</sub>        | RUN mode, main RC oscillator as CPU clock source, $f_{CPU} = 4 \text{ MHz}$                                                                                             | É                                        |     |     | 550 | 665  | μА   |
| I <sub>BAT_2M</sub>        | RUN mode, main RC oscillator as<br>CPU clock source,<br>f <sub>CPU</sub> = 2 MHz                                                                                        | è                                        |     | 5   | 340 | 435  | μА   |
| I <sub>BAT_500k</sub>      | RUN mode, auxiliary RC oscillator<br>as CPU clock source,<br>f <sub>CPU</sub> = 500 kHz                                                                                 | 40                                       | 25  | 7   | 80  | 130  | μА   |
| BAT_IDLE                   | IDLE mode, auxiliary RC oscillator as CPU clock source, f <sub>CPU</sub> = 500 kHz                                                                                      | 756                                      | 5   |     | 35  | 48   | μА   |
| ΔI <sub>DD_RSSI</sub>      | RSSI supply current (RSSI analog frontend on, SDADCCLK and SD-ADC on, VDDA regulator and bandgap reference on, digital RSSI processing running), 1 LF channel selected  | 18 A A A A A A A A A A A A A A A A A A A | [7] |     | 3.5 | 4.2  | mA   |
| ΔI <sub>DD_RSSI_</sub> 3CH | RSSI supply current (RSSI analog frontend on, SDADCCLK and SD-ADC on, VDDA regulator and bandgap reference on, digital RSSI processing running), 3 LF channels selected | 31-40                                    | [7] |     | 4.8 | 6    | mA   |
| ΔI <sub>DD_ADC_4M</sub>    | Supply current ADC measurement (including VDDA regulator and bandgap reference), main RC oscillator as CPU clock source, f <sub>CPU</sub> = 4 MHz                       | Pp                                       | [7] |     | 230 | 310  | μΑ   |
| ΔI <sub>DD_TEMP</sub>      | Supply current temperature sensor                                                                                                                                       |                                          | [7] |     | 27  | 40   | μA   |
| ΔI <sub>DD_VBATSENS</sub>  | Supply current VBAT sensor for battery voltage measurement                                                                                                              |                                          | [7] |     | 46  | 65   | μΑ   |
| LF FIELD state             | or BATTERY state                                                                                                                                                        |                                          |     |     |     |      |      |
| ΔI <sub>DD_ULPRD</sub>     | Supply current ULP-EEPROM (Read)                                                                                                                                        | Single module                            | [7] |     |     | 2.75 | μΑ   |

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

| Symbol                    | Parameter                                                    | Conditions                                                                       |     | Min  | Тур  | Max  | Unit   |
|---------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------|-----|------|------|------|--------|
| ∆I <sub>DD_ULPPROG</sub>  | Supply current ULP-EEPROM (Erase/Write)                      | Single module                                                                    | [7] |      | 20   | 35   | μΑ     |
| ΔI <sub>DD_EROM2</sub>    | Static bias current for EROM module 2                        |                                                                                  | [7] |      | 15   | 20   | μΑ     |
| ΔI <sub>DD_MRC</sub>      | Supply current main RC oscillator                            |                                                                                  | [8] |      | 20   | 60   | μΑ     |
| ΔI <sub>DD_AES</sub>      | Supply current AES calculation unit                          | AESCLK = RCCLK                                                                   | [7] |      | 22   | 26   | μA/MHz |
| Power-on rese             | (POR) and brownout detectors                                 |                                                                                  |     |      |      |      |        |
| V <sub>POR</sub>          | Power-on reset falling threshold                             |                                                                                  |     | 1.25 | 1.30 | 1.35 | V      |
| $V_{BO,VDD}$              | VDD brownout falling threshold                               |                                                                                  | Á   | 1.43 | 1.50 | 1.57 | V      |
| V <sub>BO,VDDA</sub>      | VDDA brownout falling threshold                              |                                                                                  |     | 1.50 | 1.60 | 1.72 | V      |
| V <sub>BATPOR</sub>       | VBAT power-on reset falling threshold                        | E                                                                                |     | 1.35 | 1.55 | 1.80 | V      |
| $V_{BO,VBAT\_STD}$        | VBAT standard brownout falling threshold                     | C                                                                                |     | 2.20 | 2.30 | 2.40 | V      |
| $V_{BO,VBAT\_EXT}$        | VBAT extended brownout falling threshold                     | 1 3                                                                              |     | 1.90 | 1.95 | 2.00 | V      |
| V <sub>VBATIND</sub>      | Low battery indicator detection falling threshold            | 20                                                                               |     | 2.2  | 2.4  | 2.6  | V      |
| V <sub>VBATIND_HYST</sub> | Low battery indicator detection hysteresis                   | V 5 9                                                                            | 5   | 30   | 50   | 80   | mV     |
| R <sub>VBATIND</sub>      | Low battery indicator resistive load on VBAT                 | 7 4 5                                                                            |     | 100  | 150  | 300  | kΩ     |
| $V_{BO,VLFA}$             | VLFA brownout falling threshold                              |                                                                                  |     | 1.1  | 1.2  | 1.3  | V      |
| lmmobilizer / L           | F passive interface                                          |                                                                                  |     |      |      |      |        |
| C <sub>IN_PAS</sub>       | Effective differential input capacitance between INxP, INxN  | 125 kHz, $V_{IN}$ = 2 $V_{rms}$ , LF tuning capacitors off                       |     |      | 29   |      | pF     |
| R <sub>x+_LIN</sub>       | Input resistance at INxP, linear (standard LF modulator)     | V <sub>INx+</sub> = 0.5 V,<br>V <sub>INx-</sub> = 0 V,<br>V <sub>FLD</sub> = 3 V | [9] | 1.4  | 2.0  | 2.6  | kΩ     |
| $R_{x+\_LIN,strong}$      | Input resistance at INxP, linear (strong LF modulator)       | V <sub>INx+</sub> = 0.5 V,<br>V <sub>INx-</sub> = 0 V,<br>V <sub>FLD</sub> = 3 V | [9] | 300  | 550  | 700  | Ω      |
| R <sub>x+_NLIN</sub>      | Input resistance at INxP, non-linear (standard LF modulator) | V <sub>INX+</sub> = 1.5 V,<br>V <sub>INX-</sub> = 0 V,<br>V <sub>FLD</sub> = 3 V | [9] | 0.65 | 1.00 | 1.35 | kΩ     |
| R <sub>xLIN</sub>         | Input resistance at INxN, linear (standard LF modulator)     | V <sub>INx+</sub> = 0 V,<br>V <sub>INx-</sub> = 0.5 V,<br>V <sub>FLD</sub> = 3 V | [9] | 3.0  | 4.1  | 5.4  | kΩ     |
| R <sub>xLIN,strong</sub>  | Input resistance at INxN, linear (strong LF modulator)       | V <sub>INx+</sub> = 0 V,<br>V <sub>INx-</sub> = 0.5 V,<br>V <sub>FLD</sub> = 3 V | [9] | 300  | 550  | 700  | Ω      |
| V <sub>CLP-IN</sub>       | Input limiter clamp voltage                                  | I <sub>IN</sub> = ±15 mA                                                         |     | 5.8  | 6.7  | 7.8  | V      |

| Symbol                           | Parameter                                                                                      | Conditions                                                                                                |                      | Min | Тур  | Max   | Unit         |
|----------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------|-----|------|-------|--------------|
| -                                |                                                                                                | I <sub>IN</sub> = ±150 μA                                                                                 |                      | 5.5 | 6.4  | 7.6   | V            |
| Tuning capacit                   | or for LF interface                                                                            |                                                                                                           |                      |     | 7    |       |              |
| C <sub>STEP</sub>                |                                                                                                |                                                                                                           |                      |     | 2    |       | pF           |
| LF active inter                  | face                                                                                           |                                                                                                           |                      |     |      |       |              |
| C <sub>IN_ACT</sub>              | Effective differential input capacitance between INxP, INxN                                    | 125 kHz,<br>V <sub>IN</sub> ≤ 200 mV <sub>pp</sub> ,<br>LF tuning capacitors off                          |                      | 0   | 15   |       | pF           |
| R <sub>IN_ACT</sub>              | Effective differential input resistance between INxP, INxN                                     | 125 kHz,<br>V <sub>IN</sub> ≤ 200 mV <sub>pp</sub>                                                        | 1                    | Y   | 1.5  |       | ΜΩ           |
| V <sub>CLP_ACT-IN</sub>          | Input limiter clamp voltage                                                                    | I <sub>IN</sub> = ±15 mA                                                                                  |                      | 5.8 | 6.7  | 7.8   | V            |
|                                  |                                                                                                | I <sub>IN</sub> = ±150 μA                                                                                 |                      | 5.5 | 6.5  | 7.8   | V            |
| V <sub>SENS_G3M</sub>            | Sensitivity active protocol,<br>gain G3, MMF,<br>signal applied at all three channels          | Ć                                                                                                         | [10]<br>[11]         | 5   | 70   | 140   | $\mu V_{pp}$ |
| V <sub>SENS_G3M_</sub><br>SINGLE | Sensitivity active protocol, gain G3, MMF, signal applied at one channel                       | 4.5                                                                                                       | [10]<br>[11]         | 3   | 120  | 240   | $\mu V_{pp}$ |
| V <sub>SENS_G1M</sub>            | Sensitivity active protocol,<br>gain G1, MMF,<br>signal applied at all three channels          | 759                                                                                                       | [10]<br>[11]         |     | 100  | 200   | $\mu V_{pp}$ |
| V <sub>SENS_G1M_</sub><br>SINGLE | Sensitivity active protocol,<br>gain G1, MMF,<br>signal applied at one channel                 | 775                                                                                                       | [10]<br>[11]         |     | 175  | 350   | $\mu V_{pp}$ |
| V <sub>SENS_D1M</sub><br>SINGLE  | Sensitivity active protocol,<br>desensitization mode D1, MMF,<br>signal applied at one channel | 77,00                                                                                                     | [10]<br>[11]         |     | 500  | 1000  | $\mu V_{pp}$ |
| V <sub>SENS_D2M_</sub><br>SINGLE | Sensitivity active protocol,<br>desensitization mode D2, MMF,<br>signal applied at one channel | 700                                                                                                       | [10]<br>[11]         |     | 1250 | 2500  | $\mu V_{pp}$ |
| B <sub>CF</sub>                  | Channel filter bandwidth                                                                       | 7                                                                                                         |                      |     | 12   |       | kHz          |
| a <sub>CF,85k</sub>              | Channel filter attenuation at 85 kHz                                                           |                                                                                                           | [12]                 |     |      |       |              |
|                                  | relative to 125 kHz                                                                            | T <sub>amb</sub> = -40 °C                                                                                 |                      | 35  | 60   |       | dB           |
|                                  |                                                                                                | T <sub>amb</sub> = 25 °C, 85 °C                                                                           |                      | 45  | 62   |       | dB           |
| RSSI                             |                                                                                                | /                                                                                                         |                      |     |      |       | ,            |
| ACC <sub>RSSI</sub>              | RSSI accuracy,<br>wanted signal ≥ 1 mV <sub>pp</sub>                                           | RSSI filter setting C,<br>32 times averaging,<br>3 σ stochastic error,<br>V <sub>BAT</sub> = 2.0 to 3.6 V | [13]<br>[14]<br>[15] |     |      |       |              |
|                                  |                                                                                                | T <sub>amb</sub> = 25 °C                                                                                  |                      |     | ± 2  | ± 4.5 | %            |
|                                  |                                                                                                | T <sub>amb</sub> = -40 to +85 °C                                                                          |                      |     |      | ± 9   | %            |

| Symbol                   | Parameter                                                                                                          | Conditions                                                                                                   |              | Min   | Тур   | Max   | Unit     |
|--------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------|-------|-------|-------|----------|
| ACC <sub>RSSI_INT1</sub> | RSSI accuracy with CW interferer at 85 kHz, wanted signal = 1 mV <sub>pp</sub> , interferer/wanted = 40 dB         | RSSI filter setting C,<br>32 times averaging,<br>3 σ stochastic error,<br>V <sub>BAT</sub> = 2.0 to 3.6 V    | [13]<br>[14] |       | 47    | 7     |          |
|                          |                                                                                                                    | T <sub>amb</sub> = 25 °C                                                                                     |              |       | ± 3   | ± 7.5 | %        |
|                          |                                                                                                                    | T <sub>amb</sub> = -40 to +85 °C                                                                             |              |       |       | ± 12  | %        |
| ACC <sub>RSSI_INT2</sub> | RSSI accuracy with CW interferer at 85 kHz, wanted signal = $100 \mu V_{pp}$ , interferer/wanted = $40 \text{ dB}$ | RSSI filter setting C,<br>32 times averaging,<br>3 σ stochastic error,<br>V <sub>BAT</sub> = 2.0 to 3.6 V    | [13]<br>[14] |       | 20    |       |          |
|                          |                                                                                                                    | T <sub>amb</sub> = 25 °C                                                                                     |              |       | ± 8   | ± 13  | %        |
|                          |                                                                                                                    | $T_{amb}$ = -40 to +85 °C                                                                                    |              |       |       | ± 20  | %        |
| V <sub>RSSI,max</sub>    | Maximum RSSI input voltage                                                                                         |                                                                                                              | 7            | 13    |       |       | $V_{pp}$ |
| G <sub>RSSI_36dB</sub>   | Nominal RSSI gain 36 dB range                                                                                      |                                                                                                              | [16]         | 00    | 64    |       |          |
| G <sub>RSSI_18dB</sub>   | Nominal RSSI gain 18 dB range                                                                                      |                                                                                                              | [16]         | NY.   | 8     |       |          |
| G <sub>RSSI_0dB</sub>    | Nominal RSSI gain 0 dB range                                                                                       | 40                                                                                                           | [16]<br>[15] | 7     | 1     |       |          |
| G <sub>RSSI18dB</sub>    | Nominal RSSI gain -18 dB range                                                                                     | 7 7 3                                                                                                        | [16]<br>[15] |       | 0.125 |       |          |
| K <sub>SDADC</sub>       | Nominal SD-ADC conversion gain                                                                                     | Y 40 , 7                                                                                                     | [16]         |       | 37    |       | μV/LSB   |
| R <sub>short</sub>       | Nominal RSSI shorting resistance INxP, INxN to ground                                                              | $V_{BAT}$ = 3.0 V,<br>$T_{amb}$ = 25 °C,<br>$V_{IN}$ = 100 mV <sub>DC</sub>                                  | [16]         |       | 100   |       | Ω        |
| $\Delta R_{short}$       | Temperature and supply voltage variation of RSSI shorting resistance INxP, INxN to ground                          | Referred to $V_{BAT}$ = 3.0 V<br>and $T_{amb}$ = 25 °C;<br>$V_{IN}$ = 100 mV <sub>DC</sub>                   |              |       |       |       |          |
|                          | 27 27                                                                                                              | $T_{amb}$ = 25 °C,<br>$V_{BAT}$ = 2.3 to 3.6 V                                                               |              | -2.5  |       | 3.5   | %        |
|                          | 202                                                                                                                | T <sub>amb</sub> = 25 °C,<br>V <sub>BAT</sub> = 2.0 to 3.6 V                                                 |              | -2.5  |       | 5     | %        |
|                          | 2 4 2                                                                                                              | $T_{amb}$ = -40 to +85 °C,<br>$V_{BAT}$ = 2.3 to 3.6 V                                                       |              | -4    |       | 6     | %        |
|                          | 2 7 7                                                                                                              | $T_{amb}$ = -40 to +85 °C,<br>$V_{BAT}$ = 2.0 to 3.6 V                                                       |              | -4    |       | 8     | %        |
| R <sub>IN_RSSI</sub>     | RSSI input resistance INxP, INxN                                                                                   | 125 kHz;<br>V <sub>IN</sub> ≤ 200 mV <sub>pp</sub> ;<br>36 dB, 18 dB, 0 dB<br>range; all Rx <sub>Q</sub> off |              |       | 1.5   |       | ΜΩ       |
| R1 <sub>Q</sub>          | Resistor 1 for Q factor adjustment                                                                                 |                                                                                                              | [17]         | 112.5 | 150   | 187.5 | kΩ       |
| R2 <sub>Q</sub>          | Resistor 2 for Q factor adjustment                                                                                 |                                                                                                              | [17]         | 90    | 120   | 150   | kΩ       |
| R3 <sub>Q</sub>          | Resistor 3 for Q factor adjustment                                                                                 |                                                                                                              | [17]         | 75    | 100   | 125   | kΩ       |
| R4 <sub>Q</sub>          | Resistor 4 for Q factor adjustment                                                                                 |                                                                                                              | [17]         | 60    | 80    | 100   | kΩ       |

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

| Symbol                   | Parameter                                                         | Conditions                                                          |                      | Min   | Тур   | Max                     | Unit   |
|--------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|-------|-------|-------------------------|--------|
| R5 <sub>Q</sub>          | Resistor 5 for Q factor adjustment                                |                                                                     | [17]                 | 37.5  | 50    | 62.5                    | kΩ     |
| R6 <sub>Q</sub>          | Resistor 6 for Q factor adjustment                                |                                                                     | [17]                 | 15    | 20    | 25                      | kΩ     |
| Rx <sub>Q</sub> dT       | Temperature variation of resistors for Q factor adjustment        | $T_{amb}$ = -40 to +85 °C,<br>referred to $T_{amb}$ = 25 °C         |                      | -5    | 5     | 5                       | %      |
| B <sub>RSSI_FILT_A</sub> | Bandwidth of digital RSSI filter A                                |                                                                     |                      |       | 31.0  |                         | kHz    |
| B <sub>RSSI_FILT_B</sub> | Bandwidth of digital RSSI filter B                                |                                                                     |                      |       | 17.6  |                         | kHz    |
| B <sub>RSSI_FILT_C</sub> | Bandwidth of digital RSSI filter C                                |                                                                     |                      |       | 9.4   |                         | kHz    |
| B <sub>RSSI_FILT_D</sub> | Bandwidth of digital RSSI filter D                                |                                                                     |                      | ()    | 9.4   |                         | kHz    |
| 32 kHz crystal           | oscillator                                                        |                                                                     |                      | 7     | O     |                         |        |
| C <sub>L_XO32</sub> K    | Load capacitance of external 32 kHz crystal                       | É                                                                   |                      |       | 12.5  |                         | pF     |
| DCDC convert             | er                                                                |                                                                     |                      |       |       |                         |        |
| C <sub>VLFA</sub>        | Effective capacitance of buffer capacitor for VLFA                |                                                                     | [18]<br>[19]         | 0.5   | 1     | 2                       | μF     |
| ADC                      |                                                                   | 4                                                                   | 7                    | VY    |       | - !                     | -      |
| RES <sub>ADC</sub>       | Resolution ADC                                                    | A                                                                   |                      |       |       | 10                      | Bit    |
| DNL <sub>ADC</sub>       | Differential nonlinearity ADC                                     | Q L                                                                 |                      |       | ± 0.5 |                         | LSB    |
| NL <sub>ADC</sub>        | Integral nonlinearity ADC                                         | 75,9                                                                | [20]<br>[21]<br>[22] |       | ± 0.6 |                         | LSB    |
| V <sub>ADC,REF</sub>     | Reference voltage – full scale value                              | 7 7 3                                                               |                      | 1.215 | 1.25  | 1.285                   | V      |
| VIN <sub>ADC</sub>       | Input voltage of ADC positive input and ADC negative input to VSS | 28                                                                  | [23]                 | 0.2   |       | 1.1                     | V      |
| Battery measu            | rement                                                            | 20', 7                                                              |                      |       |       |                         | ,      |
| G <sub>VBAT</sub>        | Battery measurement gain                                          | $V_{BAT}$ = 3.0 V,<br>$T_{amb}$ = 25 °C,<br>reference $V_{ADC,REF}$ |                      |       | 3.66  |                         | mV/LSB |
| OFF <sub>VBAT</sub>      | Battery measurement offset at 3 V                                 | $V_{BAT}$ = 3.0 V,<br>$T_{amb}$ = 25 °C,<br>reference $V_{ADC,REF}$ |                      | 800   | 818   | 836                     | LSB    |
| Temperature n            | neasurement                                                       | 9                                                                   |                      |       |       |                         |        |
| T <sub>ACC_CAL</sub>     | Temperature measurement accuracy calibrated                       | Offset compensated $T_{amb}$ = -40 to +85 °C                        |                      | -5    |       | 5                       | K      |
| G <sub>TADC</sub>        | Temperature measurement gain                                      |                                                                     |                      |       | 6.19  |                         | LSB/K  |
| OFF <sub>TADC</sub>      | Temperature measurement offset at 25 °C                           |                                                                     |                      | 440   | 512   | 592                     | LSB    |
| P1x, P2x, P3x            | (general purpose I/Os), MSDA <sup>[24]</sup> , MS                 | SCL <sup>[25]</sup>                                                 |                      |       |       |                         | _      |
| Cı                       | Pin capacitance                                                   | V <sub>IN</sub> = 0.1 V <sub>RMS</sub> ,<br>f = 1 MHz               |                      |       | 9     |                         | pF     |
| V <sub>IL</sub>          | Input low voltage                                                 |                                                                     |                      |       |       | 0.3<br>V <sub>BAT</sub> | V      |

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

| Symbol                  | Parameter                                                                                                               | Conditions                                                                       |      | Min                     | Тур  | Max  | Unit |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------|-------------------------|------|------|------|
| V <sub>IH</sub>         | Input high voltage                                                                                                      |                                                                                  |      | 0.7<br>V <sub>BAT</sub> | 1    |      | V    |
| I <sub>IL</sub>         | Input low current                                                                                                       | V <sub>IL</sub> = 0 V                                                            | [26] |                         | Y    | 0.5  | μΑ   |
| I <sub>IH</sub>         | Input high current                                                                                                      | $V_{IH} = V_{BAT}$                                                               | [27] |                         | 2    | 0.5  | μΑ   |
| V <sub>OL</sub>         | Output low voltage                                                                                                      | I <sub>O</sub> = 1 mA                                                            |      |                         |      | 0.4  | V    |
| V <sub>OH</sub>         | Output high voltage                                                                                                     | I <sub>O</sub> = -1 mA                                                           |      | V <sub>BAT</sub> -0.4   |      |      | V    |
| l <sub>OL</sub>         | Maximum allowed current when driving output low to an external LED (any GPIO incl. P17_LED when LED Driver is disabled) | 30 sec/day for single<br>GPIO operation                                          | [28] | 7                       | 200  | 5    | mA   |
| R <sub>PU_STR</sub>     | Pull-up resistance strong                                                                                               | V <sub>I</sub> = 0 V,<br>V <sub>BAT</sub> = 2.0 to 3.6 V                         | Y    | 18                      | 28   | 40   | kΩ   |
| R <sub>PU_WK</sub>      | Pull-up resistance weak                                                                                                 | $V_{I} = 0 \text{ V},$<br>$V_{BAT} = 2.0 \text{ to } 3.6 \text{ V}$              |      | 65                      | 115  | 160  | kΩ   |
| I <sub>PD</sub>         | Pull-down current                                                                                                       | $V_I = V_{BAT}$ ,<br>$V_{BAT} = 2.0 \text{ to } 3.6 \text{ V}$                   | 3    | 10                      | 50   | 150  | μΑ   |
| Motion senso            | r interface (P21_MD)                                                                                                    | The state of                                                                     |      |                         |      |      |      |
| R <sub>PU_MD1</sub>     | Pull-up resistor for motion sensor interface                                                                            | $V_I = 0 \text{ V},$<br>$V_{BAT} = 2.0 \text{ to } 3.6 \text{ V}$                | 5    | 1.4                     | 2.0  | 2.5  | ΜΩ   |
| R <sub>PU_MD2</sub>     | Pull-up resistor for motion sensor interface                                                                            | $V_{I} = 0 V,$<br>$V_{BAT} = 2.0 \text{ to } 3.6 V$                              |      | 2.8                     | 4.0  | 5.0  | ΜΩ   |
| R <sub>PU_MD3</sub>     | Pull-up resistor for motion sensor interface                                                                            | $V_{I} = 0 V,$<br>$V_{BAT} = 2.0 \text{ to } 3.6 V$                              |      | 350                     | 500  | 625  | kΩ   |
| LED driver (P           | 17_LED)                                                                                                                 | 79 /                                                                             |      |                         |      |      |      |
| I <sub>LED_STEP_L</sub> | LED driver current step size in low range                                                                               |                                                                                  |      |                         | 0.75 |      | mA   |
| I <sub>LED_STEP_H</sub> | LED driver current step size in high range                                                                              | 7 7                                                                              |      |                         | 1.5  |      | mA   |
| I <sub>LED</sub>        | LED driving current, 2 × I <sub>LED_STEP_L</sub>                                                                        | $V_0 = 100 \text{ mV to V}_{BAT},$<br>$V_{BAT} = 2.0 \text{ to } 3.6 \text{ V}$  |      | 1.1                     | 1.5  | 1.8  | mA   |
| I <sub>LED</sub>        | LED driving current, 6 × I <sub>LED_STEP_L</sub>                                                                        | $V_0 = 100 \text{ mV to } V_{BAT},$<br>$V_{BAT} = 2.0 \text{ to } 3.6 \text{ V}$ |      | 3.6                     | 4.5  | 5.4  | mA   |
| I <sub>LED</sub>        | LED driving current, 6 × I <sub>LED_STEP_H</sub>                                                                        | $V_0 = 200 \text{ mV to V}_{BAT},$<br>$V_{BAT} = 2.0 \text{ to } 3.6 \text{ V}$  |      | 7                       | 9    | 10.8 | mA   |

External measures for reverse battery connection must be applied to ensure transponder operation in such case.

The demodulator sensitivity applicable in write direction is defined according Figure 14

Measured based on LFFLD flag (see Figure 15) read by the CPU (in boot code) to determine that LF Passive mode has started and transponder [2] [3] emulation is possible. This flag can only assert after the 2 ms count.

<sup>[4]</sup> Measured based on field detect flag, which is the first indicator that a field is present. This flag starts the 2 ms count. Internal signal, not available as SFR bit. See Figure 15, Field Detect block on the left.

Specifies the internal chip operating current that needs to be supplied from the rectified supply voltage. Input/output current of general purpose ports are [5]

Specifies the additional internal chip quiescent current caused by the corresponding circuitry, if enabled, which has to be added to the device quiescent current (I<sub>QQ</sub>) in order to determine the total device quiescent current.

- [7] Specifies the additional internal chip operating current caused by the corresponding circuitry, if enabled, which has to be added to the device operating current (I<sub>CC</sub> or I<sub>BAT</sub>, respectively) in order to determine the total device operating current.
- [8] Specifies the additional internal chip operating current caused by the main RC oscillator, if enabled, which has to be added only to device operating currents (I<sub>CC</sub> or I<sub>BAT</sub>, respectively) which do not use the main RC oscillator as CPU clock source in order to determine the total device operating current.
- [9] Measured while the internal modulator is active, thus the additional load is ON (S2 closed), according to Figure 10.
- [10] Protocol with legacy code violation and 32 bit wake-up pattern, error tolerance off.
- The sensitivity can depend on the application. Especially the antenna Q factor influences the sensitivity in general. The values are anticipated for Q = 5 with a wake-up probability of 50 %. For further information, please refer to the Application note.
- [12] The attenuation is calculated as the ratio between the channel filter gain at 125 kHz f<sub>LOLFA</sub> and 85 kHz f<sub>LOLFA</sub>
- [13] RSSI calibration values applied.
- [14] Only one LF input channel selected per measurement
- 15] Measured with low ohmic input signal, damping of coil in application to be considered. For details, refer to Application Note.
- [16] Nominal value as reference point for the calibration; no min/max values applicable.
- [17] Resistor values in case of weakly-coupled signals when the LF front-end rectifier has no effect and the voltages on INxP and INxN are differential with a common-mode voltage around ground.
- [18] The effective capacitance of the external capacitor must stay within the specified limits over the full device operating range and over lifetime: T<sub>amb</sub> = -40 to +85 °C, DC bias condition: V<sub>LFA</sub> = 1.65 to 1.95 V<sub>DC</sub>
- [19] The buffer capacitor must be a ceramic type.
- [20] A typically missing code at ADC output 511 is not considered.
- [21] The INL [LSB] is measured at a resolution of 10 bit.
- [22] The ADC specification is valid for the specified common-mode input range. The ADC will still be operational outside the specified range but with limited linearity and accuracy.
- [23] The ADC specification is valid for the specified differential input range. The ADC will still be operational outside the specified range (including VSS) but with limited linearity and accuracy.
- [24] MSDA features an internal pull-up resistor to VBAT
- [25] MSCL is configured statically as output
- [26] Not applicable if internal pull-up resistor is active.
- [27] Not applicable if internal pull-down resistor is active.
- [28] The parameter is only valid for driving the maximum current for one GPIO for maximum 30 seconds per day over a lifetime of 15 years. Simultaneous LED drive operations (up to three GPIOs) is supported, but the maximal driver on-time of 30 seconds/day has to be divided by the number of simultaneously driven GPIOs. In case of continuous LED drive operation going beyond these conditions performance degradation can not be excluded. Note that the output low voltage level V<sub>OL</sub> may exceed 0.4 V as specified for 1 mA output current when used as digital output.

# 9.4 Dynamic characteristics

## **Table 11. Dynamic characteristics**

 $T_{amb}$  = -40 to +85 °C,  $V_{SS}$  = 0 V,  $V_{BAT}$  = 2.0 to 3.6 V,  $f_{C\_LF}$  = 125 kHz,  $T_0$  = 1/ $f_{C\_LF}$ ,  $C_{VDDC}$  = 22 nF connected between pins VDDC and VSS.

Unless otherwise specified.

| Symbol                     | Parameter                                                                        | Conditions                        |     | Min  | Тур   | Max  | Unit |
|----------------------------|----------------------------------------------------------------------------------|-----------------------------------|-----|------|-------|------|------|
| Power manage               | ement                                                                            |                                   |     |      |       |      |      |
| t <sub>POR_HLD</sub>       | Power-on reset hold time                                                         | via MSCL pin after button press   | -   |      | 300   | 800  | μs   |
| t <sub>VDDA,PON</sub>      | VDDA regulator power-on to operation delay                                       |                                   |     | 4    | 10    | 30   | μs   |
| t <sub>VBATREG,PON</sub>   | VBATREG regulator power-on to operation delay                                    |                                   |     |      | 0.15  | 0.5  | ms   |
| t <sub>DCDCBG_set</sub>    | DC-DC converter bandgap reference settling time                                  | Ò                                 |     |      |       | 400  | μs   |
| t <sub>DCDC,PON</sub>      | DC-DC converter power-on to operation delay with internal clock                  |                                   | 1   | 7    |       | 200  | ms   |
| t <sub>DCDC_set</sub>      | DC-DC converter settling time when switching from internal clock to LFAPLL clock | \$ 0                              |     | 7    |       | 1    | ms   |
| t <sub>vlfadig,pon</sub>   | VLFADIG regulator power-on to operation delay                                    | 759                               | 5   |      |       | 6    | ms   |
| t <sub>VBATMON</sub> _SETT | Battery brownout detector settling time                                          | 7 7 5                             |     |      |       | 15   | μs   |
| t <sub>BAT_FIRST</sub>     | Initial delay after battery insertion                                            | 7 60                              |     |      |       | 1    | ms   |
| t <sub>VDD_STUP</sub>      | Device wake-up to POR active delay                                               | D 90                              |     |      | 50    |      | μs   |
| t <sub>PSMF</sub>          | Port sense mono-flop duration                                                    | 5                                 |     |      | 25    | 100  | μs   |
| t <sub>BO,VDDA_RST</sub>   | VDDA brownout detector reset time                                                |                                   |     |      |       | 30   | μs   |
| On-chip RC os              | cillators                                                                        |                                   |     |      |       | 1    |      |
| f <sub>OSC,RC</sub>        | Main RC oscillator clock frequency                                               |                                   |     | 14.4 | 16.0  | 17.6 | MHz  |
| f <sub>OSC,AUX</sub>       | Auxiliary RC oscillator clock frequency                                          |                                   |     | 0.9  | 1     | 1.1  | MHz  |
| t <sub>AUXCLK,PON</sub>    | Auxiliary oscillator start up time                                               | 6                                 |     |      |       | 35   | μs   |
| LF transponde              | r operation                                                                      | 7                                 |     |      |       |      | '    |
| f <sub>C_LF</sub>          | LF field carrier frequency                                                       | 1                                 |     |      | 125.0 |      | kHz  |
| Transponder d              | emodulator                                                                       |                                   |     |      |       |      |      |
| t <sub>ADLY</sub>          | Analogue demodulator setup delay                                                 |                                   |     |      |       | 40   | μs   |
| t <sub>AHDLY</sub>         | Analog output HIGH setup delay                                                   | V <sub>INpk</sub> = 2.7 V / 7.0 V |     | 4    | 20    | 40   | μs   |
| t <sub>ALDLY</sub>         | Analog output LOW setup delay                                                    | V <sub>INpk</sub> = 2.7 V / 7.0 V |     |      | 4     | 16   | μs   |
| LF field power-            | -on                                                                              |                                   |     |      |       |      |      |
| t <sub>FLD,HLD</sub>       | LF field hold time                                                               |                                   | [1] |      | 2.048 |      | ms   |
|                            | <del></del>                                                                      | 1                                 |     |      |       |      |      |

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

| Symbol                     | Parameter                                                                | Conditions                        |     | Min   | Тур   | Max  | Unit   |
|----------------------------|--------------------------------------------------------------------------|-----------------------------------|-----|-------|-------|------|--------|
| t <sub>VDDC</sub>          | C <sub>VDDC</sub> charging time                                          |                                   | [2] |       | 2     |      | ms     |
| LF field power             | r-on reset                                                               |                                   |     |       | 47    |      |        |
| t <sub>FLD,0-DLY</sub>     | LF field low detection delay time                                        | V <sub>INpk</sub> = 6 V           |     | 1     | 2     | 5    | ms     |
| t <sub>RESET,SETUP</sub>   | LF field power-on reset setup time                                       |                                   | [3] | 10    |       |      | ms     |
| LF active rece             | iver                                                                     |                                   |     |       |       |      |        |
| f <sub>CARR,nom</sub>      | Nominal input carrier frequency, active protocol                         |                                   |     |       | 125   |      | kHz    |
| $\Delta f_{CARR}$          | Tolerance of input carrier frequency, active protocol                    |                                   | 1   | -3000 | 2     | 3000 | ppm    |
| T <sub>nom</sub>           | Nominal Manchester bit period, active protocol                           | <i>/</i>                          |     |       | 256   |      | μs     |
| ΔΤ                         | Tolerance of Manchester bit period,                                      | @ V <sub>SENS</sub>               | 7   | -100  |       | 100  | ppm    |
|                            | active protocol                                                          | @ V <sub>SENS</sub> + 1 dB        | [4] | -3000 |       | 3000 | ppm    |
| n <sub>RUNIN</sub>         | Number of run-in bits                                                    |                                   |     | 13    |       |      | counts |
| t <sub>LFAPLL_set</sub>    | LF active PLL settling time                                              | A 2                               | -   | V     |       | 11.5 | ms     |
| t <sub>ACT_set</sub>       | LF active receiver settling time                                         | 40                                |     |       | 9     | 20   | ms     |
| t <sub>AGC_REC</sub>       | AGC recovery time                                                        | Q A                               |     |       |       | 10   | ms     |
| t <sub>AGC_SENSRST</sub>   | AGC sensitivity reset time                                               | A A C                             | 7   | 3     |       |      | ms     |
| Active limiter             | 0' 4                                                                     |                                   |     | 1     | 1     | 1    |        |
| t <sub>LIM_RISE</sub>      | Limiter rise time                                                        | 7 7 5                             | [5] |       | 70    | 180  | μs     |
| t <sub>LIM_FALL</sub>      | Limiter fall time                                                        | 7 80                              | [5] |       | 2     | 3.5  | ms     |
| 32 kHz crystal             | oscillator                                                               | 5 00                              | -   | 1     |       | 1    |        |
| f <sub>XO32K,nom</sub>     | Nominal frequency of external 32 kHz crystal                             | 27                                |     |       | 32768 |      | Hz     |
| Δf <sub>XO32K</sub>        | Tolerance of 32 kHz crystal oscillator frequency for LF active operation |                                   |     | -250  |       | 250  | ppm    |
| t <sub>XO32K_set</sub>     | 32 kHz crystal oscillator settling time                                  | Reference crystal NDK<br>NX3215SA |     |       |       | 750  | ms     |
| t <sub>XO32KFAIL_set</sub> | 32 kHz crystal oscillator clock fail detection settling time             | 9                                 |     |       |       | 250  | μs     |
| RSSI                       |                                                                          |                                   | 1   | 1     | 1     | 1    |        |
| t <sub>RSSI,PON</sub>      | RSSI power-on to operation delay                                         | 70                                |     |       |       | 200  | μs     |
| t <sub>IND</sub>           | Range overflow detector (indicator) settling time                        | 125 kHz CW signal                 | [6] |       |       | 200  | μs     |
| t <sub>INDRST</sub>        | Range overflow detector (indicator) reset time                           |                                   |     |       |       | 2    | μs     |
| t <sub>RANGESEL</sub>      | Range selection settling time                                            |                                   |     |       |       | 40   | μs     |
| t <sub>CHANSEL</sub>       | Channel selection settling time                                          |                                   |     |       |       | 50   | μs     |
| t <sub>VSDADC,PON</sub>    | SD-ADC supply regulator power-on delay                                   |                                   |     |       |       | 150  | μs     |

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

| Symbol                    | Parameter                                              | Conditions               |     | Min   | Тур   | Max   | Unit                         |
|---------------------------|--------------------------------------------------------|--------------------------|-----|-------|-------|-------|------------------------------|
| t <sub>SDADC,STUP</sub>   | SD-ADC start-up time                                   |                          |     |       |       | 150   | μs                           |
| t <sub>SDADCCLK,CAL</sub> | SD-ADC clock calibration time                          |                          |     |       | 7     | 220   | μs                           |
| f <sub>OSC,SDADC</sub>    | SD-ADC oscillator clock frequency                      | After calibration        |     | 15.84 | 16.00 | 16.16 | MHz                          |
| t <sub>RSSI_FILT_A</sub>  | RSSI digital filter settling time for filter setting A |                          |     |       |       | 4992  | 1/<br>f <sub>OSC,SDADO</sub> |
| t <sub>RSSI_FILT_B</sub>  | RSSI digital filter settling time for filter setting B |                          |     |       |       | 6528  | 1/<br>f <sub>OSC,SDADO</sub> |
| t <sub>RSSI_FILT_C</sub>  | RSSI digital filter settling time for filter setting C |                          | 4   | V     |       | 11904 | 1/<br>f <sub>OSC,SDADO</sub> |
| t <sub>RSSI_FILT_D</sub>  | RSSI digital filter settling time for filter setting D | A                        |     |       | b     | 13440 | 1/<br>f <sub>OSC,SDADO</sub> |
| t <sub>RSSI_DIGPROC</sub> | RSSI digital processing time                           |                          | [7] |       | 256   |       | 1/<br>f <sub>OSC,SDADO</sub> |
| ULP-serial EEP            | PROM                                                   |                          |     |       | 1     |       |                              |
| t <sub>ULPRET</sub>       | Data retention time                                    | T <sub>amb</sub> = 50 °C | 1   | 20    |       |       | years                        |
| N <sub>ULPWR-CYL</sub>    | Write endurance ULP EEPROM                             | T <sub>amb</sub> = 25 °C | [8] | 100 k |       |       | cycles                       |
| t <sub>ULP,PON</sub>      | ULP EEPROM power-on to operation delay                 | 20                       |     |       |       | 100   | μs                           |
| t <sub>ULPRD</sub>        | Read time ULP EEPROM                                   | 1 bit                    |     |       |       | 2     | μs                           |
|                           | 0' 4                                                   | 1 byte                   |     |       |       | 20    | μs                           |
| t <sub>ULPWR</sub>        | Erase/write time ULP EEPROM                            | 1 page                   | [7] |       | 536   |       | T <sub>REF,LF</sub>          |
| EROM                      |                                                        | 1 1 60                   |     |       |       |       |                              |
| t <sub>ERET</sub>         | Data retention time                                    | T <sub>amb</sub> = 50 °C |     | 20    |       |       | years                        |
| N <sub>EWR-CYL</sub>      | Write endurance EROM                                   | T <sub>amb</sub> = 25 °C | [8] | 10 k  |       |       | cycles                       |
| ADC                       |                                                        |                          |     |       |       |       | ,                            |
| t <sub>BG,PON</sub>       | Band gap power-on time                                 | VDDA settled             |     |       |       | 170   | μs                           |
| t <sub>CONV</sub>         | ADC conversion time                                    | Single conversion        | [7] |       | 21    |       | 1/f <sub>ADC,CLK</sub>       |
| P15 (XCLK)                | 222                                                    |                          |     |       |       |       | '                            |
| f <sub>XCLK</sub>         | External clock frequency                               |                          |     |       |       | 5     | MHz                          |
| t <sub>xch</sub>          | External clock high time                               | 0                        |     | 100   |       |       | ns                           |
| t <sub>XCL</sub>          | External clock low time                                | T                        |     | 100   |       |       | ns                           |
| t <sub>XCR</sub>          | External clock rise time                               | T                        |     |       |       | 0.5   | μs                           |
| t <sub>XCF</sub>          | External clock fall time                               |                          |     |       |       | 0.5   | μs                           |
| Temperature se            | ensor                                                  |                          |     |       |       |       |                              |
| t <sub>TEMP,PON</sub>     | Power-on to operation delay (settling time)            |                          |     |       |       | 20    | μs                           |
| AES calculatio            | n unit                                                 | 1                        | 1   | 1     | 1     | 1     |                              |
| t <sub>AES,CALC</sub>     | Time needed for one 128 bit AES enciphering            |                          | [7] |       | 909   |       | T <sub>REF,AES</sub>         |

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

| Symbol                      | Parameter                                                                         | Conditions                   |     | Min | Тур | Max  | Unit                   |
|-----------------------------|-----------------------------------------------------------------------------------|------------------------------|-----|-----|-----|------|------------------------|
| t <sub>RNG,CALC</sub>       | Time to compute one 16 bit random number                                          |                              | [7] |     | 136 |      | 1/f <sub>OSC,AUX</sub> |
| N <sub>RNG,ENT15</sub>      | Number of computations to compute a 16 bit random number with entropy factor > 15 |                              |     |     | 9   |      | counts                 |
| t <sub>RNG,Sett</sub>       | Random number generator settling time                                             | Oscillator settling time     |     | 69  | 85  | 135  | μs                     |
| Boot routine                |                                                                                   |                              |     |     |     |      |                        |
| t <sub>BOOT_WUP</sub>       | Device boot time, battery wake-up event                                           |                              | 1   | Q   | 2   | 1.95 | ms                     |
| t <sub>BOOT_WFS5C_ROM</sub> | Device boot time, WFS-5d transponder executed in ROM                              | WFS-5d transponder emulation |     |     | 0   | 20   | ms                     |
| t <sub>BOOT_TRP_EROM</sub>  | Device boot time, transponder executed in EROM                                    |                              | [9] |     |     | 12   | ms                     |

- [1] [2] [3] [4]

- [5]
- t<sub>FLD,HLD</sub> is derived by division of the LF field clock (256/f<sub>C\_LF</sub>). t<sub>VDDC</sub> is application dependent and mainly determined by the coupling factor and C<sub>VDDC</sub>. Value holds for a theoretical capacitor value of C<sub>VDDC</sub> = 330 nF and is approximated by tFLD,0-DLY + 0.015ms \* C<sub>VDDC</sub>/1 nF. Protocol with legacy code violation and 32 bit wake-up pattern, error tolerance off, segmented correlator mode on (for details see [1]). Rectifier output current measured at 90 % for rise time and at 10 % for fall time with 125 kHz burst input signal. The necessary settling time for multitone input signals depends on the beat-note frequencies and the selected range overflow detector settings. The [6] specified value applies for default range overflow detector settings and single tone interferers with frequencies except 62.5 kHz and 120 to 130 kHz. For details see Application Note.
- [7] [8] The time is given precisely in cycle numbers, no Min/Max values suitable. The cycle time can vary.
- The activation energy equals 0.15 eV. According to Arrhenius' Law, the number of useful cycles at room temperature is about 2.5 times higher than at
- [9] Boot time up to invocation of transponder application in EROM (LF FIELD WARM BOOT vector)

# 10 Package outline





NCF215A\_NCF215B\_1.0

# 11 Packing information

NCF215A / NCF215B is available on 13" tape on reel with a minimum packing quantity of 4000 pieces per reel.

# 12 Soldering

# 12.1 Soldering footprint



# 13 Mounting

For detailed soldering and mounting information please refer to [4]. The application note provides guidelines for the use of HVQFN packages on printed circuit board (PCB), footprint design and reflow soldering.

This application note also provides guidelines for board mounting of surface mount semiconductor packages.

# 13.1 Pin 1 keep out area

For the purpose of package orientation, so called "pin 1" identification is included. This can either be as an additional small pin / pad as shown in design 1 (left) of <u>Figure 40</u>, or a notch in the die pad as shown in design 2 (right) of <u>Figure 40</u>.

Note that the pin 1 identifier is electrically connected to the exposed die pad.



In the event of an open trace on the PC-board, there may be unintentional contact between this trace and the pin 1 identification, leading to a malfunction. In order to prevent this, NXP prescribes a so called "keep out" area for the HVQFN corner/pin 1 area of the PC-board, as indicated in Figure 40.

Pin 1 can be identified with the terminal 1 index area depicted in Section 7.1.

# 14 Glossary

## AC

**Alternating Current** 

#### **ADC**

Analogue to Digital Converter

#### **AES**

**Advanced Encryption Standard** 

#### AGC

**Automatic Gain Control** 

#### **ASK**

Amplitude Shift Keying

#### **BPLM**

Binary Pulse Length Modulation

#### CDM

Charged Device Model

# **CDP** encoding

Conditional DiPhase encoding, also called differential Manchester encoding. It is a line code in which data and clock signals are combined to form a single 2-level self-synchronizing data stream. It is a differential encoding, using the presence or absence of transitions to indicate logical values.

#### **CPU**

Central Processing Unit

#### **CRC**

Cyclic Redundancy Check

#### CW

Continuous Wave

## DC

**Direct Current** 

## DNL

Differential NonLinearity

## **EEPROM**

Electrically Erasable Programmable Read-Only Memory

## **EMC**

ElectroMagnetic Compatibility

## **EROM**

Execution Read-Only Memory (based on EEPROM technology)

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers

#### **ESD**

ElectroStatic Discharge

#### **FSM**

Finite State Machine

#### **HBM**

**Human Body Model** 

#### INL

Integral NonLinearity

## ISM

Industrial, Scientific and Medical

#### IQ

In-phase/Quadrature phase

## LDO

Low Drop-Out regulator

## **LED**

Light Emitting Diode

## LF

Low Frequency

## **LSB**

Least Significant Bit

#### **MEMS**

Micro-Electro-Mechanical System

## MMF

Manchester Matched Filter

## MMU

Memory Management Unit

## **MSB**

Most Significant Bit

## NC

**Not Connected** 

## NRNG

Non-deterministic Random Number Generator

## NRZ encoding

Non-Return to Zero encoding

## OOK

On-Off Keying

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers

## **PKE**

Passive Keyless Entry

PLL

Phase Locked Loop

**POR** 

Power-On-Reset

**POK** 

Power OK

**PRC OSC** 

Precision RC OSCillator

**PRNG** 

Pseudo-Random Number Generator

**RDT** 

Reserved for Device Test

RF

Radio Frequency

**RFU** 

Reserved for Future Use

**RISC** 

Reduced Instruction Set Computer

**RKE** 

Remote Keyless Entry

**ROM** 

Read-Only Memory

**RSSI** 

Received Signal Strength Indicator

SD-ADC

Sigma-Delta Analog to Digital Converter

**SFR** 

Special Function Register

SPI

Serial Peripheral Interface

TBD

To Be Defined

TX

Transmitter

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

**UHF** 

Ultra High Frequency

ULP

Ultra Low Power

WUP

Wake-UP

# 15 References

- [1] UM NCF215A / NCF215B
  User manual including detailed hardware description
- [2] WFS-5c\_MRKIII-MDI
  MRK III Monitor and Download Interface WFS-5c
- [3] WFS-5c\_MRKIII-ROM-LIB
  MRK III ROM Library for the WFS-5c Device Family
- [4] Application note AN10365
  Surface mount reflow soldering

# 16 Revision history

| Revision       | Release date                                                                                                                                                                                                                                                      | Data sheet status                                                   | Change notice                                                                | Supersedes                                                                             |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| 1.0            | 12 December 2018                                                                                                                                                                                                                                                  | Product data sheet                                                  | _                                                                            | 0.4                                                                                    |
| Modifications: | <ul> <li><u>Section 8.2.1.4</u>: Repla</li> <li><u>Section 8.3.2</u>: Introdu</li> <li><u>Section 8.4.3.1</u>: Upda t<sub>XO32KFAIL_set</sub></li> <li><u>Section 8.4.4</u>: Added</li> <li><u>Section 8.4.8</u>: Improve</li> <li><u>Section 9.3</u>:</li> </ul> | ed wording, changed reso<br>alue and unit of G <sub>RSSI_36dE</sub> | CLK,PON by t <sub>XO32K_se</sub> te equation outside of and added clock fail | of <u>Figure 14</u> detection settling time a 100 ms to 1/16 <sup>th</sup> of a second |

# 17 Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

# 18 Legal information

#### 18.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] [3] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

## 18.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 18.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected

NCF215A\_NCF215B\_1.0

All information provided in this document is subject to legal disclaimers.

to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

## 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# NCF215A (ACTIC-SRX-VW 3D) / NCF215B (ACTIC-SRX-VW 1D)

# **Tables**

| Tab. 1. | Ordering information6               | Tab. 7.  | Operating Modes         | 50 |
|---------|-------------------------------------|----------|-------------------------|----|
|         | NCF215A / NCF215B type name format6 |          |                         |    |
|         | NCF215A / NCF215B marking codes     |          |                         |    |
| Tab. 4. | Pin description10                   | Tab. 10. | Static characteristics  | 65 |
| Tab. 5. | Clock sources20                     | Tab. 11. | Dynamic characteristics | 74 |
| Tab. 6. | Interrupt sources49                 |          |                         |    |

# NCF215A (ACTIC-SRX-VW 3D) / NCF215B (ACTIC-SRX-VW 1D)

# **Figures**

| Fig. 1.  | Typical application diagram5                   | Fig. 22. | Legacy LF telegram                          | 34 |
|----------|------------------------------------------------|----------|---------------------------------------------|----|
| Fig. 2.  | NCF215A / NCF215B block diagram 8              | Fig. 23. | Mapping of legacy LF telegram               |    |
| Fig. 3.  | Pin configuration HVQFN40 (SOT618-7) 9         | Fig. 24. | Narrowband RSSI block diagram               |    |
| Fig. 4.  | Power supply domains14                         | Fig. 25. | RSSI analog frontend                        | 38 |
| Fig. 5.  | Power supply control15                         | Fig. 26. | Q-factor adjustment and channel shorting    |    |
| Fig. 6.  | Power-up timing17                              |          | resistors                                   | 39 |
| Fig. 7.  | Power Supply States18                          | Fig. 27. | RSSI digital processing                     | 40 |
| Fig. 8.  | Clock domains for CPU and peripherals 22       | Fig. 28. | LF tuning capacitors                        |    |
| Fig. 9.  | Clock domains for timer 0, timer 1 and timer   | Fig. 29. | Application code memory                     | 44 |
|          | 2                                              | Fig. 30. | Application data memory                     | 45 |
| Fig. 10. | 3D LF passive interface front end circuitry 25 | Fig. 31. | ULP EEPROM data memory map (2048            |    |
| Fig. 11. | LF field reset timing                          |          | Byte EEPROM configuration)                  | 47 |
| Fig. 12. | Demodulator Block Diagram27                    | Fig. 32. | ULP EEPROM module                           | 48 |
| Fig. 13. | Demodulator Timing27                           | Fig. 33. | Block diagram of Timer 0/2                  | 50 |
| Fig. 14. | Demodulator Specification                      | Fig. 34. | Block diagram of Timer 1 configured in Mode |    |
| Fig. 15. | LF field detection circuitry                   |          | 0 and 1                                     | 51 |
| Fig. 16. | IIU block diagram30                            | Fig. 35. | Block diagram of Timer 1 configured in Mode |    |
| Fig. 17. | Data encoding - base station to NCF215A /      |          | 2                                           | 52 |
|          | NCF215B31                                      | Fig. 36. | Block diagram of Timer 1 configured in Mode |    |
| Fig. 18. | Data encoding load modulation transponder      |          | 3                                           |    |
|          | - NCF215A / NCF215B to base station 31         | Fig. 37. | Package outline SOT618-7 (HVQFN40)          |    |
| Fig. 19. | LF active receiver block diagram               | Fig. 38. | Package detail wettable flanks              |    |
| Fig. 20. | Regular Manchester code and Manchester         | Fig. 39. | HVQFN40 package reflow soldering            |    |
|          | code violations                                |          | footprint                                   |    |
| Fig. 21. | LF telegram structure33                        | Fig. 40. | Pin 1 keep out area                         | 82 |
|          |                                                |          |                                             |    |

# NCF215A (ACTIC-SRX-VW 3D) / NCF215B (ACTIC-SRX-VW 1D)

# **Contents**

| 1.1   General description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1        | General information                    | 2  | 8.2.2.11 | XCLK, external clock                    | 24 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------|----|----------|-----------------------------------------|----|
| 2 Features and benefits         3         8.2.2.13         TMUX1CLK, timer multiplexer 1 clock         2.2.2         2.6 General         3         8.3         L Peassive interface (Immobilizer)         2.2.2         2.2.2         Security Transponder         3         8.3.1         Rectifier and limiter         2.2.2         2.2.2         3.3.2         Penemodulator         2.2.2         2.2.2         3.3.2         Penemodulator         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         3.3.3         Field detection         2.2.2         2.2.2         2.2.2         2.2.2         2.2.2         3.3.3         Field detection         2.2.2         2.2.2         2.2.2         3.3.3         Modulator (load modulation transponder)         2.2.2         2.2.2         2.2.2         3.3.3         Modulator (load modulation transponder)         2.2.2         2.2.2         2.2.2         3.3.2         Ill modulation transponder)         2.2.2         2.2.2         2.2.2         2.2.2         3.3.3         3.3.3         3.3.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.1      |                                        |    |          |                                         |    |
| 2.1         General         3         8.3         LF Passive interface (Immobilizer)         25           2.2         Security Transponder         3         8.3.1         LF Rectifier and limiter         25           2.3         3D LF active interface         3         8.3.2         Demodulator         26           2.4         3D narrowband LF RSSI         3         8.3.3         Election of 2 ms constant carrier         28           2.5         Calculation Unit         4         8.3.5         Clock recovery         28           2.7         Peripherals         4         8.3.5         Clock recovery         28           2.7         Peripherals         4         8.3.6         Modulator (load modulation transponder)         25           3.1         Applications areas         5         8.3.7         Ill U decoder and encoder         30           3.2         Typical application diagram         5         8.4         1         Ill U decoder and encoder         31           4.1         Ordering options         6         8.4         1         Fe active interface (PKE receiver)         32           5.         Marking         7         7         8.4         2         Fe telegram definition         3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2        |                                        |    | -        |                                         |    |
| Security Transponder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |                                        |    |          |                                         |    |
| 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |                                        |    |          |                                         |    |
| 24 3D narrowband LF RSSI 3 8.3.3   Field detection   22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |                                        |    |          |                                         |    |
| 2.5   Calculation Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |                                        |    |          |                                         |    |
| 2.6   RISC Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |                                        |    |          |                                         |    |
| Peripherals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -        |                                        |    |          |                                         |    |
| 3 Applications         .5         8.3.7 billionation larges         .5         8.3.7 billionation larges         .3         3.3         Application areas         .5         8.3.7.2 billionation lillionation         3.3         3.7.2 billionation areas         .5         8.3.7.2 billionation         3.3         3.7.2 billionation         3.3         4.3.7.2 billionation         3.3         4.4.1 Cordening options         6.6         8.4         L.F. active interface (PKE receiver)         .33         3.3         4.5.7.2 billionation         3.3         4.5.2 billionation         3.3         4.5.2 billionation         3.3         4.5.2 billionation         3.3         4.5.2 billionation         3.3         3.4.2 billionation         3.3         3.4.2 billionation         3.3         3.4.2 billionation         3.4.3 billionation         3.4.3 billionation         3.4.2 billionation         3.4.3 billionation         3.4.3 billionation         3.4.4 billionation         3.4.2 billionation         3.4.2 billionation         3.4.2 billionation         3.4.2 billionation         3.4.2 billionation         3.4.2 billionation         3.4.4 billionation         3.4.4 billionation         3.4.4 billionation         3.4.4 billionation         3.4.4 billionati                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |                                        |    |          |                                         |    |
| Application areas                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |                                        |    |          |                                         |    |
| Typical application diagram   5   8.3.7.2   IIU general purpose mode   31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          |                                        |    |          |                                         |    |
| 4. Ordering Information         6         8.4 L         L Factive Interface (PKE receiver)         32           5. Marking         7         8.4.2         LF telegram definition         33           5. Marking         7         8.4.2         LF telegram definition         33           7. Pinning information         9         8.4.3.1         32 kHz cystal oscillator         34           7.1 Pinning         9         8.4.3.2         LF active PLL         35           7. Pinning         9         8.4.3.1         32 kHz cystal oscillator         34           7. Pinning         9         8.4.3.2         LF active PLL         35           8. Punctional description         13         8.4.6         LF active PLL         35           8. 1. Power management         13         8.4.6         Payload receiver         37           8. 1.1. Power supply domains         13         8.4.6         Payload receiver         37           8. 1.2. Power supply control         15         8.4.7.1         RSSI analog frontend         38           8. 1.2.1 Power supply states         18         8.4.7.1         RSSI analog frontend         38           8. 1.2.2 Power supply states         18         8.4.8         Interval timer and real-time clock         <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -        |                                        |    |          |                                         |    |
| 4.1         Ordering options         6         8.4.1         Introduction         32           5         Marking         .7         8.4.2         LF telegram definition         33           6         Block diagram         .8         8.4.3         Frequency synthesizer         .33           7.7         Pinning         .9         8.4.3.1         1 active PLL         .35           7.2         Pin description         .10         8.4.4         LF active receiver channel and baseband processing         .35           8.1         Power management         .13         8.4.5         Wake-up pattern detection         .35           8.1.1         Power supply control         .15         8.4.7         Narrowband received signal strength indication (RSSI)         .37           8.1.2.1         Power supply control         .15         8.4.7.1         RSSI analog frontend         .38           8.1.2.1         Power supply switch         .15         8.4.7.1         RSSI analog frontend         .38           8.1.2.2         Device wake-up         .15         8.4.7.1         RSSI digital processing         .40           8.1.2.3         Device reset         .16         8.4.7.2         RSSI digital processing         .41           8.1.2.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |                                        |    |          |                                         |    |
| 56         Marking          7         8.4.2         LF telegram definition         33           68         Block diagram         8         8.4.3.1         32 kHz crystal oscillator         34           77         Pinning         9         8.4.3.1         32 kHz crystal oscillator         34           7.1         Pinning         9         8.4.3.1         32 kHz crystal oscillator         35           7.2         Pin description         10         8.4.4         LF active receiver channel and baseband           8.1         Power sunpply domains         13         8.4.5         Wake-up pattern detection         36           8.1.1         Power supply domains         13         8.4.6         Payload receiver         37           8.1.2.1         Power supply switch         15         8.4.7         Narrowband received signal strength indication (RSSI)         37           8.1.2.2.1         Power supply switch         15         8.4.7.1         RSSI analog frontend         38           8.1.2.2.1         Power supply states         18         8.4.9         LF active post-wake-up timer         41           8.1.2.5         POWER OFF state         18         8.4.9         LF active post-wake-up timer         41           8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -        |                                        |    | _        |                                         |    |
| 66         Block diagram         8         8.4.3         Frequency synthesizer         3.4           7         Pinning information         9         8.4.3.1         32 kHz crystal oscillator         34           7.1         Pinning         9         8.4.3.1         LF active PLL         34           7.2         Pin description         10         8.4.4         LF active receiver channel and baseband processing           8.1         Power supply domains         13         8.4.5         Wake-up pattern detection         36           8.1.1         Power supply control         15         8.4.7         Narrowband received signal strength indication (RSSI)         37           8.1.2.1         Power supply switch         15         8.4.7.1         RSSI digital processing         36           8.1.2.3         Device reset         16         8.4.7.2         RSSI digital processing         40           8.1.2.4         Power supply states         18         8.4.9         LF active processing         40           8.1.2.5         POWER OFF State         18         8.4.9         LF active post-weap timer         41           8.1.2.7         LF FIELD state         18         8.4.9         LF active post-weap timer         41           8.1.2.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                                        |    | _        |                                         |    |
| 7. Pinning information         9         8.4.3.1         32 kHz crystal oscillator         34           7.1 Pinning         9         8.4.3.2         LF active PLL         35           8. Functional description         13         8.4.4         LF active receiver channel and baseband processing         35           8.1 Power supply domains         13         8.4.5         Wake-up pattern detection         36           8.1.1 Power supply control         15         8.4.7         Narrowband received signal strength indication (RSSI)         37           8.1.2.1 Power supply switch         15         8.4.7.1         RSSI analog frontend         38           8.1.2.1 Power supply switch         15         8.4.7.1         RSSI digital processing         40           8.1.2.2 Device wake-up         15         8.4.7.2         RSSI digital processing         40           8.1.2.3 Device reset         16         8.4.7.2         RSSI digital processing         40           8.1.2.4 Power supply states         18         8.4.9         LF active post-wake-up timer         41           8.1.2.5 POWER OFF state         18         8.4.9         LF active post-wake-up timer         41           8.1.2.7 LF FIELD state         19         8.6.1         RIN (MIN)         MIN (MIN)         MIN (MIN) <td>5</td> <td></td> <td></td> <td>_</td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5        |                                        |    | _        |                                         |    |
| 7.1         Pinning         9         8.4.3.2         LF active PLL         35           7.2         Pin description         10         8.4.4         LF active receiver channel and baseband processing         35           8.1         Power supply domains         13         8.4.5         Wake-up pattern detection         36           8.1.1         Power supply control         15         8.4.7         Narrowband received signal strength indication (RSSI)         37           8.1.2.1         Power supply switch         15         8.4.7.1         RSSI analog frontend         38           8.1.2.1         Power supply switch         15         8.4.7.2         RSSI digital processing         40           8.1.2.2         Device wake-up         15         8.4.7.2         RSSI digital processing         40           8.1.2.3         Device reset         16         8.4.7.2         RSSI digital processing         40           8.1.2.5         POWER OFF state         18         8.4.9         I. Factive post-wake-up timer         41           8.1.2.5         POWER OFF state         18         8.5         LF tuning capacitors         41           8.1.2.6         BATTERY state         18         8.5         LF tuning capacitors         41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 6        |                                        |    |          |                                         |    |
| Pin description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 7        | Pinning information                    | 9  |          | 32 kHz crystal oscillator               | 34 |
| Section   Sect | 7.1      | Pinning                                | 9  |          |                                         | 35 |
| 8.1         Power management         .13         8.4.5         Wake-up pattern detection         36           8.1.1         Power supply domains         .13         8.4.6         Payload receiver         36           8.1.2         Power supply control         .15         8.4.7         Narrowband received signal strength indication (RSSI)         37           8.1.2.1         Power supply switch         .15         8.4.7.1         RSSI analog frontend         .38           8.1.2.2         Device wake-up         .15         8.4.7.1         RSSI analog frontend         .38           8.1.2.3         Device reset         .16         8.4.7.2         RSSI digital processing         .40           8.1.2.5         POWER OFF state         .18         8.4.8         Interval timer and real-time clock         .40           8.1.2.6         BATTERY state         .18         8.5         LF turning capacitors         .41           8.1.2.7         LF FIELD state         .19         8.6         RISC controller         .42           8.2.1         Clock sources         .20         8.6.1.1         RUN mode         .43           8.2.1         RCLK, clock from 16 MHz main RC         .86.2.2         INTERM mode         .43           8.2.1.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 7.2      | Pin description                        | 10 | 8.4.4    | LF active receiver channel and baseband |    |
| 8.1.1         Power supply domains         13         8.4.6         Payload receiver         37           8.1.2         Power supply switch         15         8.4.7         Narrowband received signal strength indication (RSSI)         37           8.1.2.1         Powice wake-up         15         8.4.7.1         RSSI analog frontend         38           8.1.2.3         Device reset         16         8.4.7.2         RSSI digital processing         40           8.1.2.5         Power Supply states         18         8.4.8         Interval timer and real-time clock         40           8.1.2.5         POWER OFF state         18         8.4.9         LF active post-wake-up timer         41           8.1.2.6         BATTERY state         18         8.5         LF tuning capacitors         41           8.1.3         Battery supply states         19         8.6.1         Power saving modes         42           8.2         System clock         19         8.6.1         Power saving modes         42           8.2.1         Clock sources         20         8.6.1         RUN mode         43           8.2.1.1         RCCLK, clock from 16 MHz auxiliary RC         8.6.2         Privilege modes         43           8.2.1.2         AUXCLK,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 8        | Functional description                 | 13 |          | processing                              | 35 |
| 8.1.1         Power supply domains         13         8.4.6         Payload receiver         37           8.1.2         Power supply switch         15         8.4.7         Narrowband received signal strength indication (RSSI)         37           8.1.2.1         Powice wake-up         15         8.4.7.1         RSSI analog frontend         38           8.1.2.3         Device reset         16         8.4.7.2         RSSI digital processing         40           8.1.2.5         Power Supply states         18         8.4.8         Interval timer and real-time clock         40           8.1.2.5         POWER OFF state         18         8.4.9         LF active post-wake-up timer         41           8.1.2.6         BATTERY state         18         8.5         LF tuning capacitors         41           8.1.3         Battery supply states         19         8.6.1         Power saving modes         42           8.2         System clock         19         8.6.1         Power saving modes         42           8.2.1         Clock sources         20         8.6.1         RUN mode         43           8.2.1.1         RCCLK, clock from 16 MHz auxiliary RC         8.6.2         Privilege modes         43           8.2.1.2         AUXCLK,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 8.1      | Power management                       | 13 | 8.4.5    | Wake-up pattern detection               | 36 |
| 8.1.2.1         Power supply control         .15         8.4.7         Narrowband received signal strength indication (RSSI)         37           8.1.2.1         Power supply switch         .15         8.4.7.1         RSSI analog frontend         .38           8.1.2.2         Device wake-up         .15         8.4.7.1         RSSI analog frontend         .38           8.1.2.4         Power supply states         .18         8.4.7.2         RSSI digital processing         .40           8.1.2.5         POWER OFF state         .18         8.4.8         Interval timer and real-time clock         .40           8.1.2.6         BATTERY state         .18         8.5         LF tuning capacitors         .41           8.1.2.7         LF FIELD state         .19         8.6         RISC controller         .42           8.1.2.1         LF CILL State         .19         8.6.1         Power saving modes         .42           8.2.2         System clock         .19         8.6.1.1         RUN mode         .43           8.2.1         Clock sources         .20         8.6.1.2         IDLE mode         .43           8.2.1.1         RCCLK, clock from 16 MHz main RC         .86.2         SYSTEM mode         .43           8.2.1.2         AUXCLK,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 8.1.1    |                                        |    | 8.4.6    |                                         |    |
| 8.1.2.1       Power supply switch       .15       indication (RSSI)       .37         8.1.2.2       Device wake-up       .15       8.4.7.1       RSSI analog frontend       .38         8.1.2.3       Device reset       .16       8.4.7.2       RSSI digital processing       .40         8.1.2.4       Power supply states       .18       8.4.8       Interval timer and real-time clock       .40         8.1.2.5       POWER OFF state       .18       8.4.9       LF active post-wake-up timer       .41         8.1.2.6       BATTERY state       .18       8.5       LF tuning capacitors       .41         8.1.3       Battery supply states       .19       8.6       RISC controller       .42         8.2.1       System clock       .19       8.6.1       Power saving modes       .42         8.2.2       System clock       .19       8.6.1.1       RUN mode       .43         8.2.1       RCCLK, clock from 16 MHz main RC oscillator       .86.2       Privilege modes       .43         8.2.1.2       AUXCLK, clock from 125 kHz LF field       .20       .86.3.1       System dode       .43         8.2.1.3       LFCLK, clock from 32 kHz crystal oscillator       .86.3.2       System data memory       .43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8.1.2    |                                        |    | 8.4.7    |                                         |    |
| 8.1.2.2       Device wake-up       .15       8.4.7.1       RSSI analog frontend       .38         8.1.2.3       Device reset       .16       8.4.7.2       RSSI digital processing       .40         8.1.2.4       Power supply states       .18       8.4.8       Interval timer and real-time clock       .40         8.1.2.5       POWER OFF state       .18       8.4.9       LF active post-wake-up timer       .41         8.1.2.6       BATTERY state       .18       8.5       LF tuning capacitors       .41         8.1.2.7       LF FIELD state       .19       8.6.1       Power saving modes       .42         8.1.3       Battery supply states       .19       8.6.1       Power saving modes       .42         8.2       System clock       .19       8.6.1.1       RUN mode       .43         8.2.1       Clock sources       .20       8.6.1.2       IDLE mode       .43         8.2.1.1       RCCLK, clock from 16 MHz main RC       8.6.2       Privilege modes       .43         8.2.1.2       AUXCLK, clock from 1 MHz auxiliary RC       8.6.2.1       SYSTEM mode       .43         8.2.1.2       AUXCLK, clock from 125 kHz LF field       .20       8.6.3.1       System code memory       .43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 8.1.2.1  |                                        |    |          |                                         | 37 |
| 8.1.2.3       Device reset       16       8.4.7.2       RSSI digital processing       40         8.1.2.4       Power supply states       18       8.4.8       Interval timer and real-time clock       40         8.1.2.5       POWER OFF state       18       8.4.9       LF active post-wake-up timer       41         8.1.2.6       BATTERY state       18       8.5       LF tuning capacitors       41         8.1.2.7       LF FIELD state       19       8.6       RISC controller       42         8.1.3       Battery supply states       19       8.6.1       Power saving modes       42         8.2.2       System clock       19       8.6.1.1       RUN mode       43         8.2.1       Clock sources       20       8.6.1.2       IDLE mode       43         8.2.1.1       RCCLK, clock from 16 MHz main RC       8.6.2.2       Privilege modes       43         8.2.1.2       AUXCLK, clock from 125 kHz LF field       20       8.6.2.1       SYSTEM mode       43         8.2.1.3       LFCLK, clock from 125 kHz LF field       20       8.6.3.3       Memory organization       43         8.2.1.5       SDADCLK, clock from 32 kHz crystal       8.6.3.2       System data memory       43         8.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8.1.2.2  | 111                                    |    | 8.4.7.1  |                                         |    |
| 8.1.2.4       Power supply states       18       8.4.8       Interval timer and real-time clock       40         8.1.2.5       POWER OFF state       18       8.4.9       LF active post-wake-up timer       41         8.1.2.6       BATTERY state       18       8.5       LF tuning capacitors       41         8.1.2.7       LF FIELD state       19       8.6       RISC controller       42         8.1.3       Battery supply states       19       8.6.1       Power saving modes       42         8.2       System clock       19       8.6.1.1       RUN mode       43         8.2.1       Clock sources       20       8.6.1.2       IDLE mode       43         8.2.1.1       RCCLK, clock from 16 MHz main RC       8.6.2       Privilege modes       43         8.2.1.2       AUXCLK, clock from 1 MHz auxiliary RC       8.6.2.1       SYSTEM mode       43         8.2.1.3       LFCLK, clock from 125 kHz LF field       20       8.6.3.1       System code memory       43         8.2.1.4       XO32KCLK, clock from 32 kHz crystal oscillator       20       8.6.3.1       System data memory       43         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.4       Application code memory       44 </td <td>_</td> <td></td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _        |                                        |    |          |                                         |    |
| 8.1.2.5       POWER OFF state       18       8.4.9       LF active post-wake-up timer       41         8.1.2.6       BATTERY state       18       8.5       LF tuning capacitors       41         8.1.2.7       LF FIELD state       19       8.6       RISC controller       42         8.1.3       Battery supply states       19       8.6.1       Power saving modes       42         8.2       System clock       19       8.6.1.1       RUN mode       43         8.2.1       Clock sources       20       8.6.1.2       IDLE mode       43         8.2.1.1       RCCLK, clock from 16 MHz main RC       8.6.2       Privilege modes       43         8.2.1.2       AUXCLK, clock from 1 MHz auxiliary RC       8.6.2.1       SYSTEM mode       43         8.2.1.2       AUXCLK, clock from 125 KHz LF field       20       8.6.3.1       System code memory       43         8.2.1.4       XO32KCLK, clock from 32 kHz crystal oscillator       20       8.6.3.3       Application code memory       43         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.4       Application code memory       44         8.2.2.1       SUCK, keternal clock at P15       21       8.6.4       CPU/MMU exceptions       46 <td>_</td> <td></td> <td></td> <td>7,</td> <td>• .</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | _        |                                        |    | 7,       | • .                                     |    |
| 8.1.2.6       BATTERY state       18       8.5       LF tuning capacitors       41         8.1.2.7       LF FIELD state       19       8.6       RISC controller       42         8.1.3       Battery supply states       19       8.6.1       Power saving modes       42         8.2       System clock       19       8.6.1.1       RUN mode       43         8.2.1       Clock sources       20       8.6.1.2       IDLE mode       43         8.2.1.1       RCCLK, clock from 16 MHz main RC       8.6.2.2       Privilege modes       43         8.2.1.2       AUXCLK, clock from 14 MHz auxiliary RC       8.6.2.2       USER mode       43         8.2.1.3       LFCLK, clock from 125 kHz LF field       20       8.6.3.1       System code memory       43         8.2.1.4       XO32KCLK, clock from 32 kHz crystal oscillator       20       8.6.3.1       System data memory       43         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.3       Application code memory       44         8.2.1.6       XCLK, external clock at P15       21       8.6.4       CPU/MMU exceptions       46         8.2.2.1       CPUCLK, CPU clock       23       8.7.1       Available ULP EEPROM modules       47                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _        |                                        |    | - y -    |                                         |    |
| 8.1.2.7       LF FIELD state       19       8.6       RISC controller       42         8.1.3       Battery supply states       19       8.6.1       Power saving modes       42         8.2.1       Clock sources       20       8.6.1.1       RUN mode       43         8.2.1.1       RCCLK, clock from 16 MHz main RC       8.6.2       Privilege modes       43         8.2.1.2       AUXCLK, clock from 1 MHz auxiliary RC       8.6.2.1       SYSTEM mode       43         8.2.1.3       LFCLK, clock from 125 kHz LF field       20       8.6.3.1       System code memory       43         8.2.1.4       XO32KCLK, clock from 32 kHz crystal       8.6.3.2       System data memory       43         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.3       Application code memory       44         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.4       Application data memory       44         8.2.2.1       Clock domains       21       8.6       CPU/MMU exceptions       46         8.2.2.1       CPUCLK, external clock at P15       21       8.6       CPU/MMU exceptions       46         8.2.2.1       CPUCLK, CPU clock       23       8.7.1       Available ULP EEPROM modules       47 <td>-</td> <td></td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -        |                                        |    |          |                                         |    |
| 8.1.3       Battery supply states       19       8.6.1       Power saving modes       42         8.2       System clock       19       8.6.1.1       RUN mode       43         8.2.1       Clock sources       20       8.6.1.2       IDLE mode       43         8.2.1.1       RCCLK, clock from 16 MHz main RC       8.6.2       Privilege modes       43         8.2.1.2       AUXCLK, clock from 1 MHz auxiliary RC       8.6.2.1       SYSTEM mode       43         8.2.1.3       LFCLK, clock from 125 kHz LF field       20       8.6.3.3       Memory organization       43         8.2.1.3       LFCLK, clock from 32 kHz crystal       8.6.3.2       System code memory       43         8.2.1.4       XO3ZKCLK, clock from 32 kHz crystal       8.6.3.3       Application code memory       43         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.4       Application data memory       44         8.2.1.6       XCLK, external clock at P15       21       8.6.4       CPU/MMU exceptions       46         8.2.2.1       CPUCLK, CPU clock       23       8.7.1       Available ULP EEPROM modules       47         8.2.2.2       PCLK, peripheral clock       24       8.7.3       ULP EEPROM interface       48 <tr< td=""><td></td><td></td><td></td><td></td><td></td><td></td></tr<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |                                        |    |          |                                         |    |
| 8.2       System clock       19       8.6.1.1       RUN mode       .43         8.2.1       Clock sources       20       8.6.1.2       IDLE mode       .43         8.2.1.1       RCCLK, clock from 16 MHz main RC oscillator       20       8.6.2.1       Privilege modes       .43         8.2.1.2       AUXCLK, clock from 1 MHz auxiliary RC oscillator       20       8.6.2.1       USER mode       .43         8.2.1.3       LFCLK, clock from 125 kHz LF field       20       8.6.3.1       System code memory       .43         8.2.1.4       XO32KCLK, clock from 32 kHz crystal oscillator       20       8.6.3.1       System code memory       .43         8.2.1.5       SDADCLK, SD-ADC clock source       20       8.6.3.3       Application code memory       .43         8.2.1.5       SDADCLK, SD-ADC clock source       20       8.6.3.4       Application data memory       .44         8.2.1.6       XCLK, external clock at P15       .21       8.6.4       CPU/MMU exceptions       .46         8.2.2.1       CPUCLK, CPU clock       .23       8.7.1       Available ULP EEPROM modules       .47         8.2.2.2.1       CPUCLK, peripheral clock       .23       8.7.2       ULP module 15       .47         8.2.2.2.4       ADCCLK, ADC clock <td>_</td> <td></td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _        |                                        |    |          |                                         |    |
| 8.2.1       Clock sources       20       8.6.1.2       IDLE mode       .43         8.2.1.1       RCCLK, clock from 16 MHz main RC oscillator       20       8.6.2.1       SYSTEM mode       .43         8.2.1.2       AUXCLK, clock from 1 MHz auxiliary RC oscillator       20       8.6.2.2       USER mode       .43         8.2.1.3       LFCLK, clock from 125 kHz LF field       20       8.6.3.1       System code memory       .43         8.2.1.4       XO32KCLK, clock from 32 kHz crystal       8.6.3.2       System data memory       .43         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.4       Application code memory       .44         8.2.1.6       XCLK, external clock at P15       21       8.6.4       CPU/MMU exceptions       .46         8.2.2.1       CPUCLK, CPU clock       23       8.7.1       ULP EEPROM       .46         8.2.2.1       CPUCLK, CPU clock       23       8.7.2       ULP module 15       .47         8.2.2.2       PCLK, peripheral clock       23       8.7.2       ULP module 15       .47         8.2.2.3       AESCLK, AES clock       24       8.73       ULP EEPROM interface       .48         8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt sourc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -        |                                        |    |          |                                         |    |
| 8.2.1.1       RCCLK, clock from 16 MHz main RC oscillator       20       8.6.2.1       SYSTEM mode       43         8.2.1.2       AUXCLK, clock from 1 MHz auxiliary RC oscillator       20       8.6.2.2       USER mode       43         8.2.1.3       LFCLK, clock from 125 kHz LF field       20       8.6.3.1       System code memory       43         8.2.1.4       XO32KCLK, clock from 32 kHz crystal       8.6.3.2       System data memory       43         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.4       Application code memory       44         8.2.1.6       XCLK, external clock at P15       21       8.6.4       CPU/MMU exceptions       46         8.2.2.1       CPUCLK, CPU clock       23       8.7.1       Available ULP EEPROM modules       47         8.2.2.2       PCLK, peripheral clock       23       8.7.2       ULP module 15       47         8.2.2.3       AESCLK, AES clock       24       8.7.3       ULP EEPROM interface       48         8.2.2.4       ADCCLK, ADC clock       24       8.8.1       Interrupt sources       49         8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.7       ULPINTCLK, ULP EEPROM interface clock       24 </td <td>-</td> <td></td> <td></td> <td>- 4</td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -        |                                        |    | - 4      |                                         |    |
| scillator         20         8.6.2.1         SYSTEM mode         43           8.2.1.2         AUXCLK, clock from 1 MHz auxiliary RC oscillator         20         8.6.3         Memory organization         43           8.2.1.3         LFCLK, clock from 125 kHz LF field         20         8.6.3.1         System code memory         43           8.2.1.4         XO32KCLK, clock from 32 kHz crystal oscillator         8.6.3.2         System data memory         43           8.2.1.5         SDADCCLK, SD-ADC clock source         20         8.6.3.4         Application code memory         44           8.2.1.6         XCLK, external clock at P15         21         8.6.4         CPU/MMU exceptions         46           8.2.2.1         CPUCLK, CPU clock         23         8.7.1         Available ULP EEPROM modules         47           8.2.2.2         PCLK, peripheral clock         23         8.7.2         ULP module 15         47           8.2.2.3         AESCLK, AES clock         24         8.7.3         ULP EEPROM interface         48           8.2.2.4         ADCCLK, DC clock         24         8.8         Interrupt sources         49           8.2.2.5         WDCLK, watchdog clock         24         8.8         Interrupt sources         49           8.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -        |                                        | 20 | - /-/    |                                         |    |
| 8.2.1.2       AUXCLK, clock from 1 MHz auxiliary RC oscillator       20       8.6.2.2       USER mode       43         8.2.1.3       LFCLK, clock from 125 kHz LF field       20       8.6.3.1       System code memory       43         8.2.1.4       XO32KCLK, clock from 32 kHz crystal oscillator       20       8.6.3.2       System data memory       43         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.4       Application code memory       44         8.2.1.6       XCLK, external clock at P15       21       8.6.4       CPU/MMU exceptions       46         8.2.2.1       CPUCLK, CPU clock       23       8.7.1       Available ULP EEPROM       46         8.2.2.2       PCLK, peripheral clock       23       8.7.2       ULP module 15       47         8.2.2.3       AESCLK, AES clock       24       8.7.3       ULP EEPROM interface       48         8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt system       48         8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.10       Timer/Counter 0, 2       49         8.2.2.8       ULPPROGCLK, ULP EEPROM interface clock       2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 8.2.1.1  |                                        |    |          |                                         |    |
| 8.2.1.3       LFCLK, clock from 125 kHz LF field       20       8.6.3.1       Memory organization       43         8.2.1.4       XO32KCLK, clock from 32 kHz crystal oscillator       20       8.6.3.2       System data memory       43         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.4       Application code memory       44         8.2.1.6       XCLK, external clock at P15       21       8.6.4       CPU/MMU exceptions       46         8.2.2       Clock domains       21       8.7       ULP EEPROM       46         8.2.2.1       CPUCLK, CPU clock       23       8.7.1       Available ULP EEPROM modules       47         8.2.2.2       PCLK, peripheral clock       23       8.7.2       ULP module 15       47         8.2.2.3       AESCLK, AES clock       24       8.7.3       ULP EEPROM interface       48         8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt system       48         8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.8       ULPINTCLK, ULP EEPROM interface clock       24       8.10.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |                                        | 20 |          |                                         |    |
| 8.2.1.3       LFCLK, clock from 125 kHz LF field       20       8.6.3.1       System code memory       43         8.2.1.4       XO32KCLK, clock from 32 kHz crystal oscillator       20       8.6.3.2       System data memory       44         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.4       Application code memory       44         8.2.1.6       XCLK, external clock at P15       21       8.6.4       CPU/MMU exceptions       46         8.2.2       Clock domains       21       8.7       ULP EEPROM       46         8.2.2.1       CPUCLK, CPU clock       23       8.7.1       Available ULP EEPROM modules       47         8.2.2.2       PCLK, peripheral clock       23       8.7.2       ULP module 15       47         8.2.2.3       AESCLK, AES clock       24       8.7.3       ULP EEPROM interface       48         8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt system       48         8.2.2.5       WDCLK, watchdog clock       24       8.8       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.8       ULPINTCLK, ULP EEPROM interface clock       24       8.10.1       <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8.2.1.2  |                                        |    | 1        |                                         |    |
| 8.2.1.4       XO32KCLK, clock from 32 kHz crystal oscillator       8.6.3.2       System data memory       43         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.4       Application data memory       44         8.2.1.6       XCLK, external clock at P15       21       8.6.4       CPU/MMU exceptions       46         8.2.2       Clock domains       21       8.7       ULP EEPROM       46         8.2.2.1       CPUCLK, CPU clock       23       8.7.1       Available ULP EEPROM modules       47         8.2.2.2       PCLK, peripheral clock       23       8.7.2       ULP module 15       47         8.2.2.3       AESCLK, AES clock       24       8.7.3       ULP EEPROM interface       48         8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt system       48         8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.8       ULPPROGCLK, ULP EEPROM interface clock       24       8.10.1       Operating modes       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.1       Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |                                        |    | /        |                                         |    |
| oscillator       20       8.6.3.3       Application code memory       44         8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.4       Application data memory       44         8.2.1.6       XCLK, external clock at P15       21       8.6.4       CPU/MMU exceptions       46         8.2.2       Clock domains       21       8.7       ULP EEPROM       46         8.2.2.1       CPUCLK, CPU clock       23       8.7.1       Available ULP EEPROM modules       47         8.2.2.2       PCLK, peripheral clock       23       8.7.2       ULP module 15       47         8.2.2.3       AESCLK, AES clock       24       8.7.3       ULP EEPROM interface       48         8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt system       48         8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.7       ULPINTCLK, ULP EEPROM interface clock       24       8.10       Timer/Counter 1       50         8.2.2.8       ULPPROGCLK, Monitor and download interface       24       8.10.1       Mode 1       51 <tr< td=""><td></td><td></td><td> 20</td><td></td><td></td><td></td></tr<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          |                                        | 20 |          |                                         |    |
| 8.2.1.5       SDADCCLK, SD-ADC clock source       20       8.6.3.4       Application data memory       44         8.2.1.6       XCLK, external clock at P15       21       8.6.4       CPU/MMU exceptions       46         8.2.2       Clock domains       21       8.7       ULP EEPROM       46         8.2.2.1       CPUCLK, CPU clock       23       8.7.1       Available ULP EEPROM modules       47         8.2.2.2       PCLK, peripheral clock       23       8.7.2       ULP module 15       47         8.2.2.3       AESCLK, AES clock       24       8.7.3       ULP EEPROM interface       48         8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt system       48         8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.7       ULPINTCLK, ULP EEPROM interface clock       24       8.10       Timer/Counter 1       50         8.2.2.8       ULPPROGCLK, ULP EEPROM programming clock       24       8.10.1       Operating modes       51         8.2.2.9       MDICLK, monitor and download interface       24       8.10.1.3       Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8.2.1.4  |                                        |    | ,        |                                         |    |
| 8.2.1.6       XCLK, external clock at P15       .21       8.6.4       CPU/MMU exceptions       .46         8.2.2       Clock domains       .21       8.7       ULP EEPROM       .46         8.2.2.1       CPUCLK, CPU clock       .23       8.7.1       Available ULP EEPROM modules       .47         8.2.2.2       PCLK, peripheral clock       .23       8.7.2       ULP module 15       .47         8.2.2.3       AESCLK, AES clock       .24       8.7.3       ULP EEPROM interface       .48         8.2.2.4       ADCCLK, ADC clock       .24       8.8       Interrupt system       .48         8.2.2.5       WDCLK, watchdog clock       .24       8.8.1       Interrupt sources       .49         8.2.2.6       REFCLK, reference clock       .24       8.9       Timer/Counter 0, 2       .49         8.2.2.7       ULPINTCLK, ULP EEPROM interface clock       .24       8.10       Timer/Counter 1       .50         8.2.2.8       ULPPROGCLK, ULP EEPROM programming clock       .24       8.10.1       Operating modes       .51         8.2.2.9       MDICLK, monitor and download interface clock       .24       8.10.1.2       Mode 1       .51         8.2.2.9       MDICLK, monitor and download interface clock       .24       8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |                                        |    |          |                                         |    |
| 8.2.2       Clock domains       21       8.7       ULP EEPROM       46         8.2.2.1       CPUCLK, CPU clock       23       8.7.1       Available ULP EEPROM modules       47         8.2.2.2       PCLK, peripheral clock       23       8.7.2       ULP module 15       47         8.2.2.3       AESCLK, AES clock       24       8.7.3       ULP EEPROM interface       48         8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt system       48         8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.7       ULPINTCLK, ULP EEPROM interface clock       24       8.10       Timer/Counter 1       50         8.2.2.8       ULPPROGCLK, ULP EEPROM programming clock       24       8.10.1       Operating modes       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.2       Mode 1       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.3       Mode 2       52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 8.2.1.5  | SDADCCLK, SD-ADC clock source          | 20 | 8.6.3.4  |                                         |    |
| 8.2.2.1       CPUCLK, CPU clock       23       8.7.1       Available ULP EEPROM modules       47         8.2.2.2       PCLK, peripheral clock       23       8.7.2       ULP module 15       47         8.2.2.3       AESCLK, AES clock       24       8.7.3       ULP EEPROM interface       48         8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt system       48         8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.7       ULPINTCLK, ULP EEPROM interface clock       24       8.10       Timer/Counter 1       50         8.2.2.8       ULPPROGCLK, ULP EEPROM programming clock       24       8.10.1       Operating modes       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.2       Mode 1       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.3       Mode 2       52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 8.2.1.6  | XCLK, external clock at P15            | 21 | 8.6.4    | CPU/MMU exceptions                      | 46 |
| 8.2.2.2       PCLK, peripheral clock       23       8.7.2       ULP module 15       47         8.2.2.3       AESCLK, AES clock       24       8.7.3       ULP EEPROM interface       48         8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt system       48         8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.7       ULPINTCLK, ULP EEPROM interface clock       24       8.10       Timer/Counter 1       50         8.2.2.8       ULPPROGCLK, ULP EEPROM programming clock       24       8.10.1       Operating modes       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.2       Mode 1       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.3       Mode 2       52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 8.2.2    | Clock domains                          | 21 | 8.7      | ULP EEPROM                              | 46 |
| 8.2.2.3       AESCLK, AES clock       24       8.7.3       ULP EEPROM interface       48         8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt system       48         8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.7       ULPINTCLK, ULP EEPROM interface clock       24       8.10       Timer/Counter 1       50         8.2.2.8       ULPPROGCLK, ULP EEPROM programming clock       8.10.1       Operating modes       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.2       Mode 1       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.3       Mode 2       52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 8.2.2.1  | CPUCLK, CPU clock                      | 23 | 8.7.1    | Available ULP EEPROM modules            | 47 |
| 8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt system       48         8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.7       ULPINTCLK, ULP EEPROM interface clock       24       8.10       Timer/Counter 1       50         8.2.2.8       ULPPROGCLK, ULP EEPROM programming clock       8.10.1       Operating modes       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.2       Mode 1       51         clock       24       8.10.1.3       Mode 2       52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 8.2.2.2  | PCLK, peripheral clock                 | 23 | 8.7.2    | ULP module 15                           | 47 |
| 8.2.2.4       ADCCLK, ADC clock       24       8.8       Interrupt system       48         8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.7       ULPINTCLK, ULP EEPROM interface clock       24       8.10       Timer/Counter 1       50         8.2.2.8       ULPPROGCLK, ULP EEPROM programming clock       8.10.1       Operating modes       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.2       Mode 1       51         clock       24       8.10.1.3       Mode 2       52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 8.2.2.3  |                                        |    | 8.7.3    |                                         |    |
| 8.2.2.5       WDCLK, watchdog clock       24       8.8.1       Interrupt sources       49         8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.7       ULPINTCLK, ULP EEPROM interface clock       24       8.10       Timer/Counter 1       50         8.2.2.8       ULPPROGCLK, ULP EEPROM programming clock       24       8.10.1       Operating modes       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.2       Mode 1       51         clock       24       8.10.1.3       Mode 2       52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |                                        |    |          |                                         |    |
| 8.2.2.6       REFCLK, reference clock       24       8.9       Timer/Counter 0, 2       49         8.2.2.7       ULPINTCLK, ULP EEPROM interface clock       24       8.10       Timer/Counter 1       50         8.2.2.8       ULPPROGCLK, ULP EEPROM programming clock       24       8.10.1       Operating modes       51         8.2.2.9       MDICLK, monitor and download interface clock       24       8.10.1.2       Mode 1       51         8.2.2.9       Mode 1       51       51       Mode 2       52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                                        |    |          |                                         |    |
| 8.2.2.7       ULPINTCLK, ULP EEPROM interface clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |                                        |    |          |                                         |    |
| 8.2.2.8       ULPPROGCLK, ULP EEPROM programming clock 24       8.10.1 Operating modes 51         8.2.2.9       MDICLK, monitor and download interface clock 24       8.10.1.2 Mode 1 51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |                                        |    |          |                                         |    |
| programming clock       24       8.10.1.1 Mode 0       51         8.2.2.9 MDICLK, monitor and download interface       8.10.1.2 Mode 1       51         clock       24       8.10.1.3 Mode 2       52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |                                        |    |          |                                         |    |
| 8.2.2.9 MDICLK, monitor and download interface 8.10.1.2 Mode 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5.2.2.0  |                                        | 24 |          |                                         |    |
| clock24 8.10.1.3 Mode 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 8220     |                                        | 44 |          |                                         |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0.2.2.9  |                                        | 24 |          |                                         |    |
| o.z.z. iu iiuoln, inimodilizer interiace unit ciock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0 2 2 44 |                                        |    |          |                                         |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0.2.2.10 | nock, immobilizer interface unit clock | ∠4 | 0.10.1.4 | woue 3                                  | ၁೨ |

# NCF215A (ACTIC-SRX-VW 3D) / NCF215B (ACTIC-SRX-VW 1D)

| 8.11     | Watchdog timer                               |    |
|----------|----------------------------------------------|----|
| 8.12     | I/O ports                                    | 54 |
| 8.12.1   | I/O port functions                           |    |
| 8.12.2   | Port wake up                                 | 55 |
| 8.13     | LED driver                                   |    |
| 8.14     | SPI 0 and 1                                  |    |
| 8.14.1   | Interaction with I/O port interface          | 56 |
| 8.14.1.1 |                                              |    |
| 8.14.1.2 | SDOx or SD(I)Ox                              | 56 |
| 8.14.1.3 |                                              | 57 |
| 8.15     | General purpose A/D converter                |    |
| 8.15.1   | Battery voltage measurement                  |    |
| 8.15.2   | Temperature measurement                      |    |
| 8.15.3   | External voltage measurement                 |    |
| 8.16     | AES calculation unit                         |    |
| 8.17     | Random number generator                      | 57 |
| 8.18     | Registers for mathematical/logical           |    |
|          | operations                                   |    |
| 8.18.1   | Bit swap register BITSWAP                    |    |
| 8.18.2   | Bit count register (parity generator) BITCNT |    |
| 8.18.3   | Generic CRC register                         |    |
| 8.18.4   | CRC8 register                                |    |
| 8.19     | Motion sensor interface                      |    |
| 8.19.1   | Operation with a MEMS sensor                 |    |
| 8.19.2   | Operation with a mechanical sensor           |    |
| 8.20     | User data registers                          |    |
| 8.21     | Device modes                                 |    |
| 8.21.1   | VIRGIN                                       |    |
| 8.21.2   | INIT                                         |    |
| 8.21.3   | PROTECTED                                    |    |
| 8.21.4   | TAMPERED                                     |    |
| 8.22     | System routines                              |    |
| 8.22.1   | Boot routine                                 |    |
| 8.22.2   | Transponder emulation                        |    |
| 8.22.3   | Monitor and download interface               | 61 |
| 9        | Characterization information                 |    |
| 9.1      | Limiting values                              |    |
| 9.2      | Recommended operating conditions             |    |
| 9.3      | Static characteristics                       |    |
| 9.4      | Dynamic characteristics                      |    |
| 10       | Package outline                              |    |
| 11       | Packing information                          | 80 |
| 12       | Soldering                                    |    |
| 12.1     | Soldering footprint                          |    |
| 13       | Mounting                                     |    |
| 13.1     | Pin 1 keep out area                          |    |
| 14       | Glossary                                     |    |
| 15       | References                                   |    |
| 16       | Revision history                             | 88 |
| 17       | Contact information                          |    |
| 18       | Legal information                            | 90 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2018.

All rights reserved.