

# CE/CZ3001

# LAB-1

In this lab you need to find the area and time complexity of different arithmetic circuits like adders, and multipliers and circuits for basic logic operations for different bit-widths. Besides, you will experiment with the functionality of ALU as well as the area and time complexity of ALU of different bit-widths. You need to find out which of the arithmetic or logic circuits affect the area and time complexity of ALU significantly, and the impact of word-length on such complexity. You will be provided with parametrizable Verilog code where the bit-width can be changed. You should also understand the Verilog code completely and should develop competence to write the code which would be required in your projects.

### **PART I: ARITHMETIC CIRCUITS**

In this part of the Lab, we consider a simple adder, and a multiplier for different bit-widths. You will experiment with the functionality of each arithmetic circuit as well as the area and time complexity of multiplier for different bit-widths.

### **ARITHMETIC CIRCUITS DESCRIPTION**

1. <u>Adder:</u> The functionality of the adder is to add two elements (A and B) bit to produce output (out). You can increase the bit width of inputs to find the area and delay complexity of the adders of different bit-width.



Figure-1: Adder circuit diagram.

**2.** Multiplier: The functionality of the multiplier is to multiply two inputs A, B to result in output product (out). Assuming both A and B to be W-bit words in 2's complement representation, we can find that 'out' is a (2W)-bit word in 2's complement representation.



Figure-2: Multiplier circuit diagram.



### ARITHMETIC CIRCUITS SYNTHESIS, TESTING AND ANALYSIS

- 1) You will be given the Verilog codes of an adder and a multiplier. You have to generate the test bench and test whether the Verilog modules give correct results.
- 2) You need to take the input bit-width 8, 16, 32 and 64 and find out the number of slices used and the maximum combinational path delay of adders and multipliers of different bit-width. You need to plot area (vs) bit-width as well as delay (vs) bit-width for the adder and the multiplier modules.

To find out whether the design is functioning correctly you need to synthesise code and to see if that gives the correct results. Besides you need to analyse the increase in complexity (in terms of number of slices and computational delay) of adder and multiplier along with the increase in bitwidth. For that you proceed as follows.

#### A. Open Project and Download Source Verilog files.

- 1) Open Xilinx ISE Project navigator and start a new project "CE3001\_lab1".
- 2) The project settings are as below
  - 1. In the field family, select >Spartan6
  - 2. In the field device, Select > XC6SLX4
  - 3. In the field package, Select > CSG225
  - 4. In the field speed, Select > -3
  - 5. In the field Simulator, Select > ISim(VHDL/Verilog)
  - 6. In the field Preferred Language, Select > Verilog
  - 7. Click > Next to move to the page Project Summary
  - 8. Click > Finish in the page Project Summary
- 3) This will create a folder by the name "CE3001\_lab1". You may copy the files 'adder\_v', and 'multipler.v' to this folder.
- 4) Once the project is open, we need to 'Add source' by adding 'adder\_v', and 'multipler.v' file.





5) Click 'OK' for adding the source files 'adder\_v' and 'multipler.v' will be added to the project "CE3001lab1".



- 6) Double click the adder module and go through your 'adder.v' code to understand the functionality of the full adder. In order to synthesize 'adder.v' right click 'adder' and select 'Set as Top Module'.
- 7) To synthesize the 'adder.v' code and to see the schematic diagram of the adder, click on to the 'synthesize-XST' button in the 'Design' tab. Now, expand the 'synthesis' button and click on to 'View RTL schematic'.





8) This process will initiate the synthesis of the code (number of Look up Table (LUT) slices which is a measure of area and delay of the circuit) and also will give the RTL schematic of the code.





a. Click Ok. This will bring another window with the adder module to create the schematic as shown below.



b.Click 'adder' under 'Available Elements' and "ADD" to the 'Selected Elements" and click 'Create Schematic' button on the bottom corner.





- 9) The schematic diagram can be seen. Click into the main module diagram to go into the circuit diagram of adder. You can re-verify the functionality by checking the circuit diagram. You can also know the amount of hardware (LUTs) used by clicking the "View Technology Schematic"
- 10) The synthesis result can be found by clicking the 'Synthesis report' in the 'Design overview- synthesis report' tab.



- 11) To do simulation of the code given we need a test bench. In ISE Design Suite, click 'View-> Simulation'.
  - In the Design Panel, right-click on the icon adder and select >New Source to move to the page Select Source Type





• The page Select Source Type Page 'Verilog Test Fixture' and name the test bench file to be 'adder\_test.v'. Tick the option > Add To Project.





• Click > Next to move to the page Associate Source



• Click the module that we want to simulate. In the current case 'adder'. Select that and click next.

Click 'Finish'. 'adder\_test.v' is generated.





```
19 // Revision:
 20 // Revision 0.01 - File Created
 21 // Additional Comments:
22 //
 25 module adder_test;
 26
      // Inputs
 27
 28
      reg [7:0] a;
 29
      reg [7:0] b;
 30
 31
      // Outputs
      wire [7:0] out;
 32
      // Instantiate the Unit Under Test (UUT)
 34
 35
      adder uut (
         .a(a),
 36
          .b(b),
 37
         .out (out)
 38
 39
 40
      initial begin
 41
 42
         // Initialize Inputs
         a = 0;
b = 0;
 43
 44
 45
         // Wait 100 ns for global reset to finish
 46
         #100;
 47
 48
 49
 50
         // Add stimulus here
 51
 52
       end
 53
54 endmodule
```

12) Add the following inputs below the '//Add stimulus here' section in the program. # 200 a=2'h01; //after 200ns make a=1; #200 b=2'h02; // after 200ns make b=1;



```
25 module adder_test;
26
      // Inputs
27
28
      reg [7:0] a;
29
       reg [7:0] b;
30
      // Outputs
31
      wire [7:0] out;
32
33
34
      // Instantiate the Unit Under Test (UUT)
      adder uut (
35
36
          .a(a),
          .b(b),
37
38
          .out(out)
39
      );
40
      initial begin
41
         // Initialize Inputs
42
         a = 0;
43
          b = 0;
44
45
          // Wait 100 ns for global reset to finish
46
47
          #100;
   # 200 a=2'h01; //after 200ns make a=1;
49
50 #200 b=2'h02; // after 200ns make b=2;
51
          // Add stimulus here
52
53
54
       end
55
56 endmodule
```

13) Click 'Simulate Behavioural model' below 'ISIM simulator' for the processes 'adder\_test' to generate the output waveform. Verify whether the functionality of full adder is correctly done.





- B: The <u>adder</u> code is parametrizable. That means you can change the bit-width of the adder by changing the value for parameter **DSIZE**. If parameter **DSIZE** is set to 8, then it's an eight bit adder. If the parameter **DSIZE** =64, then the bit-width of the operands in adder is 64 bit.
  - 1) Change the parameter **DSIZE** from 8, 16, 32 and 64 and note the number of slices used and delay (in ns). You need to synthesise each time (steps 6-13) after you change the parameter value to find out the number of slices and delay in ns. Plot the graph, area (vs) bit-width as well as delay (vs) bit-width for the adder module.

Table 1: Slices and delay for adder

| Parameter: <b>DSIZE</b> | BIT-WIDTH | No of LUT slices | Delay in ns |
|-------------------------|-----------|------------------|-------------|
| 8                       | 8         |                  |             |
| 16                      | 16        |                  |             |
| 32                      | 32        |                  |             |
| 64                      | 64        |                  |             |





To synthesize and to see its circuit diagram make it as the topmodule and **repeat from steps 6-13.** You may have to add respective input values to the testbench program for adder in-order to verify the same. Do note that the bit-width of the inputs is same as the bit-width parameter that you have set in the code. To view the technology schematic follow the step 8, but instead of clicking 'view RTL schematic', click 'View Technology Schematic' . You can also note the Technology schematic diagram which reflects the increased bit-width of the architecture.

- C: The given <u>Multiplier</u> code is also parametrizable. That means you can change the bit-width of the operands of Multiplier by changing the value for parameter **DSIZE**; If parameter **DSIZE**=8, then the bit-width of the operands in Multiplier is 8 bit. If parameter **DSIZE**=64, then the bit-width of the operands of the Multiplier is 64 bit.
  - 1) Change the parameter **DSIZE** from 8, 16, 32 and 64 and note the number of slices occupied and delay in terms of (ns). You need to synthesise each time (steps 6-13) after you change the parameter value to find out the number of slices and delay in ns. Plot the graph, area (vs) bit-width as well as delay (vs) bit-width for the Multiplier module.



- 2) To synthesize and to see its circuit diagram set it as the topmodule (indicated in step 6) and repeat from steps 7-13. You have to add respective input values to the testbench program for Multiplier in-order to verify the same. Note that the bit widths of the inputs is same as the bit-width parameter that you set in the code. To view the technology schematic follow the step 8, but instead of clicking 'view RTL schematic', click 'View Technology Schematic' to see the increased bit-width of the architecture.
- 3) <u>Before doing step 7(the synthesis)</u>, click the 'HDL option' button in the 'Process <u>Properties' tab.</u> Note that there is a 'Switch Name- use\_dsp48' as the last option.



4) The use of DSP48 block has to be prevented and hence select 'No' and Click-> 'OK'.



5) Continue with the rest of the steps as earlier.



Table 2: Slices and delay for Multiplier

| Parameter: <b>DSIZE</b> | BIT-WIDTH | No of LUT slices | Delay in ns |
|-------------------------|-----------|------------------|-------------|
| 8                       | 8         |                  |             |
| 16                      | 16        |                  |             |
| 32                      | 32        |                  |             |
| 64                      | 64        |                  |             |





Area in slices (vs) bit-width

delay (vs) bit-width

## **EVALUATION -1**

- 1) Plot the graph, area (vs) bit-width as well as delay (vs) bit-width for the adder module for DSIZE =8, 16, 32 and 64.
- 2) Plot the graph, area (vs) bit-width as well as delay (vs) bit-width for the multiplier module for DSIZE=8, 16, 32 and 64.



## **PARTII: ARITHMETIC LOGIC UNIT (ALU)**

### 1. ARITHMETIC LOGIC UNIT (ALU) SPECIFICATIONS

In this Lab, we consider a simple ALU that performs the computation for eight arithmetic and logical operation. The eight operations are: ADD, SUB, AND, XOR, SLL, SRL, COM, and MUL as described in Table 1.

Table 1 - Description of ALU Operations

| Instruction | Equation                                                                                      | Operation           | Description                                           |
|-------------|-----------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------|
| ADD         | A+B                                                                                           | Addition            | Addition of A and B, where both A and B are in 2's    |
|             |                                                                                               |                     | complement format                                     |
| SUB         | A-B                                                                                           | Subtraction         | Subtraction of A and B, where both A and B are in     |
|             |                                                                                               |                     | 2's complement format                                 |
| AND         | A&B                                                                                           | Logical AND         | Bit-wise AND of A, B                                  |
| XOR         | A^B                                                                                           | Logical XOR         | Bit-wise XOR of A, B                                  |
| SLL         | A< <b< td=""><td>Shift left logical</td><td>Shift left operand A shift to left by B</td></b<> | Shift left logical  | Shift left operand A shift to left by B               |
| SRL         | A>>B                                                                                          | Shift right logical | Shift right operand A shift to right by B             |
| COM         | $A \ll B$                                                                                     | Comparison          | If A<=B then it results "true" (output 1) else "false |
|             |                                                                                               | _                   | (output=0) A and B are in 2's complement format       |
| MUL         | A*B                                                                                           | Multiplication      | Multiplication of A and B. A and B are in 2's         |
|             |                                                                                               |                     | complement                                            |

A and B are the data input ports of the ALU to feed maximum of two operands to the ALU. The ALU has 3-bit control input to perform one out of the 8 possible instructions which the ALU can perform. If an ALU has to perform more than 8 (but not more than 16) operations then it would need 4 bit control. The information is also listed in Table 2. The encoding of the 8 instructions is listed in Table 3.

Table 2 - Port List Specification. The bit-width to be varied from 8 bit to 64 bit.

| Port Name | <b>Port Direction</b> | Description                                            |
|-----------|-----------------------|--------------------------------------------------------|
| A         | Input                 | First operand                                          |
| В         | Input                 | Second operand                                         |
| op        | Input                 | Selects which operation to be performed (8 operations) |
| Out       | Output                | Output of the operation                                |

Table 3 - ALU operation encoding

| Operation | 'op' value |
|-----------|------------|
| AND       | 000        |
| SUB       | 001        |
| AND       | 010        |
| XOR       | 011        |
| SLL       | 100        |
| SRL       | 101        |
| COM       | 110        |
| MUL       | 111        |



### ALU IMPLEMENTATION, TESTING AND ANALYSIS

For this assignment,

- A. You will be given the Verilog code as well as the test bench for ALU. You have to test whether the ALU gives correct desired results.
- B. You need to set the input bit-width to 8, 16, 32 and 64 and find out the number of slices used and the maximum combinational path delay. You need to plot area (vs) bit-width as well as delay (vs) bit-width for the ALU module. In FPGA you can find area directly so instead of area you can take number of slices, which would be proportional to the area.

#### **DETAILS**

- A. The ALU code given is parametrizable but initialized to 8 bits. To find out whether the design is functioning correctly you need to synthesise code and to see if that gives the correct results. For that you can proceed as follows.
  - 1) Open Xilinx ISE Project navigator and start a new project "CE3001\_lab1".
  - 2) The project settings are as below
    - 1. In the field family, select >Spartan6
    - 2. In the field device, Select > XC6SLX4
    - 3. In the field package, Select > CSG225
    - 4. In the field speed, Select > -3
    - 5. In the field Simulator, Select > ISim(VHDL/Verilog)
    - 6. In the field Preferred Language, Select > Verilog
    - 7. Click > Next to move to the page Project Summary
    - 8. Click > Finish in the page Project Summary
  - 3) This will create a folder by the name "CE3001\_lab1". You may copy the files 'alu.v', 'define.v', 'alutest.v', 'input.txt' and 'output.txt' to this folder. The 'alu.v' file has the code for ALU and the 'define.v' file has the user variables in 'alu.v'. The 'alutest.v' provides the input test vectors listed in 'input.txt' to test the code in 'alu.v'. The output is being written to 'output.txt'.
  - 4) Once the project is open, we need to add the 'alu.v' file and as well as 'define.v' file.





- 5) Click 'OK' for adding the source files 'alu.v' and 'define.v' will be added to the project "CE3001lab1".
- 6) Go through your 'alu.v' code to understand the functionalities provided by the given ALU and how it is achieved.
- 7) To synthesize the code and to see the schematic diagram of the ALU, click on to the 'synthesize-XST' button in the 'Design' tab for the process 'alu'. Right click the 'synthesize-XST' button and select 'Process Properties'.



8) In the 'Process Properties' tab, click the 'HDL option' button. We can note that there is a 'Switch Name- use\_dsp48' as the last option.



9) The use of DSP48 block has to be prevented and hence select 'No' and Click-> 'OK'.





10) Now, expand the 'synthesis' button and click on to 'View RTL schematic'.



11) This process will initiate the synthesis of the code as can be seen in synthesis report (number of Look up Table (LUT) slices which is a measure of area and delay of the circuit) and also will give the RTL schematic of the code.





- c. Click Ok. This will bring another window with the alu module to create the schematic as shown below.
- d.Click 'alu' under 'Available Elements' and "ADD" to the 'Selected Elements" and click 'Create Schematic' button on the bottom corner.



- 12) The schematic diagram can be seen. To go inside the main module, we need to click the main module schematic.
- 13) The synthesis result can be found by clicking the 'Synthesis report' in the 'Design Summary' tab.





14) To do simulation of the code given we need a test bench. Click on to the 'Simulation' tab in the design section and add 'alutest.v' to test the ALU. The 'alutest.v' is initialized to bit-width 4, but can be changed to different bit-widths. Note that you need to change the values in 'input.txt' accordingly.



15) Now click on 'alutest.v' added and you can see 'ISIM simulator' being selected in the bottom portion of design section. Expand 'ISIM simulator' and click on 'Simulate behavioural model'.





16) The simulator will open, but as we had given the input as text file and has programmed the 'alutest.v' to give the output as text file, we can go and check the 'output.txt' file in the folder "CE3001\_lab1". You can see the results of the inputs that you have given.



B. The ALU code given in parametrizable. That means we can change the bit-width of the ALU by changing the value for parameter DSIZE;

If parameter DSIZE=8, then the bit-width of the operands in ALU is 8 bit.

If parameter DSIZE=64, then the bit-width of the operands in ALU is 64 bit.

1) Change the parameter DSIZE from 8, 16, 32 and 64 and note the number of slices occupied and delay in terms of (ns). Plot the graph, area (vs) bit-width as well as delay (vs) bit-width for the ALU module.

Table 3: Slices and delay for ALU module

| DSIZE | BIT-WIDTH | No of slices | Delay in ns |
|-------|-----------|--------------|-------------|
| 8     | 8         |              |             |
| 16    | 16        |              |             |
| 32    | 32        |              |             |
| 64    | 64        |              |             |



Area in slices (vs) bit-width

Delay (vs) bit-width

2) You can also note the schematic diagram also reflects the increased bit-width of the architecture.

### **EVALUATION -2**

1. Plot the graph, area (vs) bit-width as well as delay (vs) bit-width for the ALU module for DSIZE =8, 16, 32 and 64.