# An Ultra-Low Power CMOS Subthreshold Voltage Reference with Temperature Coefficient Compensation



Yuxuan Huang, Ruihuang Wu, Bingjun Xiong, Zhipeng Li, Jia Liu, Yun Zou, Jingjing Liu, and Xinghua Sun

**Abstract** This paper presents a nanowatt voltage reference (VR) with an ultralow power consumption temperature coefficient compensation. All transistors are biased in the subthreshold region to reduce the power consumption of the proposed VR circuit. The complementary-to-absolute-temperature (CTAT) voltage and proportional-to-absolute-temperature (PTAT) voltage are mainly generated by two NMOS transistors with different threshold voltages. At the same time, a simple temperature compensation circuit is designed to optimize the temperature coefficient at high temperatures, so that the circuit can generate a reference voltage with a wider temperature range and a lower temperature coefficient. The proposed VR circuit is fabricated in a 0.18- $\mu$ m CMOS process with a silicon area of only 0.022 mm<sup>2</sup>. Theoretical analysis and post-layout simulation results verified the reliability and performance improvement of circuit operation. The proposed VR circuit generates a

Y. Huang  $\cdot$  R. Wu  $\cdot$  B. Xiong  $\cdot$  Z. Li  $\cdot$  J. Liu  $\cdot$  Y. Zou  $\cdot$  J. Liu  $(\boxtimes)$   $\cdot$  X. Sun School of Electronics and Communication Engineering, Sun Yat-Sen University, Shenzhen, China e-mail: liujj77@mail.sysu.edu.cn

Y. Huang

e-mail: huangyx295@mail2.sysu.edu.cn

R. Wu

e-mail: wurh29@mail2.sysu.edu.cn

B. Xiong

e-mail: xiongbj@mail2.sysu.edu.cn

Z. Li

e-mail: lizhp57@mail2.sysu.edu.cn

J. Lit

e-mail: liujia49@mail.sysu.edu.cn

Y. Zou

e-mail: zouy83@mail2.sysu.edu.cn

X. Sun

e-mail: sunxinghua@mail.sysu.edu.cn

© The Author(s), under exclusive license to Springer Nature Singapore Pte Ltd. 2024 M. Ma (ed.), *Proceedings of the 12th International Conference on Communications, Circuits, and Systems*, Lecture Notes in Electrical Engineering 1193, https://doi.org/10.1007/978-981-97-2636-3\_15

reference voltage of 308.21 mV with a temperature coefficient of 6.42 ppm/ $^{\circ}$ C over a wide temperature range of  $-40 \sim 40$   $^{\circ}$ C. The power consumption of the circuit is 7.04 nW. The voltage line sensitivity (LS) is 0.099%/V.

**Keywords** Voltage reference · Low power · Low supply voltage · Temperature compensation · Temperature coefficient · Subthreshold

#### 1 Introduction

Nowadays, the Internet of Things (IoT) technology is developing rapidly. The IoT sensors are developed for small size, low voltage, and low power, or even self-powered by harvesting energy from the environment. So, we need to design a voltage reference circuit with good performance and meet the requirements of low voltage and low power consumption. A voltage reference circuit is a very basic module in the analog circuit field. The performance of a voltage reference circuit often affects the overall performance of the entire system. The VR circuit needs to generate a stable voltage independent of process, power supply voltage, and temperature under the condition of low and unstable power supply voltage and low power consumption. Therefore, sub-threshold CMOS voltage reference circuits have attracted more and more attention in recent years.

Sub-threshold CMOS circuits using leakage currents are becoming more widely used [1], as well as in reference circuits. In 2012, with the introduction of a two-transistor voltage reference using leakage currents, the power consumption and power supply of the VR circuit were reduced without the use of bipolar junction transistors (BJT) [2]. Then, based on the two-transistor structure, the bias current can be set and a stable reference circuit can be built by taking advantage of the virtual short characteristic of the input end of the operational amplifier (OPA). However, their power consumption is relatively high [3–6]. In 2020, a self-biased reference circuit based on the two-transistor structure without amplifiers and start-up circuits was proposed. It has advantages in power consumption and start-up time, but the temperature coefficient is only 62 ppm/°C [7]. In 2022, a voltage reference circuit combining sub-threshold transistors and BJTs was proposed, but due to the use of BJT transistors, power consumption is relatively high, and minimum power supply voltage is limited [8].

To solve some of the problems mentioned above, this work proposes a CMOS subthreshold voltage reference circuit using a temperature compensation circuit, without BJT transistors. The rest of the paper is organized as follows, Section 2 discusses the proposed design and working mechanism. Section 3 describes the simulation results and the performance of the proposed VR circuit. Section 4 concludes the work.

# 2 The Proposed Voltage Reference Circuit

The CMOS subthreshold voltage reference circuit proposed in this work is shown in Fig. 1. This circuit includes a start-up circuit, a bias circuit, an OPA circuit, a VR core circuit, and a temperature compensation circuit. The start-up circuit includes M<sub>S1</sub>, M<sub>S2</sub>, and M<sub>S3</sub>, which can make the circuit deviate from the original zero bias point into the normal operation state, wherein M<sub>S1</sub> acts as a capacitor. When the power supply is just powered on, the voltage reference output voltage value is zero. At this time M<sub>S3</sub> is turned off, through continuous charging. When the gate voltage of M<sub>S2</sub> increases, it causes M<sub>S2</sub> to be turned on. And then all the gate voltages of M<sub>P5</sub> and M<sub>P6</sub> are pulled down. The two branches of the VR core circuit start to flow current, and this current is copied to each branch of the voltage reference circuit through the current mirrors. Finally, the circuit starts to work normally. When the output voltage reference is greater than the  $V_{TH}$  of  $M_{S3}$ ,  $M_{S3}$  is turned on and the gate voltage of M<sub>S2</sub> is pulled down. So M<sub>S2</sub> is turned off and the start-up circuit is turned off. The low-temperature coefficient of the circuit is mainly realized by the temperature compensation circuit, which adjusts the voltage deviation of the output voltage of the voltage reference core circuit at high temperatures.

# 2.1 Operating Principle

All the transistors in the circuit are biased in the sub-threshold region. The purpose is to reduce the power supply voltage and power consumption. Among them,  $M_{N8}$  and  $M_{N11}$  are thick-oxide NMOS, and the rest are thin-oxide transistors. The main part of the voltage reference circuit can generate PTAT voltage and CTAT voltage for first-order temperature coefficient compensation. The drain current of the subthreshold transistor is as follows:



Fig. 1 Proposed CMOS subthreshold voltage reference

$$I_{\rm D} = \mu_{\rm n} C_{\rm OX}(m-1) K V_{\rm T}^2 \exp\left(\frac{V_{\rm GS} - V_{\rm TH}}{m V_{\rm T}}\right) \left(1 - \exp\left(\frac{-V_{\rm DS}}{V_{\rm T}}\right)\right) \tag{1}$$

where  $\mu_{\rm n}$  is the mobility of the electrons,  $C_{\rm OX}$  is the gate-oxide capacitance per unit area,  $V_{\rm TH}$  is the threshold voltage of the transistor, K is the aspect ratio (=W/L) of the transistor,  $V_{\rm T}=k_{\rm B}T/q$  is the thermal voltage,  $k_{\rm B}$  is the Boltzmann constant, and T is absolute temperature, q is the elementary charge, and m is the subthreshold slope factor. In the derivation process, it can be approximated that the  $C_{\rm OX}$  and  $V_{\rm TH}$  of the same type of NMOS transistors are equal, and the subthreshold slope factor m of all NMOS transistors is the same. When  $V_{\rm DS} \geq 3V_{\rm T}$ , the drain current of the transistor in the subthreshold region can be approximated as:

$$I_{\rm D} = \mu_{\rm n} C_{\rm OX}(m-1) K V_{\rm T}^2 \exp\left(\frac{V_{\rm GS} - V_{\rm TH}}{m V_{\rm T}}\right) \tag{2}$$

Since the drain current of  $M_{N7}$  and  $M_{N8}$  are equal,  $I_{DN7} = I_{DN8}$ . There is a threshold voltage difference between  $M_{N7}$  and  $M_{N8}$ , the voltage of node N is as follows:

$$V_{\rm N} \approx (V_{\rm THN8} - V_{\rm THN7}) + mV_{\rm T} \ln \left( \frac{C_{\rm OXN7} K_{\rm N7}}{C_{\rm OXN8} K_{\rm N8}} \right)$$
(3)

It can be seen that the voltage of the node N is independent of the branch current. Due to the use of NMOS transistors with different gate oxide thicknesses, there is a threshold voltage difference  $\Delta V_{\rm TH}$  between them, and the difference in threshold voltage generates a CTAT voltage:

$$\Delta V_{\rm TH} = \Delta V_{\rm TH0} + (\alpha_{\rm N8} - \alpha_{\rm N7})(T - T_0) \tag{4}$$

where  $\alpha$  is the first-order temperature coefficient of the threshold voltage, and  $\alpha$  < 0.  $\Delta V_{TH0}$  is the threshold voltage difference at normal temperature, and  $T_0$  is the normal temperature of 300 K. At the same time, the  $\Delta V_{TH}$  has a negative temperature coefficient reduced by ( $\alpha_{N8} - \alpha_{N7}$ ). The slope of the thermal voltage  $V_T$  generating PTAT voltage does not need to be too large to offset the first-order temperature coefficient. So, it can also reduce the number of PTAT stages. According to the characteristics of the operational amplifier, the voltage at node P is forced to be the same as the node N, so the bias current  $I_{\text{bias}}$  is:

$$I \text{bias} = \mu_{\text{n}} \frac{C_{\text{OXN9}} C_{\text{OXN7}}}{C_{\text{OXN8}}} (m-1) \left( \frac{K_{\text{N9}} K_{\text{N7}}}{K_{\text{N8}}} \right)$$

$$V_{\text{T}}^{2} \exp \left( \frac{V_{\text{THN8}} - V_{\text{THN7}} - V_{\text{THN9}}}{m V_{\text{T}}} \right)$$
(5)

The final output voltage reference is generated by  $I_{\text{OUT}}$ , and  $I_{\text{OUT}} = I_8 - I_{\text{C}}$ , where  $I_8$  is the current copied by  $I_{\text{bias}}$  through the current mirror.  $I_{\text{C}}$  is the compensation current generated by the temperature compensation circuit, which is used to

compensate for the temperature coefficient at high temperatures. Finally, the voltage reference output value generated by  $I_{OUT}$  through the active load  $M_{N12}$  is as follows:

$$V_{\text{REF}} \approx V_{\text{THN}12} + mV_{\text{T}} \ln \left[ \frac{C_{\text{OXN7}} K_{\text{N7}} K_{\text{N9}} K_{\text{P8}}}{C_{\text{OXN8}} K_{\text{N8}} K_{\text{P6}} K_{\text{N12}}} \right]$$

$$\exp \left( \frac{V_{\text{THN8}} - V_{\text{THN7}} - V_{\text{THN9}}}{mV_{\text{T}}} \right) - \frac{K_{\text{N7}} K_{\text{N9}} K_{\text{P7}} K_{\text{N11}}}{K_{\text{N8}} K_{\text{P6}} K_{\text{N10}} K_{\text{N12}}} \exp \left( \frac{-V_{\text{THN7}}}{mV_{\text{T}}} \right) \right]$$
(6)

It can be seen that in the low-temperature range,  $V_{\rm T}$  is small, and  $\exp(-V_{\rm THN7}/mV_{\rm T}) = K_{\rm C}$  can be ignored. Then (6) can be approximate to be (7).

$$V_{\text{REF}} \approx V_{\text{THN8}} - V_{\text{THN7}} + mV_{\text{T}} \ln \left[ \frac{C_{\text{OXN7}} K_{\text{N7}} K_{\text{N9}} K_{\text{P8}}}{C_{\text{OXN8}} K_{\text{N8}} K_{\text{P6}} K_{\text{N12}}} \right]$$
 (7)

In the low-temperature range,  $V_{\rm REF}$  is similar to the voltage of node N. The CTAT voltage and the coefficient-controllable PTAT voltage can be superimposed to eliminate the first-order temperature coefficient by adjusting the transistors' size. When the circuit is in a high-temperature range, the voltage is no longer dominated by the first-order temperature coefficient. As the temperature rises, the temperature coefficient needs to be compensated. With the continuous increase of  $V_{\rm T}$ ,  $K_{\rm C}$  can no longer be ignored and the continuously increasing voltage reference output is reduced. Therefore, the temperature performance and operating temperature range of the circuit are effectively improved. The PTAT voltage, which is used to compensate for the first-order coefficient of CTAT, depends on  $K_{\rm N7}$ ,  $K_{\rm N8}$ ,  $K_{\rm N9}$ ,  $K_{\rm P6}$ , and  $K_{\rm P8}$  parameters. The current  $I_{\rm C}$  is used to compensate for the high-temperature coefficient of the circuit, which is determined by  $K_{\rm N7}$ ,  $K_{\rm N8}$ ,  $K_{\rm N9}$ ,  $K_{\rm P6}$ ,  $K_{\rm P7}$ ,  $K_{\rm N10}$ ,  $K_{\rm N11}$ , and  $K_{\rm N12}$  parameters. At the same time, the power consumption of the entire circuit is also determined by each transistor's size, so the optimal size of each transistor is a balance between performance and power.

# 2.2 Analysis of LS

Both LS and PSRR are key indicators that need to be paid attention to in voltage reference circuits. In low-voltage and low-power applications, the operating bandwidth of transistors in the subthreshold region is low, resulting in poor PSRR performance and greater impact from power supply voltage disturbances. Therefore, the improvement of these indicators is particularly critical. The index LS to evaluate the dependence of  $V_{\rm REF}$  on the change of direct current (DC) voltage is defined as:

$$LS = \frac{\Delta V_{\text{REF}}}{\Delta V D D \times V_{\text{RFF}}} \times 100\% \tag{8}$$

where  $\Delta VDD$  and  $\Delta V_{REF}$  are respectively the power supply voltage range in which the reference voltage circuit works normally and the corresponding reference voltage output variation range. It can be seen from the derivation of (6) that as long as the drain-source voltage  $V_{DS}$  of the NMOS transistor in the circuit is greater than or equal to  $3V_{T}$ , the reference voltage output does not depend on the change of supply voltage. However, in the derivation process, the current mirror circuits are regarded as ideal devices, and all actual LS will depend on the LS of the current mirror transistors.

### 3 Post-simulation Results

The proposed voltage reference circuit is implemented by all MOSFET, and designed using a standard 0.18- $\mu$ m CMOS process. Figure 2 shows the circuit layout, the area occupied by the circuit is 0.022 mm², which includes 4.5 pF output capacitance  $C_{\rm OUT}$  and 1.7 pF compensation capacitance  $C_{\rm C}$ . Figure 3 shows the simulation results of the temperature performance with and without the temperature compensation circuit. It can be seen that without the temperature compensation circuit,  $V_{\rm REF}$  rises rapidly at high temperatures, limiting the circuit's temperature performance and operating temperature range. The proposed VR circuit has an improved temperature coefficient in the high-temperature range. The temperature compensation circuit compensates for the rapidly increasing  $V_{\rm REF}$  under high-temperature conditions and realizes the temperature coefficient compensation. Finally, the temperature coefficient of the circuit is reduced to 6.42 ppm/°C, and the operating temperature range of the proposed VR circuit is increased to  $-40 \sim 140$  °C.

Figure 4 shows the post-simulation results of voltage line sensitivity. When the power supply voltage is 0.7–2.2 V, the LS of the proposed VR circuit is only 0.099%/V at room temperature (25 °C). Figure 5 shows the power consumption performance of the mentioned voltage reference circuit at different temperatures when the power supply voltage is 1 V. It can be seen that the power consumption at room temperature is as low as 7.04 nW. Figures 6 and 7 show the start-up time at 25 °C and -40 °C, respectively. The start-up time of the circuit is about 1.3 ms at room temperature.

Table 1 summarizes the performance comparison of low-power reference circuits that have been reported in recent years. With the introduction of an efficient temperature compensation circuit, the circuit can achieve a good temperature coefficient performance in a wide temperature range of  $-40~^{\circ}\text{C}$  to  $140~^{\circ}\text{C}$ , while also maintaining low power consumption. Additionally, as the proposed design utilizes an OPA, the circuit exhibits low LS. After integrating the start-up circuit, the start-up time at room temperature has been reduced to 1.3~ms. At the same time, even if the circuit adds a compensation capacitor and an output capacitor, it occupies a smaller area in the same type of circuit.



Fig. 2 Layout of the proposed reference



Fig. 3 Comparison of simulated  $V_{\rm REF}$  with and without temperature compensation circuit



Fig. 4 Post-simulation of LS of the proposed circuit at room temperature



Fig. 5 Post-simulated power consumption at different temperatures

### 4 Conclusion

This paper presents a subthreshold voltage reference circuit with an efficient temperature coefficient compensation. The voltage reference is generated by two NMOS transistors with different threshold voltages to preliminarily offset of low-order temperature coefficient. A simple and low-power temperature compensation circuit is employed to further enhance its temperature performance and range. The circuit is fabricated in a 0.18- $\mu$ m CMOS process. A theoretical analysis has been conducted.



Fig. 6 Post-simulated start-up time at room temperature



**Fig. 7** Post-simulated start-up time at -40 °C

Post-layout simulation results demonstrate that, even under significant variations in power supply voltage and temperature conditions, the circuit maintains a relatively stable voltage output. Additionally, the power consumption of this circuit is very low, which has advantages compared to similar circuits. In conclusion, this circuit offers a practical solution for low-voltage, low-power IoT sensor applications.

 Table 1
 Performance summary and comparison with other works

| Table 1 religinalice summe | ninary and companson with other works | with other works         | •                |                          |                           |                           |                   |
|----------------------------|---------------------------------------|--------------------------|------------------|--------------------------|---------------------------|---------------------------|-------------------|
|                            | This work a                           | JSSC'                    | TCASII' 2018     | ISCAS'                   | ISCAS                     | JSSC'                     | TCASII'2018       |
|                            |                                       | 2021<br>[7] <sup>b</sup> | [9] <sub>p</sub> | 2022<br>[8] <sup>c</sup> | ,2020<br>[9] <sup>b</sup> | 2013<br>[10] <sup>b</sup> | [11] <sup>b</sup> |
| Technology (nm)            | 180                                   | 180                      | 180              | 130                      | 180                       | 180                       | 180               |
| Type                       | CMOS                                  | CMOS                     | CMOS             | Sub-BGR                  | Sub-BGR                   | Sub-BGR                   | CMOS              |
| Supply Voltage (V)         | 0.7–2.2                               | 0.9–1.8                  | 0.4–1.8          | 6.0                      | 0.65                      | 0.7–1.8                   | 0.6–2.0           |
| Power (nW)                 | 7.04                                  | 1.8                      | 9.6              | 30                       | 1                         | 52.5                      | 30.5              |
| V <sub>REF</sub> (mV)      | 308.21                                | 261                      | 210              | 474                      | 260                       | 548                       | 218.3             |
| Temp. Range (°C)           | -40 ~ 140                             | _40 ~ 130                | -40 ~ 140        | -20 ~ 80                 | -50 ~ 85                  | -40 ~ 120                 | -40 ~ 125         |
| TC (ppm/°C)                | 6.42                                  | 62                       | 82               | 19                       | 95                        | 114                       | 23.5              |
| LS (%/V)                   | 660.0                                 | 0.013                    | 0.027            | 0.1                      | 0.23                      | N/A                       | 0.4               |
| 1% Settling Time (ms)      | 1.3                                   | 0.2                      | N/A              | N/A                      | N/A                       | 9                         | N/A               |
| Area (mm <sup>2</sup> )    | 0.022                                 | 0.005                    | 0.021            | 0.04                     | 0.075                     | 0.0246                    | 0.075             |

<sup>a</sup> Post-simulation results. <sup>b</sup> Measured results. <sup>c</sup> Simulation results

**Acknowledgements** This work is supported by the National Science Foundation of China with project number 62174181.

### References

- Anjana R, Somkuwar AK (2012) Minimizing the sub threshold leakage for high performance CMOS circuits using novel stacked sleep transistor technique. Int J Electr Electron Eng Telecommun 1(1):76–82
- Seok M, Kim G, Blaauw D, Sylvester D (2012) A portable 2-transistor picowatt temperaturecompensated voltage reference operating at 0.5 V. IEEE J Solid-State Circuits 47(10):2534– 2545
- 3. Wang L, Zhan C (2019) A 0.7-V 28-nW CMOS subthreshold voltage and current reference in one simple circuit. IEEE Trans Circuits Syst I: Regul Pap 66(9): 3457–3466
- 4. Wang L, Zhan C, Lin J, Zhao S, Zhang N (2021) A 0.9-V 22.7-ppm/°C sub-bandgap voltage reference with single BJT and two resistors. In: 2021 IEEE international symposium on circuits and systems (ISCAS), Daegu, Korea, 2021, pp 1–4
- Wang L, Zhan C, Tang J, Liu Y, Li G (2018) A 0.9-V 33.7-ppm/°C 85-nW sub-bandgap voltage reference consisting of subthreshold MOSFETs and single BJT. IEEE Trans Very Large Scale Integr (VLSI) Syst 26(10):2190–2194
- Liu Y, Zhan C, Wang L, Tang J, Wang G (2018) A 0.4-V wide temperature range All-MOSFET subthreshold voltage reference with 0.027%/V line sensitivity. IEEE Trans Circuits Syst II: Express Briefs 65(8):969–973
- Shao C-Z, Kuo S-C, Liao Y-T (2021) A 1.8-nW, -73.5-dB PSRR, 0.2-ms startup time, CMOS voltage reference with self-biased feedback and capacitively coupled schemes. IEEE J Solid-State Circuits 56(6):1795–1804
- 8. Shetty D, Steffan C, Bösch W, Grosinger J (2022) Ultra-low-power IoT 30nW 474mV 19 ppm/ °C voltage reference and 2 nA 470 ppm/°C current reference. In: 2022 IEEE international symposium on circuits and systems (ISCAS), Austin, TX, USA, 2022, pp 843–847
- Chowdary G, Kota K, Chatterjee S (2020) A 1-nW 95-ppm/°C 260-mV startup-less bandgapbased voltage reference. In: 2020 IEEE international symposium on circuits and systems (ISCAS), Seville, Spain, 2020, pp 1–4
- Osaki Y, Hirose T, Kuroki N, Numa M (2013) 1.2-V supply, 100-nW, 1.09-V bandgap and 0.7-V supply, 52.5-nW, 0.55-V subbandgap reference circuits for nanowatt CMOS LSIs. IEEE J Solid-State Circuits 48(6):1530–1538
- Huang C, Zhan C, He L, Wang L, Nan Y (2018) A 0.6-V minimum-supply, 23.5 ppm/°C subthreshold CMOS voltage reference with 0.45% variation coefficient. IEEE Trans Circuits Syst II: Express Briefs 65(10): 1290–1294