



### ORIGINAL ARTICLE

## A 0.7-V 7.4-nW 6.4-ppm/°C CMOS Subthreshold Voltage Reference With Temperature Compensation Circuit

Jingjing Liu 📵 | Yuxuan Huang | Yuchen Wang | Jian Guan | Zhipeng Li

School of Electronics and Communication, Engineering, Sun Yat-Sen University, Shenzhen, China

Correspondence: Jingjing Liu (liujj77@mail.sysu.edu.cn)

Received: 31 July 2024 | Revised: 20 October 2024 | Accepted: 12 November 2024

Funding: This work is supported by the National Natural Science Foundation of China with project number 62174181.

Keywords: low power | low supply voltage | subthreshold | temperature coefficient | temperature compensation | voltage reference

#### **ABSTRACT**

This paper proposes a nanowatt voltage reference (VR) with temperature coefficient compensation. All transistors work in the subthreshold region. The complementary-to-absolute-temperature (CTAT) voltage and proportional-to-absolute-temperature (PTAT) voltage are mainly generated by two NMOS transistors with different threshold voltages. At the same time, a simple temperature compensation circuit is designed to optimize the temperature coefficient at high temperatures, so that the proposed VR circuit can generate a reference voltage with a wider temperature range and a lower temperature coefficient. The proposed VR circuit is implemented using a standard 0.18- $\mu$ m CMOS process with an active area of only 0.022 mm<sup>2</sup>. The postlayout simulation results show that the proposed VR circuit generates a reference voltage of 308.21 mV at room temperature. Its temperature coefficient is 6.4 ppm/°C over a temperature range of -40°C°C-140°C, with a power consumption of 7.4 nW. The voltage line sensitivity (LS) is 0.098%/V, and the power supply ripple rejection (PSRR) is -72 dB @DC and -42 dB @10 MHz.

#### 1 | Introduction

Nowadays, the technology of the Internet of Things (IoTs) is developing rapidly. This has led to an increasing demand for low-power, long-lasting devices. The IoT sensors develop towards small size, low voltage, and low power, or even self-powered by scavenging energy from the environment. The reference circuit, as one of the most important circuits in integrated circuit systems, plays a crucial role in sensor circuits. To meet the requirements of IoT sensor circuits, a voltage reference (VR) circuit with a stable voltage independent of process, power supply voltage, and temperature (PVT) is required under the condition of low working voltage and low power consumption.

Traditional bandgap reference (BGR) has certain advantages in performance and stability. A voltage mode sub-1V bandgap VR achieves a relatively low temperature coefficient (TC)

while consuming  $7.5\,\mu\mathrm{W}$  [1]. However, when considering the power consumption performance, the power consumption of the BGR is very high. A MOS-only ultra-low-power reference circuit has been presented [2]. To save chip area and power consumption, a high-slope PTAT voltage generator is developed to minimize the number of PTAT stages required to compensate for the CTAT voltage. However, it is still limited in terms of temperature performance. The reference circuits using OPA operating in the subthreshold region could generate a reference voltage that exhibits good PVT stability [3–9]. This serves as a promising solution for low-power reference circuits, yet the power consumption in the mentioned studies using OPA can be further reduced. A self-biased temperature-compensated CMOS VR operating at picowatt-level power consumption is presented [10].

Similarly, a self-biased reference circuit based on the stacked diode-connected MOS transistor structure without amplifiers

© 2024 John Wiley & Sons Ltd.

and start-up circuits is proposed [11]. Many self-biased VR circuits are introduced [12-15]. The design of the self-biased circuit significantly reduces the power consumption of the reference circuit. However, self-biased reference circuits often lack temperature performance. Through a triode-regulated structure, a femto-watt VR is obtained [15]. However, the ultra-low power consumption results in the susceptibility of this reference voltage to temperature and process variations. Another extensively explored approach is the subthreshold bandgap reference (sub-BGR) circuit utilizing subthreshold transistors and BJTs [16-20]. A second-order temperature compensation method is proposed, achieving a TC of 19 ppm/°C for the output voltage at a power consumption of 30 nW [16]. Sub-BGR offers good temperature performance and power supply rejection ratio (PSRR). However, limited by the base-emitter voltage of the bipolar junction transistors, sub-BGR cannot achieve ultra-low power consumption. In addition, the new BGR using switch capacitor technology has good accuracy [21], but its power consumption can still be further optimized.

To solve some of the problems mentioned above, this work proposes a CMOS subthreshold VR circuit using a temperature compensation circuit, without BJTs and resistors. This work utilizes operational amplifiers operating in the subthreshold region and further reduces the TC of the circuit through a low-power temperature compensation scheme. The rest of the paper is organized as follows: Section 2 discusses the proposed design and working mechanism. Section 3 discusses the key design considerations of the proposed circuit. Section 4 describes the postlayout simulation results and the performance comparison of the proposed VR circuit with relevant research works. Finally, in Section 5, the main conclusions are presented.

### 2 | Operation Principles of the Proposed VR Circuit

The CMOS subthreshold VR circuit proposed in this work is shown in Figure 1. It includes a start-up circuit, a bias circuit, an OPA circuit, a VR core circuit, and a temperature compensation circuit. The low-TC of the circuit is mainly realized by

the temperature compensation circuit, which adjusts the voltage deviation of the output voltage of the VR core circuit at high temperatures.

#### 2.1 | Start-Up Circuit

The start-up circuit consists of  $M_{S1}$ ,  $M_{S2}$ , and  $M_{S3}$  and can make the VR circuit deviate from the original zero bias point into the normal operation state, wherein  $M_{S1}$  acts as a capacitor [4]. MOS varactors are increasingly used in microelectronics as voltage-controlled capacitors [22]. After powering up the circuit, the start-up circuit initiates its operation.

The gate of  $\rm M_{S2}$  charges continuously through the MOS capacitor, causing the gate voltage to gradually increase and allowing the channel of  $\rm M_{S2}$  to gradually conduct. At this point, the drain voltage of  $\rm M_{S2}$  is pulled down. This process leads the circuit to depart from the zero start-up point and gradually takes the MOS transistors to the biasing operating point required by the design. When the output VR is greater than the turn-on voltage of  $\rm M_{S3}$ , the gate voltage of  $\rm M_{S2}$  is pulled down and so the start-up circuit is turned off. A ramp voltage is used for power-up, with a power-up time set to 20  $\mu s$ . The circuit's start-up process is depicted in Figure 2, showing the voltage changes at each node, and they are consistent with theoretical analysis.

#### 2.2 | The Proposed VR Circuit

All transistors in the circuit are biased in the subthreshold region. The purpose is to reduce the power supply voltage and power consumption. Among them,  $M_{N8}$  and  $M_{N11}$  are thick-oxide NMOS, and the rest are thin-oxide transistors. The main part of the VR circuit can generate PTAT voltage and CTAT voltage for first-order TC compensation. When  $V_{DS} \! \ge \! 3V_T$ , the drain current of the MOSFET in the subthreshold region can be approximated as

$$I_{\rm D} = \mu_{\rm n} C_{\rm OX} K(m-1) V_{\rm T}^2 \exp\left(\frac{V_{\rm GS} - V_{\rm TH}}{m V_{\rm T}}\right)$$
 (1)



FIGURE 1 | The circuit diagram of the proposed CMOS subthreshold voltage reference.

where  $\mu_n$  is the mobility of electrons,  $C_{OX}$  is the gate-oxide capacitance per unit area,  $V_{\mathrm{TH}}$  is the threshold voltage of the transistor, K is the aspect ratio (=W/L) of the transistor,  $V_T = k_B T/q$ is the thermal voltage,  $k_{\rm B}$  is the Boltzmann constant, and T is absolute temperature, q is the elementary charge, and  $m = 1 + C_{OX}/C_d$  is the subthreshold slope factor, where  $C_d$  is the depletion capacitance per unit area. In the circuit, the bodies of all MOSFETs are connected to either ground or VDD. The influence of the body effect on the temperature performance analysis can be ignored [23]. In a simple analysis, it can be approximated that the  $C_{\mathrm{OX}}$  and  $V_{\mathrm{TH}}$  of the same type of NMOS transistors are equal. Assume that different types of NMOS transistors have the same subthreshold slope factor m (in the CMOS process used, m is 1.03 and 1.13 for thick-oxide NMOS transistors and thin-oxide NOMS transistors, respectively). Since the drain current of  $M_{N7}$  and  $M_{N8}$  are equal,  $I_{DN7} = I_{DN8}$ . There is a threshold voltage difference between  $M_{N7}$  and  $M_{N8}$ ; the voltage  $V_N$  is as follows:



FIGURE 2  $\,\,$  The simulation results of the start-up process for the proposed VR circuit.

$$V_{\rm N} = \left(V_{\rm THN8} - V_{\rm THN7}\right) + mV_{\rm T} \ln\left(\frac{C_{\rm OXN7}K_{\rm N7}}{C_{\rm OXN8}K_{\rm N8}}\right) \tag{2}$$

It can be seen that  $V_{\rm N}$  is independent of the branch current. Due to the use of NMOS transistors with different gate oxide thicknesses, it generates a threshold voltage difference  $\Delta V_{\rm TH}$ , which is a CTAT voltage. Due to the operational amplifier, voltage  $V_{\rm p}$  is forced to be the same as  $V_{\rm N}$ , so the bias current  $I_{\rm bias}$  is as follows:

$$I \text{bias} = \mu_{\text{n}} \frac{C_{\text{OXN9}} C_{\text{OXN7}}}{C_{\text{OXN8}}} \left( \frac{K_{\text{N9}} K_{\text{N7}}}{K_{\text{N8}}} \right) (m-1) V_{\text{T}}^{2} \times \\ \exp \left( \frac{V_{\text{THN8}} - V_{\text{THN7}} - V_{\text{THN9}}}{m V_{\text{T}}} \right)$$
(3)

The final output VR is generated by  $I_{\rm OUT}$ , and  $I_{\rm OUT} = I_8 - I_{\rm C}$ , where  $I_8$  is a copy of  $I_{\rm bias}$  through the current mirror.  $I_{\rm C}$  is the compensation current, which is used to compensate for the TC at high temperatures. The bias voltage  $V_{\rm G}$  and  $I_{\rm C}$  are as follows:

$$V_{\rm G} = \left(V_{\rm THN8} - V_{\rm THN7}\right) + mV_{\rm T} \ln \left(\frac{K_{\rm P7}C_{\rm OXN7}K_{\rm N7}K^{\rm N9}}{K_{\rm P6}C_{\rm OXN8}K_{\rm N8}K^{\rm N10}}\right) \quad (4)$$

$$I_{\rm C} = \mu_{\rm n} C_{\rm OXN7}(m-1) \left( \frac{K_{\rm N9} K_{\rm N7} K_{\rm P7} K_{\rm N11}}{K_{\rm N8} K_{\rm N10} K_{\rm P6}} \right) V_{\rm T}^2 \exp \left( \frac{-V_{\rm THN7}}{m V_{\rm T}} \right)$$
 (5)

It can be concluded that  $I_{\rm C}$  is an increasing function of temperature. So, it mainly compensates for the high-temperature part of the VR output. Finally, the VR output voltage  $V_{\rm REF}$  generated by  $I_{\rm OUT}$  through the active load  ${\rm M_{N12}}$  is as follows:

$$\begin{split} V_{\text{REF}} &= V_{\text{THN12}} - V_{\text{THN7}} + mV_{\text{T}} \ln \\ &\left[ \frac{K_{\text{N7}} K_{\text{N9}}}{K_{\text{N8}} K_{\text{P6}} K_{\text{N12}}} \times \left( \frac{C_{\text{OXN7}} K_{\text{P8}}}{C_{\text{OXN8}}} \exp \left( \frac{V_{\text{THN8}} - V_{\text{THN9}}}{mV_{\text{T}}} \right) - \frac{K_{\text{P7}} K_{\text{N11}}}{K_{\text{N10}}} \right) \right] \end{split} \tag{6}$$



**FIGURE 3** | The Monte Carlo simulation results of the proposed VR circuit. (A)  $V_{\rm REF}$  (B) TC- $V_{\rm REF}$ 

Let  $A = \exp[(V_{\rm THN8} - V_{\rm THN9})/mV_{\rm T}]$  and  $B = K_{\rm P7}K_{\rm N11}/K_{\rm N10}$ . In (6), term A rapidly increases with decreasing temperature. This causes term A to be much larger than term B at low temperatures and so term B can be ignored. At the same time,  $M_{\rm N9}$  and  $M_{\rm N12}$  have the same aspect ratio. So  $V_{\rm THN9}$  and  $V_{\rm THN12}$  are equal. As a result, the approximate expression for  $V_{\rm REF}$  at low temperatures can be simplified as (7).

$$V_{\rm REF,low} = V_{\rm THN8} - V_{\rm THN7} + mV_{\rm T} ln \left[ \frac{C_{\rm OXN7} K_{\rm N7} K_{\rm N9} K_{\rm P8}}{C_{\rm OXN8} K_{\rm N8} K_{\rm P6} K_{\rm N12}} \right] \eqno(7)$$

It can be seen that the proposed  $V_{\rm REF}$  has a similar format as (2) at low temperatures, and the first-order TC can be optimized by adjusting the aspect ratio of the MOSFETs in (7). When the circuit works in a high-temperature range,  $V_{\rm REF}$  is no longer dominated by the first-order TC. As the temperature rises, term A decreases significantly, and term B can no longer be ignored. The temperature compensation circuit acts as a current sink at high temperatures. Therefore, the TC of the VR output is reduced, and the VR circuit operating temperature range is also increased. At the same time, the power consumption of the entire circuit is also determined by each transistor's size, so the optimal size of each transistor is a balance between performance and power.

# 3 | Design Considerations of the Proposed VR Circuit

#### 3.1 | Process and Mismatch Variations

The stacked diode-connected MOS transistor structure ( $\rm M_{N7}$  and  $\rm M_{N8}$ ) used in the proposed circuit has a reduced slope of TC so that it can extend the operational temperature range. Meanwhile, this stacked diode-connected MOS transistor structure utilizes the difference in threshold voltages as the CTAT voltage, ensuring that the circuit's voltage output has a good process tolerance. Figure 3 shows the Monte Carlo simulation results of the output VR. The Monte Carlo simulations in this work consider mismatch and process variations. Over 1000 runs, the average output VR is 308.14 mV, and its standard deviation is 2.58 mV. The average TC of the VR output is 10.31 ppm/°C, while its standard deviation is 3.32 ppm/°C. Its minimum TC is 6.3 ppm/°C.

Figure 4 shows the output voltage under different process corners. The simulated TCs are 6-50 ppm/°C from -40°C to 140°C among five different corners. At the same time, the output

voltage at different process corners can remain stable under changes in the power supply voltage.

#### 3.2 | Analysis of LS and PSRR

Both LS and PSRR are key performance parameters of VR circuits. In low-voltage and low-power applications, the operating bandwidth of transistors in the subthreshold region is low, resulting in poor PSRR performance and greater impact from power supply voltage disturbances. Therefore, the improvement of these parameters is particularly critical. The LS is used to evaluate the dependence of  $V_{\rm RFF}$  on the change of DC voltage.

$$LS = \frac{\Delta V_{REF}}{V_{RFF} \cdot \Delta VDD} \times 100\%$$
 (8)

where  $\Delta VDD$  is the power supply voltage range in which the VR circuit can work normally and  $\Delta V_{\rm REF}$  is the corresponding output voltage variation range. It can be seen from (6) that the output voltage does not depend on the supply voltage. Equation (6) is a simplified expression for the output voltage, which neglects the differences in the subthreshold slope factor  $\emph{m}$  for different types of NMOS transistors. Therefore, LS performance is still limited by the coupling of  $\emph{VDD}$  to  $\emph{V}_{\rm RFF}$ .

Figure 5 shows the equivalent small-signal model of the proposed VR circuit used for the PSRR analysis.  $R_8$ ,  $R_9$ ,  $R_{11}$ ,  $R_{12}$  represent the equivalent resistance seen from the respective nodes.



**FIGURE 5** | The small-signal model of the proposed VR circuit for PSRR analysis.





FIGURE 4 | The simulation results of the output voltage over different process corners with respect to (A) temperature and (B) supply voltage.

 $g_{
m ma}$  and  $r_{
m oa}$  are the equivalent transconductance and output resistance of the operational amplifier, respectively.  $C_{
m C}$  is the compensation capacitance between node C and vdd.  $g_{
m m5}$ ,  $g_{
m m6}$ ,  $g_{
m m8}$ ,  $r_{
m o5}$ ,  $r_{
m o6}$ , and  $r_{
m o8}$  are the transconductance and output impedance of  $M_{
m P5}$ ,  $M_{
m P6}$ ,  $M_{
m P8}$ , respectively. R represents the equivalent resistance of the parallel connection of  $M_{
m N11}$  and  $M_{
m N12}$ .  $C_{
m OUT}$  is the output capacitance at the  $V_{
m REF}$  output VR node. The simplified PSRR expression and its dominant poles and zero are shown in (9–11). The poles at the OPA input nodes are ignored.

$$\frac{v_{\text{ref}}}{vdd} = \frac{\frac{1}{(r_{\text{os}} + R)} R (1 + g_{m8} r_{o8})}{(1 + g_{\text{ma}} r_{\text{oa}} (g_{m6} R_B - g_{m5} R_A))} \frac{(1 + s/z_1)}{(1 + s/p_1)(1 + s/p_2)}$$
(9)

$$R_{\rm B} = R_9 / / r_{\rm o6}, \ R_{\rm A} = R_8 / / r_{\rm o5}, \ R = R_{11} / / R_{12}$$
 (10)



**FIGURE 6** | The simulation result of the threshold difference between  $V_{\mathrm{TH8}}$  and  $V_{\mathrm{TH7}}$ .

**TABLE 1** | The design parameters of the proposed VR circuit.

| Components                 | W/L<br>(μm/μm)  | Components                  | W/L<br>(μm/μm)   |  |
|----------------------------|-----------------|-----------------------------|------------------|--|
| M <sub>S1</sub>            | 4×5/5           | M <sub>N2</sub>             | 2/10             |  |
| $\mathrm{M}_{\mathrm{S2}}$ | 4/20            | $M_{N3}$                    | 6/8              |  |
| $M_{S3}$                   | 10/20           | $M_{N4}$                    | 6/8              |  |
| $M_{P1}$                   | 1/20            | $M_{N5}$                    | $4 \times 2/10$  |  |
| $M_{P2}$                   | $4 \times 1/20$ | $\rm M_{N6}$                | $4 \times 2/10$  |  |
| $M_{P3}$                   | 2/8             | $M_{N7}$                    | $4 \times 9/20$  |  |
| $M_{P4}$                   | 2/8             | $\mathrm{M}_{\mathrm{N8}}$  | 2/19             |  |
| $M_{P5}$                   | $2 \times 1/20$ | $\mathrm{M}_{\mathrm{N9}}$  | 1/20             |  |
| $M_{P6}$                   | $8 \times 1/20$ | $\mathrm{M}_{\mathrm{N10}}$ | 1/20             |  |
| ${ m M}_{ m P7}$           | $4 \times 1/20$ | $\mathrm{M}_{\mathrm{N}11}$ | $2 \times 7/20$  |  |
| $M_{P8}$                   | $8 \times 1/20$ | $M_{ m N12}$                | 1/20             |  |
| $M_{pg}$                   | $2\times4/4$    | $C_{C}$                     | $3 \times 24/24$ |  |
| $M_{P10}$                  | $2\times4/4$    | $C_{OUT}$                   | $8 \times 24/24$ |  |
| $M_{N1}$                   | 4/10            |                             |                  |  |

$$z_{1} = \frac{1 + g_{m8}r_{o8}}{r_{oa}C_{c}}, p_{1} = \frac{1}{C_{OUT}(r_{o8} \parallel R)}, p_{2} = \frac{(g_{m6}R_{B} - g_{m5}R_{A})}{C_{c}/g_{ma}}$$
(11)

To enhance PSRR, it is recommended to increase the value of  $z_1$  and decrease  $p_1$ . According to the analysis derived from (9–11),  $C_{\rm C}$  should be reduced, while  $C_{\rm OUT}$  should be increased to improve PSRR. In practical circuit design, maintaining stability requires a sufficiently large  $C_{\rm C}$ . Therefore, efforts should be made to minimize  $C_{\rm C}$  while ensuring the circuit stability. Simultaneously, considering the on-chip capacitor's impact on area consumption,  $C_{\rm OUT}$  cannot be excessively large. Consequently, achieving a balance between the values of  $C_{\rm C}$  and  $C_{\rm OUT}$  is crucial for optimizing the PSRR performance, stability, and on-chip area utilization. In the proposed design,  $C_{\rm C}$  is approximately 1.7 pF and  $C_{\rm OUT}$  is approximately 4.5 pF.

# 3.3 | Proposed Sizing for Temperature Compensation

From (7), the PTAT voltage, which is used to compensate for the first-order coefficient of CTAT, depends on  $K_{\rm N7}$ ,  $K_{\rm N8}$ ,  $K_{\rm N9}$ ,  $K_{\rm N12}$ ,  $K_{\rm P6}$ , and  $K_{\rm P8}$  parameters. The current  $I_{\rm C}$  shown in (5) is



FIGURE 7 | The layout of the proposed voltage reference circuit.



**FIGURE 8** | Comparison of the simulated  $V_{\rm REF}$  with and without the proposed temperature compensation circuit.

used to compensate for the high-TC of the circuit, which is determined by  $K_{\rm N7}$ ,  $K_{\rm N8}$ ,  $K_{\rm N9}$ ,  $K_{\rm P6}$ ,  $K_{\rm P7}$ ,  $K_{\rm N10}$ , and  $K_{\rm N11}$  parameters. The simulation result for  $V_{\rm TH8}$ - $V_{\rm TH7}$  in (7) is illustrated in Figure 6, with its CTAT slope being  $-0.031\,{\rm mV/^\circ C}$ . Based on the theoretical analysis, the design parameter is shown in Table 1.

### 4 | The Postlayout Simulation Results

The proposed VR circuit is implemented by all MOSFET and designed using a standard 0.18- $\mu$ m CMOS process. Figure 7 shows the circuit layout, and it occupies an area of 0.022 mm², which includes output capacitor  $C_{\rm OUT}$  and compensation capacitor  $C_{\rm C}$ . The capacitors occupy a significant amount of silicon area, so it requires a balance between the area and capacitance value in the design. Figure 8 shows the postlayout simulation results of  $V_{\rm REF}$  respect to the temperature with and without the proposed temperature compensation circuit. It can be seen that without the temperature compensation circuit,  $V_{\rm REF}$  rises rapidly at high temperatures, limiting the circuit's temperature performance and operating temperature range. The TC is evaluated using the following expression [10]:

$$TC = \frac{V_{\text{REF,MAX}} - V_{\text{REF,MIN}}}{(T_{\text{MAX}} - T_{\text{MIN}})V_{\text{REF,NOR}}} \times 10^6$$
(12)

where  $V_{\rm REF,\ NOR}$  represents the output voltage of the circuit at room temperature (27°C). The proposed VR circuit has an

improved TC in the high temperature range, and the operating temperature range is  $-40^{\circ}\text{C}^{\circ}\text{C}-140^{\circ}\text{C}$ . Due to the temperature compensation circuit, the TC of the proposed VR circuit is  $6.42\,\text{ppm}/^{\circ}\text{C}$ . The output voltage of the proposed VR at room temperature is  $308.21\,\text{mV}$ .

Figure 9A shows the postlayout simulation results of the PSRR and it is -72dB in the DC state, -37dB at 100Hz and -42dB at 10 MHz. This is sufficient to suppress primary interference coupled from the power supply voltage to the output voltage. As in the theoretical analysis, the two poles and one zero are also marked in the figure. Figure 9B shows the postlayout simulation results of LS. When the power supply voltage reaches above 0.7 V, the circuit outputs a stable reference voltage. The LS of the proposed VR circuit is only 0.098%/V at room temperature within a power supply voltage range of 0.7 V to 2.2 V. Figure 9C presents the postlayout simulated start-up duration observed at a temperature of 27°C. Incorporating the straightforward start-up circuit, the system achieves a start-up time of roughly 1.3 ms. This marks a significant improvement, with the start-up time reduced by approximately 145 times when compared to the identical circuit without the start-up circuit. Figure 9D illustrates the postlayout simulated power consumption of the proposed circuit at different temperatures. The static power consumption of the circuit at room temperature is 7.35 nW. Due to the absence of temperature compensation in the current within the circuit, the power consumption increases with the rising temperature, demonstrating a positive correlation with temperature. At 120°C, the static power consumption of the circuit reaches 34.72 nW.



**FIGURE 9** | The postlayout simulation results of the proposed VR circuit, (A) PSRR, (B) LS, (C) start-up time with and without the start-up circuit at room temperature, (D) power consumption.

A FoM that considers the main performance parameters of a VR, such as temperature range, TC, power, and silicon area [24], can be expressed as

$$FoM = \frac{\left(T_{MAX} - T_{MIN}\right)^2}{TC \times Power \times Area}.$$
 (13)

The expression of this FoM indicates that the product between TC, power at room temperature, and silicon area must be as low as possible. BGR with higher precision [25] consumes relatively more power. This means that the resistorless solutions have advantages since the integrated resistors tend to occupy large areas when designing the circuit with low power [26].

Table 2 summarizes the performance comparison of the proposed circuit with various state-of-the-art VR circuits. After adding a temperature compensation circuit, the proposed circuit has a good TC performance with 6.42 ppm/°C in a wide temperature range of  $-40^{\circ}\text{C}^{\circ}\text{C}-140^{\circ}\text{C}$ . In addition, since the proposed circuit uses an OPA, it also exhibits low linearity sensitivity and high power supply rejection ratio compared to the OPA-less subthreshold reference circuits. When VDD=1 V, the proposed circuit has a power consumption of 7.35 nW at room temperature, which has a significant power advantage compared to other VR circuits using OPAs.

At the same time, since no resistance element is used in the circuit, it occupies a smaller area compared to other works.

TABLE 2 | Performance summary and comparison with other works.

|                                                                | This work <sup>a</sup> | TCASII<br>2021 <sup>a</sup> [1] | TCASI<br>2019 <sup>b</sup> [3] | TCASII<br>2018 <sup>b</sup> [6] | TCASII<br>2018 <sup>b</sup> [7] | MJ 2020 <sup>a</sup> [9] | ISCAS<br>2022 <sup>a</sup><br>[16] | ICTA<br>2023 <sup>a</sup> [23] |
|----------------------------------------------------------------|------------------------|---------------------------------|--------------------------------|---------------------------------|---------------------------------|--------------------------|------------------------------------|--------------------------------|
| Technology (nm)                                                | 180                    | 45                              | 180                            | 180                             | 180                             | 180                      | 130                                | 180                            |
| Type                                                           | CMOS                   | BGR                             | CMOS                           | CMOS                            | CMOS                            | CMOS                     | Sub-BGR                            | CMOS                           |
| Supply voltage (V)                                             | 0.7–2.2                | 1.1                             | 0.7–2                          | 0.4-1.8                         | 0.6-2.0                         | 0.7-2.0                  | 0.9                                | 0.8-2.0                        |
| Power (nW)                                                     | 7.4                    | 7500.0                          | 28.0                           | 9.6                             | 30.5                            | 21.0                     | 30.0                               | 15.6                           |
| $V_{REF}(mV)$                                                  | 308                    | 500                             | 368                            | 210                             | 218                             | 66                       | 474                                | 333                            |
| Temp. range (°C)                                               | -40-140                | -40-125                         | -40-120                        | -40-140                         | -40-125                         | -40-120                  | -20-80                             | 0-120                          |
| TC (ppm/°C)                                                    | 6.4                    | 24.4                            | 43.1                           | 82.0                            | 23.5                            | 89.8                     | 19.0                               | 77.4                           |
| LS (%/V)                                                       | 0.098                  | 0.150                           | 0.027                          | 0.027                           | 0.400                           | 0.760                    | 0.100                              | 0.500                          |
| PSRR (dB)                                                      | -72@DC                 | -61@DC                          | -59@10Hz                       | -59@10Hz                        | -66.4@10Hz                      | -90@10Hz                 | N/A                                | -48@10Hz                       |
|                                                                | -37@100Hz              |                                 | -39@1KHz                       | -47@1KHz                        | -42@1KHz                        |                          |                                    | -31@1KHz                       |
|                                                                | -42@10MHz              | -12@30MHz                       | -39@1MHz                       | -53@1MHz                        | -42@10MHz                       | -64@1MHz                 |                                    | -9@1MHz                        |
| σ/μ (%)                                                        | 0.84                   | 0.17                            | 0.35                           | 0.31                            | 0.45                            | 1.7                      | 0.95                               | 0.22                           |
| Area (mm²)                                                     | 0.022                  | 0.08                            | 0.055                          | 0.021                           | 0.075                           | 0.010                    | 0.04                               | 0.055                          |
| FoM<br>(°C<br><sup>3</sup> nW <sup>-1</sup> mm <sup>-2</sup> ) | $3.12 \times 10^{10}$  | $1.86 \times 10^6$              | 3.86×10 <sup>8</sup>           | 1.96×10 <sup>9</sup>            | 5.06×10 <sup>8</sup>            | 1.36×10 <sup>9</sup>     | 4.39×10 <sup>8</sup>               | 2.17×10 <sup>8</sup>           |

<sup>&</sup>lt;sup>a</sup>Postlayout simulation results.

<sup>&</sup>lt;sup>b</sup>Measurement results.



FIGURE 10 | The FoM comparison between the proposed circuits and other works with respect to (A) power and (B) area.

From (6), it can be inferred that the circuit relies on threshold voltage to generate the CTAT voltage, and the compensation current of the temperature compensation circuit is also related to the threshold voltage. Thus, the circuit is influenced by the process variations. In comparison with the published low-power reference voltage circuits, the proposed circuit does not excel in  $\sigma/\mu$ , but the FoM indicating the overall performance is much better than others in Table 2. Figure 10 shows a comparison of the FoM among the proposed circuit and the published low-power VR circuits. The proposed circuit exhibits advantages in terms of area and power while having the best FoM performance.

#### 5 | Conclusions

This paper proposes a subthreshold VR circuit with TC compensation. The VR is generated by two NMOS transistors with different threshold voltages, and then its temperature performance is further improved through a simple and low-power temperature compensation circuit. The theoretical analysis is deduced. This circuit is implemented using a standard 0.18- $\mu m$  CMOS process. The postlayout simulation results show that the TC of the proposed VR circuit is 6.42 ppm/°C over a temperature range of  $-40^{\circ} \text{C}^{\circ} \text{C}-140^{\circ} \text{C}$ , with a power consumption of 7.4 nW. This circuit is a promising solution for low-power low-voltage IoT sensor applications.

#### **Data Availability Statement**

Data sharing is not applicable to this article as no new data were created or analyzed in this study.

#### References

- 1. R. Nagulapalli, R. K. Palani, and S. Bhagavatula, "A 24.4 ppm/°C Voltage Mode Bandgap Reference With a 1.05V Supply," *IEEE Transactions on Circuits and Systems II: Express Briefs* 68, no. 4 (2021): 1088–1092.
- 2. H. Zhang, X. Liu, J. Zhang, et al., "A Nano-Watt MOS-Only Voltage Reference With High-Slope PTAT Voltage Generators," *IEEE Transactions on Circuits and Systems II: Express Briefs* 65, no. 1 (2018): 1–5.
- 3. L. Wang and C. Zhan, "A 0.7-V 28-nW CMOS Subthreshold Voltage and Current Reference in One Simple Circuit," *IEEE Transactions on Circuits and Systems I: Regular Papers* 66, no. 9 (2019): 3457–3466.
- 4. L. Wang, C. Zhan, J. Lin, S. Zhao, and N. Zhang, "A 0.9-V 22.7-ppm/°C Sub-Bandgap Voltage Reference with Single BJT and Two Resistors," 2021 IEEE International Symposium on Circuits and Systems (ISCAS) (2021): 1–4, https://doi.org/10.1109/ISCAS51556. 2021.9401724.
- 5. L. Wang, C. Zhan, J. Tang, Y. Liu, and G. Li, "A 0.9-V 33.7-ppm/°C 85-nW Sub-Bandgap Voltage Reference Consisting of Subthreshold MOSFETs and Single BJT," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems* 26, no. 10 (2018): 2190–2194.
- 6. Y. Liu, C. Zhan, L. Wang, J. Tang, and G. Wang, "A 0.4-V Wide Temperature Range All-MOSFET Subthreshold Voltage Reference With 0.027%/V Line Sensitivity," *IEEE Transactions on Circuits and Systems II: Express Briefs* 65, no. 8 (2018): 969–973.
- 7. C. Huang, C. Zhan, L. He, L. Wang, and Y. Nan, "A 0.6-V Minimum-Supply, 23.5 ppm/°C Subthreshold CMOS Voltage Reference With 0.45%

- Variation Coefficient," *IEEE Transactions on Circuits and Systems II:* Express Briefs 65, no. 10 (2018): 1290–1294.
- 8. Q. Huang, C. Zhan, L. Wang, Z. Li, and Q. Pan, "A –40°C to 120°C, 169 ppm/°C Nano-Ampere CMOS Current Reference," *IEEE Transactions on Circuits and Systems II: Express Briefs* 67, no. 9 (2020): 1494–1498.
- 9. H. Aminzadeh and M. M. Valinezhad, "0.7-V Supply, 21-nW All–MOS Voltage Reference Using a MOS-Only Current-Driven Reference Core in Digital CMOS," *Microelectronics Journal* 102 (2020): 104841.
- 10. A. C. de Oliveira, D. Cordova, H. Klimach, and B. S. Picowatt, "0.45–0.6 V Self-Biased Subthreshold CMOS Voltage Reference," *IEEE Transactions on Circuits and Systems I: Regular Papers* 64, no. 12 (2017): 3036–3046.
- 11. C.-Z. Shao, S.-C. Kuo, and Y.-T. Liao, "A 1.8-nW, -73.5-dB PSRR, 0.2-ms Startup Time, CMOS Voltage Reference With Self-Biased Feedback and Capacitively Coupled Schemes," *IEEE Journal of Solid-State Circuits* 56, no. 6 (2021): 1795–1804.
- 12. J. Lin, L. Wang, C. Zhan, and Y. Lu, "A 1-nW Ultra-Low Voltage Subthreshold CMOS Voltage Reference With 0.0154%/V Line Sensitivity," *IEEE Transactions on Circuits and Systems II: Express Briefs* 66, no. 10 (2019): 1653–1657.
- 13. H. Qiao, C. Zhan, and Y. Chen, "A -40°C to 140°C Picowatt CMOS Voltage Reference With 0.25-V Power Supply," *IEEE Transactions on Circuits and Systems II: Express Briefs* 68, no. 9 (2021): 3118-3122.
- 14. H. Aminzadeh and M. M. Valinezhad, "Picowatt 0.3-V MOS-Only Voltage Reference Based on a Picoamp Cascode Current Generator," *Integration*. 87 (2022): 284–292.
- 15. F. Olivera, L. S. da Silva, and A. Petraglia, "A 120 mV Supply, Triode-Regulated Femto-Watt CMOS Voltage Reference Design," *IEEE Transactions on Circuits and Systems II: Express Briefs* 68, no. 2 (2021): 587–591.
- 16. D. Shetty, C. Steffan, W. Bosch, and J. Grosinger, "Ultra-Low-Power IoT 30nW 474mV 19 ppm/°C Voltage Reference and 2 nA 470 ppm/°C Current Reference," 2022 IEEE International Symposium on Circuits and Systems (ISCAS) (2022), 843–7.
- 17. G. Chowdary, K. Kota, and S. Chatterjee, "A 1-nW 95-ppm/°C 260-mV Startup-Less Bandgap-Based Voltage Reference," 2020 IEEE International Symposium on Circuits and Systems (ISCAS) (2020): 1–4, https://doi.org/10.1109/ISCAS45731.2020.9181144.
- 18. Y. Osaki, T. Hirose, N. Kuroki, and M. Numa, "1.2-V Supply, 100-nW, 1.09-V Bandgap and 0.7-V Supply, 52.5-nW, 0.55-V Subbandgap Reference Circuits for Nanowatt CMOS LSIs," *IEEE Journal of Solid-State Circuits* 48, no. 6 (2013): 1530–1538.
- 19. H. Aminzadeh and M. M. Valinezhad, "A Nano-Power sub-Bandgap Voltage and Current Reference Topology With no Amplifier," *AEU International Journal of Electronics and Communications* 148 (2022): 154174.
- 20. M. Kim and S. Cho, "A 0.8V, 37nW, 42ppm/°C sub-Bandgap Voltage Reference With PSRR of –81dB and Line Sensitivity of 51ppm/V in 0.18um CMOS," 2017 Symposium on VLSI Circuits, C144–C145.
- 21. E. Ebrahimi and M. Arabnasery, "A New Sub-1 Volt 17 ppm/° C Offset-Insensitive Resistorless Switched-Capacitor Bandgap Voltage Reference," *Journal of Circuits, Systems and Computers* 30, no. 02 (2021): 2150029.
- 22. A. Karimi and E. Ebrahimi, "A new Modified I-MOS Varactor for Linear Range Enhancement," *Microelectronics Journal* 90 (2019): 181–186.
- 23. N. Thomas Abraham and K. J. Dhanaraj, "MOSFET Only Low Power Sub-Bandgap Voltage Reference by Subtraction of Slope Compensated Proportional-To-Absolute-Temperature Voltage References," *International Journal of Circuit Theory and Applications* 52, no. 4 (2023): 1682–1696, https://doi.org/10.1002/cta.3831.

- 24. A. C. de Oliveira, D. Cordova, H. Klimach, and S. Bampi, "A 0.12–0.4 V, Versatile 3-Transistor CMOS Voltage Reference for Ultra-Low Power Systems," *IEEE Transactions on Circuits and Systems I: Regular Papers* 65, no. 11 (2018): 3790–3799.
- 25. B. J. Xiong, W. J. Mo, F. Yan, J. Guan, W. J. Ge, and J. J. Liu, "A High-Precision Voltage Reference With a Curvature-Compensated Bandgap for Fluorescence Detection," *International Journal of Circuit Theory and Applications* 52, no. 11 (2024): 5437–5449.
- 26. Y. X. Huang, J. J. Liu, F. Yan, Y. C. Wang, K. K. Sun, and W. J. Ge, "A 1.65-nW 11.14-ppm/°C Self-Biased Subthreshold CMOS Voltage Reference With Temperature Compensation Circuit," *International Journal of Circuit Theory and Applications* 52, no. 12 (2024): 5989–6000.