# A 0.6-V 9.38-Bit 6.9-kS/s Capacitor-Splitting Bypass Window SAR ADC for Wearable 12-Lead ECG Acquisition Systems

Kangkang Sun<sup>®</sup>, Jingjing Liu<sup>®</sup>, Member, IEEE, Feng Yan<sup>®</sup>, Yuan Ren<sup>®</sup>, Graduate Student Member, IEEE, Ruihuang Wu, Bingjun Xiong, Zhipeng Li, and Jian Guan

Abstract—This article proposes a fully differential tenbit energy-efficient successive approximation register (SAR) analog-to-digital converter (ADC) for wearable 12-lead electrocardiogram (ECG) acquisition system. The proposed ADC structure generates two bypass windows through capacitor splitting technique, which can skip unnecessary quantization steps. The judgment module of bypass windows only requires an XOR gate. By introducing redundant capacitors to participate in quantization, the total capacitance value is reduced by half. The proposed SAR ADC is fabricated using a standard 180-nm CMOS process. The measurement results show that it can achieve an effective number of bits (ENOBs) of 9.38 bits and a spurious-free dynamic range (SFDR) of 76.71 dB with a supply voltage of 0.6 V at a sampling rate (F<sub>S</sub>) of 6.94 kS/s. The power consumption is 15.61 nW when subjected to a 1.17-V<sub>PP</sub> 3.45kHz sinusoidal input, resulting in a figure of merit (FoM) of 3.38 fJ/conv.-step. The average power consumption for quantizing 12-lead ECG signals is approximately 12.66 nW, demonstrating the ability to achieve ultralow-power quantization of ECG signals.

Index Terms—12-Lead electrocardiogram (ECG), bypass window, capacitor splitting, low power, successive approximation register (SAR) analog-to-digital converter (ADC).

# I. INTRODUCTION

LECTROCARDIOGRAM (ECG) is the primary method for detecting heart diseases [1]. The 12-lead ECG shirt based on flexible fiber electrodes, similar to the LifeShirt [2], as shown in Fig. 1, provides exceptional convenience for patients requiring long-term ECG monitoring [3]. The battery and circuit system are both integrated into the clothing, which sets more rigorous requirements for its size and power consumption. In recent years, ECG acquisition systems, which are low-power, high-resolution, and compact, have been increasingly reported [4]. However, a 12-lead ECG theoretically requires 12 analogy front-end (AFE) modules and analog-to-digital converters (ADCs), which greatly increases

Received 23 November 2024; revised 24 February 2025 and 25 March 2025; accepted 31 March 2025. Date of publication 28 April 2025; date of current version 1 July 2025. This work was supported by the National Natural Science Foundation of China under Project 62174181. (Corresponding author: Jingjing Liu.)

Kangkang Sun, Jingjing Liu, Feng Yan, Ruihuang Wu, Bingjun Xiong, Zhipeng Li, and Jian Guan are with the School of Electronics and Communication Engineering, Sun Yat-sen University, Shenzhen 518107, China (e-mail: sungaintkang@126.com; liujj77@mail.sysu.edu.cn).

Yuan Ren is with the Department of Electrical and Electronic Engineering, The University of Hong Kong, Hong Kong.

Digital Object Identifier 10.1109/TVLSI.2025.3559669



Fig. 1. Diagram of 12-lead ECG System using shared ADC in ECGShirt.

the area and power consumption [5]. Therefore, as illustrated in Fig. 1, some recent studies have begun to explore shared ADC architectures to quantize front-end signals [6], [7], [8]. However, when sharing ADCs, the summation of ECG signals from multiple leads increases the dynamic range and accumulates in-band noise. As a result, a 16-bit sigmadelta ADC is required, which greatly increases the design complexity and power consumption of the ADC [6], [7]. The commonly used ten-bit successive approximation register (SAR) ADC has advantages in the low-power quantization process of physiological signals, particularly for ECG signals. Additionally, only one multiplexer (MUX) circuit is needed for the shared ADCs [8], [9]. Hence, there is a necessity for a low-power SAR ADC capable of quantifying all 12-lead ECG signals simultaneously.

Some methods have been proposed to achieve a reduction in power consumption during ECG signal quantization [10], [11], [12], [13], [14], [15]. Mao introduces a low-power SAR ADC designed for biomedical signal processing, which implements a new digital-analog converter (DAC) architecture that facilitates the segmentation of capacitor array, thereby

reducing the total number of unit capacitors required [10]. Nevertheless, this new segmented structure is susceptible to the common drawbacks associated with the C-2 C configuration. In [12], an least significant bit (LSB)-first algorithm is reported that it could proportionally decrease overall power consumption in response to the changes in the input signal. However, when input variation rate increases, an N-bit conversion might necessitate up to 2N+1 comparison cycles, leading to unnecessary power expenditure. Zhang et al. [15] utilize two redundant capacitors to introduce two dynamic tracking windows, enhancing the accuracy of window prediction and consequently reducing the power consumption associated with DAC switches, comparators, and digital control logic. Yet, the input signal frequency in this configuration is significantly lower than the Nyquist rate, which also represents an inefficiency in power usage.

To simplify the reduction of quantization power consumption, the use of fixed bypass windows based on capacitance or voltage can reduce the complexity of the control module and maximize the probability of the ECG signal falling within the window through statistical methods [16], [17]. Wang et al. [17] present a comparator with a current correlator that generates trigger signals for the bypass window during the comparison process. However, this structure necessitates high-precision calibration of the bypass window range. Guerber et al. [18] and Lee et al. [19] introduce the dedicated time detection circuits that use the polarity of the comparator's output and the comparison timing to determine if the signal falls within the bypass window. Nevertheless, this approach has poor process-voltage–temperature (PVT) characteristics, and in some cases, it can lead to capacitive coupling, resulting in power wastage.

To enhance the robustness of the bypass window, bypass techniques incorporating fixed-capacitance windows and digital judgment modules have been successively developed [20], [21], [22]. Wang and Kuo [20] designed a bypass window based on capacitor splitting in the backend ADC of a pipelined-SAR ADC. By detecting that any two consecutive comparison results have opposite polarities, it can be determined that the input lies within the bypass window, thereby skipping power-wasting transitions and reducing the DAC switching power by 42%. However, the bypass window detection requires two additional comparisons, which is not highly efficient. Moreover, both the capacitor array splitting scheme and the quantization scheme can be further optimized. Lee and Lin [21] proposed a bypass window switching method based on a fixed capacitor  $C_7$ . This method requires no additional analog circuits and is applicable to "set-down" SAR ADCs with variable input common-mode voltages [21]. However, each bypass window determination necessitates a voltage transition of capacitor  $C_7$  and an additional comparison cycle. If not, the voltage of  $C_7$  must be "switched back," which incurs power consumption and time delays. Liang et al. [22] proposed the fast-window-switching (FWS) technique, which reduces capacitor switching operations by introducing a "window region," thereby mitigating nonlinearity caused by capacitor mismatch. The FWS technique generates window boundary voltages using capacitors and features a simple logic circuit. However, the FWS still involves "switch-back"



Fig. 2. Capacitor array of a ten-bit SAR ADC. (a) Capacitor array of conventional  $V_{\rm CM}$ -based SAR ADC. (b) Redundant unit capacitor is quantized through the monotonic method. (c) Splitting of 128C. (d) Proposed split capacitor array.

operation. Most importantly, these bypass window techniques are difficult to adapt to low-power quantization for all 12-lead signals.

This article proposes an efficient most significant bit (MSB) capacitor splitting and two bypass windows for the distribution characteristics of 12-lead ECG signals, and the judgment module is very simple and only requires an XOR gate, which has excellent robustness and low power consumption. Moreover, by introducing the redundant bit's unit capacitor through monotonic quantization, the total capacitance of the capacitor array can be reduced from  $2^{N-1}$  to  $2^{N-2}$ , resulting in nearly halving the area of the capacitance of DAC (CDAC) and the switching power in quantization. Additionally, the split capacitor array can be better arranged through a co-centric layout, further enhancing the matching of unit capacitors.

The rest of this article is arranged as follows. Section II describes the proposed SAR ADC structure and the individual circuit modules. Section III discusses the operating principle of the bypass window, power consumption analysis, the quantization of 12-lead ECG signals, and the implementation of the specific logic circuits. Section IV verifies the model by measurement results on a ten-bit SAR ADC design. Finally, Section V concludes this article.

# II. PROPOSED SAR ADC ARCHITECTURE

As depicted in Fig. 2(a), in a conventional ten-bit  $V_{\rm CM}$ -based SAR ADC, the MSB capacitor of the CDAC array is 256C. To reduce the power consumption of CDAC, the redundant capacitors  $C_{\rm P0}$  and  $C_{\rm N0}$  are quantized using a monotonic quantization method. This allows the total capacitance of the CDAC to be reduced by half, as shown in Fig. 2(b), with the MSB capacitor being 128C. Simultaneously, as depicted



Fig. 3. Block diagram of the proposed ten-bit SAR ADC for 12-lead ECG, detailing the splitting CDAC and the strong ARM latch comparator.

in Fig. 2(c), the capacitor 128C ( $C_{P7}$  and  $C_{N7}$ ) is split into subarrays (a-CDAC and d-CDAC) that are consistent with the subsequent capacitor arrays (b-CDAC and e-CDAC), which enables better centroid symmetry and matching in the layout. Moreover, during the quantization process, each voltage switching operation of the CDAC requires the bottom plates of the corresponding capacitors in the four subarrays (a-CDAC, b-CDAC, d-CDAC, and e-CDAC) to switch voltages. This leverages the symmetry of the capacitors to further minimize errors caused by capacitor mismatch. For example, if  $V_{\rm in+} > V_{\rm in-}$ , the first voltage transition of the capacitor array involves switching the bottom plates of  $C_{P7'}$  and  $C_{P7}$  from  $V_{\rm CM}$  to  $V_{\rm REF}$  and the bottom plates of  $C_{\rm N7'}$  and  $C_{\rm N7}$  from  $V_{\rm CM}$ to GND, followed by a voltage comparison. The subsequent voltage transitions in the quantization process follow a similar sequence.

As shown in Fig. 2(d), the 64C capacitors [i.e.,  $C_{P7'}, C_{N7'}, C_{P7}$ , and  $C_{N7}$  in Fig. 2(c)] in the CDAC are all split into "32C +32C." Moreover, the bottom plates of the 32 C capacitors (i.e.,  $C_{a9}$ ,  $C_{a8}$ ,  $C_{a7}$ ,  $C_{b9}$ ,  $C_{b8}$ ,  $C_{b7}$ ,  $C_{d9}$ ,  $C_{d8}$ ,  $C_{d7}$ ,  $C_{e9}$ ,  $C_{e8}$ , and  $C_{e7}$ ) are replaced with dual-select switches that can connect to either  $V_{REF}$  or GND. During the quantization process, the voltage transitions resulting from the quantization of the split capacitors ("32C +32C") are used to form two bypass windows named Bypass Window 1 (Win1), which is  $[3V_{REF}/8, 5V_{REF}/8]$ , and Bypass Window 2 (Win2), which is  $[2V_{REF}/8, 3V_{REF}/8]$  and  $[5V_{REF}/8, 6V_{REF}/8]$ . By monitoring whether the quantization result changes before and after the voltage flip of the "32C +32C" capacitance, it is determined whether the input signal falls within the bypass window. For the signals falling within the window, the quantization process can be further optimized to reduce the power consumption of DAC switches, comparators, and digital control logic.

Fig. 3 shows the block diagram of the proposed ten-bit SAR ADC with capacitance splitting. It consists of a pair of bootstrapped sampling switches, a differential splitting capacitor array, a dynamic comparator based on the strong ARM latch structure, and a logic module. To achieve low power consumption, the comparator operates in subthreshold conduction mode.



Fig. 4. Diagram of capacitor array connections during the sampling process.

# III. DESIGN PRINCIPLES AND CIRCUIT IMPLEMENTATION OF THE PROPOSED SAR ADC

In this section, the proposed SAR ADC is described in detail, including the voltage switching scheme of bypass windows, the quantization of 12-lead ECG signals, analysis of power consumption, and the design of logic control circuits.

# A. Voltage Switching Scheme and Bypass Window Design

As shown in Fig. 4, during the sampling process, the input signals are connected to the top plates of the capacitor array, i.e.,  $V_p = V_{\rm in+}$  and  $V_n = V_{\rm in-}$ . At the same time, the bottom plates of  $C_{a9}$ ,  $C_{a8}$ ,  $C_{a7}$ ,  $C_{e9}$ ,  $C_{e8}$ , and  $C_{e7}$  are connected to  $V_{\rm REF}$ , and the bottom plates of  $C_{b9}$ ,  $C_{b8}$ ,  $C_{b7}$ ,  $C_{d9}$ ,  $C_{d8}$ , and  $C_{d7}$  are connected to GND. The bottom plates of the rest capacitors connected to  $V_{\rm CM}$ . Thus, during the quantization process, for the first three voltage transitions, only a single capacitor's bottom-plate voltage switch is needed on each side of the DAC capacitor array. The entire quantization process consists of three stages: 1) bypass window switching operation; 2)  $V_{\rm CM}$ -based switching operation; and 3) monotonic switching operation, as shown in Fig. 5.

1) The sampled  $V_p$  and  $V_n$  are directly compared. If  $V_p > V_n$ , then D [9] =1, the bottom plates of  $C_{a9}$  and  $C_{d9}$  are connected to GND and  $V_{\rm REF}$ , respectively. Conversely, if  $V_p < V_n$ , D [9] =0, the bottom plates of  $C_{b9}$  and  $C_{e9}$  are connected to  $V_{\rm REF}$  and GND, respectively. Then, a second voltage comparison is performed. Since D [8]



Fig. 5. Quantization process of the proposed SAR ADC.



Fig. 6. Operating principles of the bypass window. (a) Operating principle of Win1. (b) Operating principle of Win2.

is quantized by the voltage flipping of 64C, which is "32 + 32C," we define the 1st 32 C quantization value as D [8]<sub>1st</sub> and the 2nd 32C quantization value as D [8]<sub>2nd</sub>. So, D [8] is formed by combining D [8]<sub>1st</sub> and D [8]<sub>2nd</sub>.

2) As shown in Fig. 6(a), if D [9] =1 and D [8]<sub>1st</sub> = 0, the XOR logic of D [9] and D [8]<sub>1st</sub> is 1. It means that the polarity of  $V_p$  has changed after the voltage

switching of the 1st 32C. It can be determined that the range of  $V_{\rm in+}$  is  $[V_{\rm CM}, 5V_{\rm REF}/8]$ , within Win1. At this point, the conventional  $V_{\rm CM}$ -based SAR ADC quantizes  $V_{\rm in+}$  to obtain the following values: D [9] =1, D [8] =0, and D [7] =0. Therefore, the voltage switching for  $C_{a8}, C_{a7}, C_{b8}, C_{b7}, C_{d8}, C_{d7}, C_{e8}$ , and  $C_{e7}$  can be skipped, and D [8] =0, D [7] =0. Then,  $C_{a6}$  and  $C_{b6}$  are connected to  $V_{\rm REF}$  and  $C_{d6}$  and  $C_{e6}$  are connected to GND. After that, the quantization is performed according to the normal SAR logic, as shown by the diagram of Fig. 7(a).

Similarly, if D [9] =0 and D [8]<sub>1st</sub> =1, the XOR logic of them is 1, it can be determined that the range of  $V_{\rm in+}$  is  $[3V_{\rm REF}/8, V_{\rm CM}]$ , within Win1. Therefore, the voltage switching for  $C_{\rm a8}, C_{\rm a7}, C_{\rm b8}, C_{\rm b7}, C_{\rm d8}, C_{\rm d7}, C_{\rm e8}$ , and  $C_{\rm e7}$  can be skipped, and so, D [8] =1, D [7] =1. Then,  $C_{\rm a6}$  and  $C_{\rm b6}$  are connected to GND, and  $C_{\rm d6}$  and  $C_{\rm e6}$  are connected to  $V_{\rm REF}$ . After that, the quantization is as shown in the timing diagram in Fig. 7(b).

3) As shown in Fig. 6(b), if D [9] =1 and D [8]<sub>1st</sub> =1, connect  $C_{a8}$  to GND and  $C_{d8}$  to  $V_{REF}$ , then perform voltage comparison to obtain D [8]<sub>2nd</sub>. If D [8]<sub>2nd</sub> =0 and the XOR logic of D [8]<sub>2nd</sub> and D [8]<sub>1st</sub> is 1, it indicates that  $V_{in+}$  falls within the range of [5 $V_{REF}$ /8, 6 $V_{REF}$ /8], which is within Win2. At this point, the conventional



D[9.7]. Dypass window switching Operation D[0:1]: veni-based switching Operation D[0]: Monotonic Switching Operation

Fig. 7. Timing diagrams of the proposed ADC quantization process. (a) Quantization of  $V_{\rm in+}$  within the range [ $V_{\rm CM}$ ,  $5V_{\rm REF}/8$ ]. (b) Quantization of  $V_{\rm in+}$  within the range [ $3V_{\rm REF}/8$ ,  $V_{\rm CM}$ ]. (c) Quantization of  $V_{\rm in+}$  within the range [ $5V_{\rm REF}/8$ ]. (d) Quantization of  $V_{\rm in+}$  outside the ranges of Win1 and Win2. (e) Quantization of  $V_{\rm in+}$  within the range [ $2V_{\rm REF}/8$ ], (f) Quantization of  $V_{\rm in+}$  outside the ranges of Win1 and Win2.



Fig. 8. 12-lead ECG signals generated by the ECG simulator.

 $V_{\text{CM}}$ -based SAR ADC quantizes  $V_{\text{in}+}$  to obtain the following values: D [9] =1, D [8] =0, and D [7]=1.

Therefore, the voltage switching for  $C_{a7}$ ,  $C_{b7}$ ,  $C_{d7}$ , and  $C_{e7}$  can be skipped with D [8] =0 and D [7] =1. Instead,  $C_{a6}$  and  $C_{b6}$  are connected to  $V_{REF}$ , and  $C_{d6}$  and  $C_{e6}$  are connected to GND. After that, the quantization is shown in the timing diagram Fig. 7(c). If D [8]<sub>2nd</sub> =1, D [8] is set to 1, and the voltage is quantized as shown in the timing diagram Fig. 7(d).

- 1) [4] If D [9] =0 and D [8]<sub>1st</sub> =0, connect  $C_{b8}$  to  $V_{REF}$  and  $C_{e8}$  to GND, then perform voltage comparison to obtain D [8]<sub>2nd</sub>. If D [8]<sub>2nd</sub> =1 and the XOR logic of D [8]<sub>2nd</sub> and D [8]<sub>1st</sub> is 1, it indicates that  $V_{in+}$  falls within the range of  $[2V_{REF}/8, 3V_{REF}/8]$ , which is within Win2. Therefore, the voltage switching for  $C_{a7}$ ,  $C_{b7}$ ,  $C_{d7}$ , and  $C_{e7}$  can be skipped with D [8] =1 and D [7] =0. Instead,  $C_{a6}$  and  $C_{b6}$  are connected to GND, and  $C_{d6}$  and  $C_{e6}$  are connected to  $V_{REF}$ . Then, the quantization is shown in the timing diagram Fig. 7(e). If D [8]<sub>2nd</sub> =0, D [8] is set to 0, and the voltage is quantized as shown in the timing diagram Fig. 7(f).
- 2) [5] For the comparison result of the second LSB: if  $V_p > V_n$ , D [1] =1 and the bottom plate of  $C_{b1}$  is connected to GND. Conversely, if  $V_p < V_n$ , D [1] =0 and the bottom plate of  $C_{b1}$  is connected to  $V_{REF}$ . Then, the comparison

between  $V_p$  and  $V_n$  is performed to obtain D[0] and complete the entire quantization cycle.

# B. Analysis of 12-Lead ECG Signals

The 12-lead ECG signals are generated by ECG simulator SKX-2000 C+. It mainly includes: I, II, III, aVR, aVL, aVF, V1, V2, V3, V4, V5, and V6, as shown in Fig. 8. Due to the different sources of each ECG signal, there are differences in waveform and amplitude. These signals are all transformed by the analog front-end module into differential signals with amplitudes and common-mode voltages that are tailored for the designed SAR ADC.

The statistics for each sampled ECG signal can be obtained by taking 40000 sampled points, including the number and probability of points falling into Win1, Win2, and outside the window (Out), as shown in Table I. For example, taking the quantization of the V1 signal with the proposed ten-bit ADC, 80.51% of the V1 signal falls within Win1, as shown in Fig. 9. In the quantization process, we can directly assign values to D [8] and D [7], and this eliminates the voltage switching power consumption associated with capacitors  $C_{a8}$ ,  $C_{a7}$ ,  $C_{b8}$ ,  $C_{b7}$ ,  $C_{d8}$ ,  $C_{d7}$ ,  $C_{e8}$ , and  $C_{e7}$ , and the comparator only needs to perform nine comparisons. For the V1 signal, 14.31% falls within the Win2. In this quantization step, we can



Fig. 9. Quantization of ECG signal V1 by the proposed SAR ADC.

TABLE I
STATISTICS FOR THE SAMPLING OF 12-LEAD ECG SIGNALS

| ECG | Win1(present) | Win2(present) | Out (present) |
|-----|---------------|---------------|---------------|
| I   | 36587(91.47%) | 1048(2.62%)   | 2365(5.91%)   |
| II  | 36628(91.57%) | 1041(2.6%)    | 2331(5.83%)   |
| III | 36689(91.72%) | 996(2.49%)    | 2315(5.79%)   |
| aVR | 36640(91.6%)  | 1015(2.54%)   | 2345(5.86%)   |
| aVL | 36501(91.25%) | 1159(2.9%)    | 2340(5.85%)   |
| aVF | 36521(91.3%)  | 1118(2.8%)    | 2361(5.9%)    |
| V1  | 32205(80.51%) | 5724(14.31%)  | 2071(5.18%)   |
| V2  | 32638(81.6%)  | 5360(13.4%)   | 2002(5%)      |
| V3  | 36520(91.3%)  | 1161(2.9%)    | 2319(5.8%)    |
| V4  | 36744(91.86%) | 953(2.38%)    | 2303(5.76%)   |
| V5  | 36317(90.79%) | 1278(3.2%)    | 2405(6.01%)   |
| V6  | 36287(90.72%) | 1212(3.03%)   | 2501(6.25%)   |

directly assign a value to D [7], which eliminates the voltage switching power consumption for capacitors  $C_{a7}$ ,  $C_{b7}$ ,  $C_{d7}$ , and  $C_{e7}$ , and the comparator performs ten comparisons, and 5.18% falls outside the windows. In this quantization step, the comparator needs to perform 11 comparisons.

According to the statistics, it is found that the probability of the sampled 12-lead signals falling into the "Win1+ Win2" range is over 93.75%. This means that the proposed bypass window SAR ADC can effectively reduce the power consumption for the quantization of 12-lead ECG signals.

# C. Analysis of Power Consumption

For an N-bit SAR ADC, if the code values are uniformly distributed, the average power consumption for the capacitor array monotonic switching scheme [23] and the  $V_{\rm CM}$ -based switching scheme [24] during the quantization process can be derived as follows, respectively

$$E_{\text{Monotonic}} = \sum_{i=1}^{N-1} (2^{N-i-2}) \text{CV}_{\text{REF}}^2$$
 (1)

$$E_{V_{\text{CM}}-\text{based}} = \sum_{i=1}^{N-1} (2^{N-2i-2}) (2^{i} - 1) \text{CV}_{\text{REF}}^{2}.$$
 (2)

For the proposed quantization scheme, the power consumption of the capacitor array can be mainly categorized into three cases.



Fig. 10. Average switching power of ten-bit DACs.

1) When the signals fall outside the windows, that is in the range of  $[0, 2V_{REF}/8]$  and  $[6V_{REF}/8, V_{REF}]$ , the average power consumption of the DAC for quantization can be formulated as

$$E_{\text{Out,Proposed}} = \sum_{i=1}^{N} (2^{N-2i-1}) (2^{i-1} - 1) \text{CV}_{\text{REF}}^{2}$$
$$- (2^{-N-1} + 2^{N-7}) \text{CV}_{\text{REF}}^{2}. \tag{3}$$

2) When the signals fall within the Win1, that is in the range of  $[3V_{REF}/8, 5V_{REF}/8]$ , the average power consumption of the DAC for quantization can be formulated as

$$E_{\text{Win1,Proposed}} = \sum_{i=3}^{N} (2^{N-2i-1}) (2^{i-1} - 1) \text{CV}_{\text{REF}}^{2}$$
$$- (2^{-N-1} - 2^{N-8}) \text{CV}_{\text{REF}}^{2}. \tag{4}$$

3) When the signals fall within the Win2, that is in the range of  $[2V_{REF}/8, 3V_{REF}/8]$  and  $[5V_{REF}/8, 6V_{REF}/8]$ , the average power consumption of the DAC for quantization can be formulated as

$$E_{\text{Win2,Proposed}} = \sum_{i=1}^{N} (2^{N-2i-1}) (2^{i-1} - 1) \text{CV}_{\text{REF}}^{2} - (2^{-N-1} + 2^{N-7}) \text{CV}_{\text{REF}}^{2}.$$
 (5)

When N=10, the power consumption of DAC quantization is shown in Fig. 10. Specifically,  $E_{\text{Win1,Proposed}} = 57.083 \text{ CV2}$  REF,  $E_{\text{Win2,Proposed}} = 77.083 \text{ CV2}$  REF, and  $E_{\text{Out,Proposed}} = 77.083 \text{ CV2}$  REF. To facilitate a power consumption comparison, the original voltage switching schemes in [17] and [21] are retained. Specifically, the range of bypass window in [17] is set to  $[V_{\text{REF}}/4, 3V_{\text{REF}}/4]$ , while the range of bypass window in [21] is set to  $[3V_{\text{REF}}/8, 5V_{\text{REF}}/8]$ . For [17], the power consumption within the bypass window is  $E_{\text{Win,Ref,[17]}} = 127.5 \text{ CV2}$  REF, and the outside is  $E_{\text{Out,Ref,[17]}} = 159.5 \text{ CV2}$  REF. Similarly, for [21], the power consumption within the bypass window is  $E_{\text{Win,Ref,[21]}} = 198.752 \text{ CV2}$  REF, and the outside is  $E_{\text{Out,Ref,[21]}} = 337.169 \text{ CV2}$  REF.

To more precisely assess the power consumption of different bypass window switching schemes when quantizing 12-lead ECG signals, the weighted average power consumption  $E_{\text{avg}}$ 

#### TABLE II

DAC POWER CONSUMPTION STATISTICS FOR THE BYPASS WINDOW QUANTIZATION SCHEMES PROPOSED IN [17] AND [21], AND THIS ARTICLE WHEN QUANTIZING 12-LEAD ECG SIGNALS; COMPARISON COUNT AND MEASURED POWER CONSUMPTION STATISTICS FOR THE PROPOSED BYPASS WINDOW SCHEME WHEN QUANTIZING 12-LEAD ECG SIGNALS

| ECG                                           | I     | II    | III   | aVR   | aVL   | aVF   | V1    | V2    | V3    | V4    | V5    | V6    |
|-----------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| $E_{avg,Ref.[17]} \ (	ext{CV}^2_{	ext{REF}})$ | 129.4 | 129.4 | 129.4 | 129.4 | 129.4 | 129.4 | 129.2 | 129.1 | 129.4 | 129.3 | 129.4 | 129.5 |
| $E_{avg,Ref.[21]} \ (	ext{CV}^2_{	ext{REF}})$ | 210.6 | 210.4 | 210.2 | 210.4 | 210.9 | 210.8 | 225.8 | 224.2 | 210.8 | 210   | 211.5 | 211.6 |
| $E_{avg,Proposed} \ (	ext{CV}_{	ext{REF}}^2)$ | 58.8  | 58.8  | 58.7  | 58.8  | 58.8  | 58.8  | 61    | 60.8  | 58.8  | 58.7  | 58.9  | 58.9  |
| Mavg, Proposed                                | 9.14  | 9.14  | 9.14  | 9.14  | 9.15  | 9.15  | 9.25  | 9.23  | 9.15  | 9.14  | 9.15  | 9.16  |
| Pmeasured,Proposed (nW)                       | 12.68 | 12.61 | 12.64 | 12.82 | 12.88 | 12.61 | 12.72 | 12.66 | 12.61 | 12.52 | 12.6  | 12.57 |



Fig. 11. Logic circuit diagram of the proposed SAR ADC.

is deemed a more appropriate metric. For the proposed bypass window, the weighted average power consumption  $E_{\text{avg}}$ ,  $P_{\text{roposed}}$  is calculated as follows:

$$E_{\text{avg,Proposed}} = \alpha_1 E_{\text{Win1,Proposed}} + \alpha_2 E_{\text{Win2,Proposed}} + \alpha_3 E_{\text{Out,Proposed}}$$
(6)

where  $\alpha_1, \alpha_2$ , and  $\alpha_3$  represent the probabilities of the signal falling into Win1, Win2, and Out, respectively, and  $\alpha_1 + \alpha_2 + \alpha_3 = 1$ .

For [17], the bypass window range is the aggregate of Win1 and Win2. Consequently, the weighted average power consumption  $E_{\text{avg},\text{Ref},[17]}$  is expressed as

$$E_{\text{avg,Ref}[17]} = (\alpha_1 + \alpha_2) E_{\text{Win,Ref}[17]} + \alpha_3 E_{\text{Out,Ref}[17]}. \tag{7}$$

For [21], the bypass window range coincides with Win1. Hence, the weighted average power consumption  $E_{\rm avg,Ref,[21]}$  is formulated as

$$E_{\text{avg,Ref[21]}} = \alpha_1 E_{\text{Win,Ref[21]}} + (\alpha_2 + \alpha_3) E_{\text{Out,Ref[21]}}.$$
 (8)

Similarly, despite the fact that the proposed bypass window scheme necessitates an additional comparison cycle, the weighted average number of comparisons  $M_{\rm avg,Proposed}$  when processing 12-lead ECG signals can be represented as

$$M_{\text{avg,Proposed}} = \alpha_1 M_{\text{Win1,Proposed}} + \alpha_2 M_{\text{Win2,Proposed}} + \alpha_3 M_{\text{Out,Proposed}}.$$
 (9)

For the proposed quantization scheme,  $M_{\text{Win1,Proposed}} = 9$ ,  $M_{\text{Win2,Proposed}} = 10$ , and  $M_{\text{Out,Proposed}} = 11$ .

As indicated in Table II, based on the weighted calculations and the statistical distribution of 12-lead ECG signals,  $E_{\text{avg},\text{Proposed}}$  is lower than both  $E_{\text{avg},\text{Ref},[17]}$  and  $E_{\text{avg},\text{Ref},[21]}$ .



Fig. 12. Timing waveform diagram for the BS module.

Similarly, the weighted average number of comparisons  $M_{\text{avg},\text{Proposed}}$  remains around 9, thereby saving approximately one comparison cycle. It can be determined that the proposed bypass window quantization scheme offers a significant low-power advantage when quantifying 12-lead ECG signals.

# D. Design of Logic Control Circuits

For the proposed SAR ADC structure, the logic circuit diagram is shown in Fig. 11 and it mainly consists of the SAR logic and the encoding module. The SAR logic utilizes the XOR logic of the comparator outputs VOUTP and VOUTN to generate the control signal Valid. The sampling clock is inverted and used as EN [9]. Then, each bit-slice (BS) module is sequentially enabled by Q[N] = EN[N-1] to latch the outputs of the comparator [25].

In Fig. 12, the timing diagram of the BS module is depicted: when  $EN_i = 1$ , if valid =0, then  $P_O = P_i$ ,  $N_O = N_i$ , and Q = 0; when valid transitions from 0 to 1, both  $P_O$  and  $N_O$  retain their previous states, while Q is set to 1. When  $EN_i = 0$ , Q,  $P_O$ , and  $N_O$  are all reset to 0. As shown in Fig. 13, the circuit of the BS is composed entirely of MOS transistors with a unit width-to-length ratio. Due to the leakage current, the drain



Fig. 13. Schematic circuit of BS module.



Fig. 14. (a) Circuitry of the Win1(2) judge module. (b) Circuitry of the Win1&2 end module.

voltages of M1 and M2 may change from high level to low level during the entire SAR ADC conversion cycle, resulting in logic errors. In order to achieve correct logic functions of BS module under the three process corners (ff, tt, and ss), M1 and M2 transistors use four-stacked nMOS with unit size to reduce leakage current effect.

Based on bypass window switching operation during the quantization process, in the Win1 judge module, if D [8]<sub>1st</sub> differs from D [9], the SAR logic should bypass the BS8<sub>2nd</sub> module, meaning that EN [8]2nd should remain constantly at 0. If the XOR result of D [8]<sub>1st</sub> and D [9] is directly used as EN [8]<sub>2nd</sub>, when the BS8<sub>1st</sub> module outputs D [8]<sub>1st</sub>, and the XOR result of D  $[8]_{1st}$  and D [9] is 1, then EN  $[8]_{2nd}$ will be set to 1. This will directly activate the BS8<sub>2nd</sub> module, resulting in a logical error. Therefore,  $Q[8]_{1st}$  is introduced as the control signal for EN  $[8]_{2nd}$ . When  $Q[8]_{1st} = 0$ , EN  $[8]_{2nd}$ must be held at 0. When  $Q[8]_{1st} = 1$ , if the XOR result of D  $[8]_{1st}$  and D [9] is 1, EN  $[8]_{2nd}$  =0; if the XOR result is 0, EN  $[8]_{2nd}$  =1. Thus, based on the relationship between the input variables Q [8]<sub>1st</sub>, D [8]<sub>1st</sub>, and D [9], and the output result EN [8]<sub>2nd</sub>, the expression for Win1 Judge can be derived using a Karnaugh map, resulting in the following expression:

$$EN[8]_{2nd} = \overline{(D[9] \oplus D[8]_{1st}) \cdot Q[8]_{1st} + \overline{Q[8]_{1st}}}.$$
 (10)

Similarly, the input variables for the Win2 judge module are Q [8]<sub>2nd</sub>, D [8]<sub>2nd</sub>, and D [8]<sub>1st</sub>, and the output result is EN [7]. The circuit structure of the Win1(2) judge module is depicted in Fig. 14(a). There are three inputs for the Win1&2 end module and they are A, B, and Q [7], as illustrated in Fig. 14(b). When any one of these inputs is 1, the output EN [6] is set to 1.



Fig. 15. Microphotography of the proposed SAR ADC.



Fig. 16. Measurement results of DNL and INL.



Fig. 17. Power consumption distribution of each block.

# IV. MEASUREMENT RESULTS AND DISCUSSION

The proposed ten-bit bypass window SAR ADC is designed based on a standard 180-nm 1P6M CMOS process. Considering the limitations of quantizer power consumption, switching noise, and unit capacitor mismatch, this work employs a unit MIM capacitor array with a unit capacitance of approximately 19 fF. In the layout design, a common-centroid structure is employed, and dummy capacitors are introduced to reduce the impact of mismatch errors and minimize mismatch. Fig. 15 shows the microphotograph of the proposed ADC and the core area is  $403 \times 376.5 \ \mu\text{m}^2$ . In Fig. 16, the measurement results show that the differential nonlinearity (DNL) is -0.12/+0.33 LSB and integral nonlinearity (INL) is -0.39/+0.39 LSB.

When the power supply is 0.6 V, the sampling rate  $F_S$  reaches 6.94 kHz. If the input signal is a 1.17- $V_{PP}$  3.45-kHz sine wave, the total power consumption of the ADC is 15.61 nW. As depicted in Fig. 17, the CDAC, logic circuits, comparator, and others constitute 58.19%, 27.14%, 13.34%, and 1.33% of the total power consumption, respectively.

|                       | TVLSI'<br>22[26] | TBCAS' 24[27]   | TCAS-I'<br>20[28] | SJ' 20[29] | TCAS-II'<br>23[21] | TCAS-I'<br>19[30] | VLSI<br>Circuits'<br>15[11] | This work      |                |
|-----------------------|------------------|-----------------|-------------------|------------|--------------------|-------------------|-----------------------------|----------------|----------------|
| Process               | 130nm            | 55nm            | 180nm             | 180nm      | 180nm              | 180nm             | 180nm                       | 180nm          |                |
| Supply (V)            | 0.6              | 1.2             | 0.7               | 1          | 0.6                | 0.6               | 0.6                         | 0.6            |                |
| ADC Type              | SAR              | LC+SAR          | SAR               | NS-SAR     | SAR                | SAR               | SAR                         | SAR            |                |
| Bypass<br>Window      | Yes              | Yes             | Yes               | No         | Yes                | No                | Yes                         | Yes            |                |
| Fs (kHz)              | 10               | -               | 100               | 10         | 50                 | 200               | 100                         | 6.94           |                |
| Unit<br>Capacitor(fF) | 65               | -               | 6                 | -          | 20.28              | 31.1              | -                           | 19             |                |
| C-2C                  | Yes              | No              | No                | No         | No                 | No                | No                          | No             |                |
| Resolution (bit)      | 10               | 4+4             | 12                | -          | 12                 | 10                | 8                           | 10             |                |
| ENOB (bit)            | 9.38             | -               | -                 | 10.5       | 10.12              | 9.16              | 7.5                         | 9.38           |                |
| SNDR(dB)              | ı                | 51.2<br>@0.2kHz | 60.9              | 65         | 62.7               | 56.91             | 46.9                        | 58.24          |                |
| SFDR(dB)              | -                | -               | 80                | -          | 82.4               | 68.56             | 63.8                        | 76.71          |                |
| Power (nW)            | 40-380           | 440             | 1500              | 90         | 1540               | 68.12             | 120                         | 15.61<br>(sin) | 12.66<br>(ECG) |
| FoM(fJ/Conv.          | 6-56.6           | 29.7            | 16.6              | 50         | 27.7               | 15.38             | 6.6                         | 3.38<br>(sin)  | 2.74<br>(ECG)  |

TABLE III
PERFORMANCE SUMMARY AND COMPARISON WITH THE STATE-OF-THE-ART WORKS



Fig. 18. Measurement results of the proposed SAR ADC. (a) FFT spectrum at  $F_{\rm in} = 3.45$  kHz. (b) Dynamic performance versus  $F_{\rm in}$  within the Nyquist input range.

Fig. 18(a) displays the fast Fourier transform (FFT) spectrum plot of the ADC output with 16384 points when  $F_{\rm in}$  = 3.45 kHz, with an effective number of bit (ENOB) of 9.38 bits. Additionally, the signal-to-noise and distortion ratio (SNDR) and the spurious-free dynamic range (SFDR) can achieve 58.34 and 76.71 dB, respectively. Fig. 18(b) presents the statistical results of SNDR and SFDR within the Nyquist input

range, showing no significant variations. According to the FoM defined as Power/ $(2^{\text{ENOB}*} \ F_S)$ , the FoM of the proposed SAR ADC is approximately 3.38 fJ/Conv.-step.

For 12-lead ECG signals, the quantization power consumption of each ECG signal, denoted as  $P_{\rm measured, Proposed}$ , can be measured, with a summary provided in the last row of Table II. Given that ECG signals are predominantly concentrated within the Win1 and Win2 ranges, it is possible to bypass some of the DAC's voltage switching, comparison operations, and digital circuit operations during quantization, thereby resulting in lower power consumption. The average power consumption is 12.66 nW. Subsequently, the FoM is calculated to be 2.74 fJ/Conv.-step.

Table III provides a performance comparison between the proposed work and state-of-the-art ADC circuits for ECG applications. It can be observed that the proposed ADC exhibits greater power efficiency advantages during the quantization process compared to other SAR ADCs, particularly when quantifying 12-lead ECG signals, with a more pronounced advantage in the FoM. For the noise-shaping (NS) SAR ADCs that rely on oversampling, although noise shaping can enhance quantization accuracy, the standard Nyquist SAR ADCs are more advantageous for achieving ten-bit quantization precision. For the level-crossing (LC) ADCs that can dynamically adjust the quantization rate in response to ECG signal activity, they can reduce power consumption by compressing quantization data, thereby lowering the power usage of the entire ECG acquisition system. However, compared with the LC ADCs, the proposed SAR ADC still demonstrates a significant power consumption advantage.

### V. CONCLUSION

In this article, a bypass window SAR ADC structure based on multiple splits of the MSB capacitor is proposed for the characteristics of 12-lead ECG signals to minimize the power consumption. By introducing redundant capacitors for quantization, the total capacitor array is reduced by half. Two bypass windows and simple XOR judgment module can skip some intermediate quantization steps for the signals within Win1 or Win2 range, achieving low power consumption. The proposed structure is implemented using a standard 180-nm CMOS technology. The measurement results can achieve an ENOB of 9.38 bits and an SFDR of 76.71 dB with a 0.6-V supply at 6.94 kS/s. For a sine wave input, the quantization power consumption is 15.61 nW, and the FoM is 3.38 fJ/Conv.-step. However, for 12-lead ECG signals, the average power consumption is 12.66 nW, with an FoM of only 2.74. fJ/Conv.-step. This indicates that the proposed SAR ADC is highly suitable as a data converter for the low-power wearable 12-lead ECG acquisition systems.

# ACKNOWLEDGMENT

The authors would like to acknowledge chip measurement supports provided by Gubo Technologies and National Instruments Corporation (NI).

# REFERENCES

- C. W. Tsao, A. W. Aday, and Z. I. Almarzooq, "Heart disease and stroke statistics-2023 update: A report from the American Heart Association," *Circulation*, vol. 147, no. 8, pp. e93–e621, Feb. 2023.
- [2] K. J. Heilman, M. Handelman, and G. Lewis, "Accuracy of the LifeShirt (VivoMetrics) in the detection of cardiac rhythms," *Appl. Psychophysiology Biofeedback*, vol. 33, no. 2, p. 83, 2008, doi: 10.1007/s10484-008-9054-1.
- [3] M. Janveja, A. K. Sharma, A. Bhardwaj, J. Pidanic, and G. Trivedi, "An optimized low-power VLSI architecture for ECG/VCG data compression for IoHT wearable device application," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 31, no. 12, pp. 2008–2015, Dec. 2023, doi: 10.1109/TVLSI.2023.3314611.
- [4] M. Konijnenburg et al., "A Multi(bio)sensor acquisition system with integrated processor, power management, 8 × 8 LED drivers, and simultaneously synchronized ECG, BIO-Z, GSR, and two PPG readouts," *IEEE J. Solid-State Circuits*, vol. 51, no. 11, pp. 2584–2595, Nov. 2016, doi: 10.1109/JSSC.2016.2605660.
- [5] N. Van Helleputte et al., "A 345 μW multi-sensor biomedical SoC with bio-impedance, 3-channel ECG, motion artifact reduction, and integrated DSP," *IEEE J. Solid-State Circuits*, vol. 50, no. 1, pp. 230–244, Jan. 2015, doi: 10.1109/JSSC.2014.2359962.
- [6] L. Zeng, B. Liu, and C.-H. Heng, "A dual-loop eight-channel ECG recording system with fast settling mode for 12-lead applications," *IEEE J. Solid-State Circuits*, vol. 54, no. 7, pp. 1895–1906, Jul. 2019, doi: 10.1109/JSSC.2019.2903471.
- [7] W. Yang, H. Jiang, Y. Yin, and Z. Wang, "A 4-μW analog front end achieving 2.4 NEF for long-term ECG monitoring," *IEEE Trans. Biomed. Circuits Syst.*, vol. 15, no. 4, pp. 655–665, Aug. 2021, doi: 10.1109/TBCAS.2021.3084152.
- [8] R. F. Yazicioglu, P. Merken, R. Puers, and C. Van Hoof, "A 200 µW eight-channel EEG acquisition ASIC for ambulatory EEG systems," *IEEE J. Solid-State Circuits*, vol. 43, no. 12, pp. 3025–3038, Dec. 2008, doi: 10.1109/JSSC.2008.2006462.
- [9] Y. Zhang et al., "A wireless headstage system based on neural-recording chip featuring 315 nW kickback-reduction SAR ADC," *IEEE Trans. Biomed. Circuits Syst.*, vol. 17, no. 1, pp. 105–115, Feb. 2023, doi: 10.1109/TBCAS.2022.3224387.
- [10] W. Mao, Y. Li, C.-H. Heng, and Y. Lian, "A low power 12-bit 1-kS/s SAR ADC for biomedical signal processing," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 66, no. 2, pp. 477–488, Feb. 2019, doi: 10.1109/ TCSI.2018.2859837.
- [11] S. Jeong et al., "A 120nW 8b sub-ranging SAR ADC with signal-dependent charge recycling for biomedical applications," in *Proc. Symp. VLSI Circuits (VLSI Circuits)*, Kyoto, Japan, Jun. 2015, pp. C60–C61, doi: 10.1109/VLSIC.2015.7231327.

- [12] F. M. Yaul and A. P. Chandrakasan, "A 10 bit SAR ADC with data-dependent energy reduction using LSB-first successive approximation," IEEE J. Solid-State Circuits, vol. 49, no. 12, pp. 2825–2834, Dec. 2014, doi: 10.1109/JSSC.2014.2352304.
- [13] A. Karimlou and M. Yavari, "A low-power delta-modulation-based ADC for wearable electrocardiogram sensors," *IEEE Trans. Circuits Syst. II*, *Exp. Briefs*, vol. 69, no. 9, pp. 3670–3674, Sep. 2022, doi: 10.1109/ TCSII.2022.3181489.
- [14] H. Nasiri, C. Li, and L. Zhang, "Ultra-low power SAR ADC using statistical characteristics of low-activity signals," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 30, no. 9, pp. 1319–1331, Sep. 2022, doi: 10.1109/TVLSI.2022.3187659.
- [15] Z. Zhang, Q. Yu, J. Li, X.-Z. Wang, and N. Ning, "A 12-bit dynamic tracking algorithm-based SAR ADC with real-time QRS detection," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 67, no. 9, pp. 2923–2933, Sep. 2020, doi: 10.1109/TCSI.2020.2983743.
- [16] G.-Y. Huang, S.-J. Chang, C.-C. Liu, and Y.-Z. Lin, "A 1-μW 10-bit 200-kS/s SAR ADC with a bypass window for biomedical applications," *IEEE J. Solid-State Circuits*, vol. 47, no. 11, pp. 2783–2795, Nov. 2012, doi: 10.1109/JSSC.2012.2217635.
- [17] T.-Y. Wang, H.-Y. Li, Z.-Y. Ma, Y.-J. Huang, and S.-Y. Peng, "A bypass-switching SAR ADC with a dynamic proximity comparator for biomedical applications," *IEEE J. Solid-State Circuits*, vol. 53, no. 6, pp. 1743–1754, Jun. 2018, doi: 10.1109/JSSC.2018.2819164.
- [18] J. Guerber, H. Venkatram, M. Gande, A. Waters, and U.-K. Moon, "A 10-b ternary SAR ADC with quantization time information utilization," *IEEE J. Solid-State Circuits*, vol. 47, no. 11, pp. 2604–2613, Nov. 2012, doi: 10.1109/JSSC.2012.2211696.
- [19] P.-C. Lee, J.-Y. Lin, and C.-C. Hsieh, "A 0.4 v 1.94 fJ/conversion-step 10 bit 750 kS/s SAR ADC with input-range-adaptive switching," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 63, no. 12, pp. 2149–2157, Dec. 2016, doi: 10.1109/TCSI.2016.2617879.
- [20] J.-C. Wang and T.-H. Kuo, "A 0.82mW 14b 130MS/S pipelined-SAR ADC with a distributed averaging correlated level shifting (DACLS) ringamp and bypass-window backend," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2022, pp. 162–164, doi: 10.1109/ISSCC42614.2022.9731546.
- [21] W.-E. Lee and T.-H. Lin, "A 0.6-V 12-bit set-and-down SAR ADC with a DAC-based bypass window switching method," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 70, no. 9, pp. 3223–3227, Sep. 2023, doi: 10.1109/TCSII.2023.3266605.
- [22] Y. Liang, S. Song, and Z. Zhu, "An 8-to-12-bit resolution-reconfigurable SAR ADC with Fast-Window-Switching technique," *IEEE Trans. Cir*cuits Syst. II, Exp. Briefs, vol. 72, no. 4, pp. 544–548, Apr. 2025, doi: 10.1109/TCSII.2025.3541236.
- [23] C.-C. Liu, S.-J. Chang, G.-Y. Huang, and Y.-Z. Lin, "A 10-bit 50-MS/s SAR ADC with a monotonic capacitor switching procedure," *IEEE J. Solid-State Circuits*, vol. 45, no. 4, pp. 731–740, Apr. 2010, doi: 10.1109/JSSC.2010.2042254.
- [24] Y. Zhu et al., "A 10-bit 100-MS/s reference-free SAR ADC in 90 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 45, no. 6, pp. 1111–1121, Jun. 2010, doi: 10.1109/JSSC.2010.2048498.
- [25] P. Harpe, G. Dolmans, K. Philips, and H. de Groot, "A 0.7 V 7-to-10bit 0-to-2MS/s flexible SAR ADC for ultra low-power wireless sensor nodes," in *Proc. ESSCIRC (ESSCIRC)*, Bordeaux, France, Sep. 2012, pp. 373–376, doi: 10.1109/ESSCIRC.2012.6341363.
- [26] Z. Zhang, Q. Yu, Q. Zhang, J. Li, K. Wu, and N. Ning, "A code-recombination algorithm-based ADC with feature extraction for WBSN applications," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 30, no. 2, pp. 134–142, Feb. 2022, doi: 10.1109/TVLSI.2021.3128166.
- [27] M. Li et al., "A 62.2dB SNDR event-driven level-crossing ADC with SAR-assisted delay compensation loop for time-sparse biomedical signal acquisition," *IEEE Trans. Biomed. Circuits Syst.*, vol. 19, no. 2, pp. 344–356, Apr. 2025, doi: 10.1109/TBCAS.2024.3423366.
- [28] Y.-H. Chung, Q.-F. Zeng, and Y.-S. Lin, "A 12-bit SAR ADC with a DAC-configurable window switching scheme," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 67, no. 2, pp. 358–368, Feb. 2020, doi: 10.1109/TCSI.2019.2922726.
- [29] J. Hu, D. Li, M. Liu, and Z. Zhu, "A 10-kS/s 625-Hz-bandwidth 65-dB SNDR second-order noise-shaping SAR ADC for biomedical sensor applications," *IEEE Sensors J.*, vol. 20, no. 23, pp. 13881–13891, Dec. 2020
- [30] H. Zhang, H. Zhang, Y. Song, and R. Zhang, "A 10-bit 200-kS/s 1.76-μ w SAR ADC with hybrid CAP-MOS DAC for energy-limited applications," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 66, no. 5, pp. 1716–1727, May 2019. [Online]. Available: https://ieeexplore.ieee.org/document/8666173