

www.ti.com.cn

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

# AM335x ARM<sup>®</sup> Cortex™-A8 微处理器(MPU)

查询样品: AM3359, AM3358

#### 1 器件概述

#### 1.1 特性

- 重点内容
  - 275-MHz, 500-MHz, 600-MHz, or 720-MHz ARM<sup>®</sup> Cortex™-A8 32-位 RISC 微控制器
    - NEON™ SIMD 协处理器
    - 具有单错检测(奇偶校验)的 **32KB/32KB L1** 指令**/**数据高速缓存
    - 含纠错码(ECC)的 256KB L2 高速缓存
  - 支持mDDR(LPDDR)/DDR2/DDR3
  - 支持高达 16-位 ECC的通用存储器 (NAND, NOR, SRAM等)
  - SGX530图形引擎
  - 60Hz刷新率下的分辨率为WXGA的LCD控制器
  - 可编程实时单元子系统
  - 实时时钟 (RTC)
  - 两个具有集成PHY的 USB 2.0 高速 OTG 端口
  - 支持最多2个端口的10/100/1000以太网交换机
  - 串口包括:
    - 2个控制器局域网端口(CAN)
    - 6个UART, 2个McASP, 2个McSPI, 和3 个I2C 端口
  - 12-位逐次逼近寄存器 (SAR) ADC
  - 3 个 32 位增强型捕捉模块 (eCAP)
  - 3 个增强型高分辨率PWM模块 (eHRPWM)
  - 加密硬件加速器 (AES, SHA, PKA, RNG)
- MPU子系统
  - 275-MHz,500-MHz,600-MHz,或者720-MHz ARM<sup>®</sup> Cortex™-A8 32-Bit RISC微处理器
  - NEON™ SIMD 协处理器
  - 具有单错检测(奇偶校验)的 **32KB L1** 指令高速缓存
  - 具有单错检测(奇偶校验)的32KB数据高速缓存
  - 含纠错码(ECC)的 256KB L2 高速缓存
  - 176KB 片载启动ROM
  - 64KB 专用 RAM
  - 仿真/调试
    - JTAG

- 嵌入式跟踪缓冲器
- 中断控制器 (高达 128 个中断请求)
- 片载存储器 (共享 L3 RAM)
  - 64 KB 通用片载存储器控制器 (OCMC) RAM
  - 所有主机均可访问
  - 支持快速唤醒保持
- 外部存储器接口 (EMIF)
  - mDDR/DDR2/DDR3 控制器:
    - mDDR: 200-MHz 时钟频率 (400-MHz 数据速率)
    - DDR2: 266-MHz 时钟频率 (532-MHz 数据速率)
    - DDR3: 303-MHz 时钟频率 (606-MHz 数据速率)
    - 16-位数据总线
    - 1GB全部可寻址空间
    - 支持1 x 16或者2 x 8存储器器件配置
    - 支持快速唤醒保持
  - 通用存储器控制器 (GPMC)
    - 具有多达 7 芯片(NAND, NOR, 复 用NOR, SRAM等)选择的灵活 8/16-位异步存 储器接口
    - 使用 BCH 编码以支持 4-位, 8-位, 或者 16-位 ECC
    - 使用海明码(Hamming)以支持 1-位 ECC
  - 错位定位器模块 (ELM)
    - 与GPMC联合使用,使用BCH算法以定位由校验多项式生成的数据错误的地址
    - 支持基于BCH算法的 4-位,8位,和 16位的 每 512-字节数据块错误定位
- 可编程实时单位子系统(PRUSS)
  - 两个可编程实时单元 (PRU)
    - 32-位可运行在 200 MHz频率下的负载/储存 RISC 处理器
    - 具有单错检测(奇偶校验)的 8KB指令RAM
    - 具有单错检测(奇偶校验)的8KB数据RAM
    - 具有 64-位累加器的单周期 32-位乘数器
    - 增强型GPIO模块提供移入/移出支持并且并行 锁存在外部信号上

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SmartReflex 标准, DSP/BIOS, XDS are trademarks of Texas Instruments. Cortex, NEON are trademarks of ARM Ltd or its subsidiaries. ARM is a registered trademark of ARM Ltd or its subsidiaries.

EtherCAT is a registered trademark of EtherCAT Technology Group. POWERVR SGX is a trademark of Imagination Technologies Limited. All other trademarks are the property of their respective owners.

- 具有单错检测(奇偶校验)的 12KB共享RAM
- 每个PRU可访问三个 120-字节寄存器组
- 用于处理系统输入事件的中断控制模块 (INTC)
- 用于内外部主机与**PRUSS**内部资源连接的互联总 线
- PRUSS内部外设
  - 一个具有流控引脚的 UART端口,支持速率高 达 12 Mbps
  - 两个支持工业应用的MII 以太网接口,诸如 EtherCAT<sup>®</sup>
  - 一个 MDIO 端口
  - 一个增强型捕捉 (eCAP) 模块
- 电源复位和时钟管理 (PRCM) 模块
  - 控制待机和深睡眠模式的进入和退出
  - 负责睡眠排序,电源域关闭排序,唤醒排序和电源域打开排序
  - 时钟
    - 集成 **15-35 MHz**高频振荡器,此振荡器用于 为不同系统和外设时钟生成一个基准时钟
    - 支持用于子系统和外设的单一时钟使能/失效控制以使减少功耗的操作更加便利
    - - 网, GFX[SGX530], LCD 像素时钟)
  - 由源
    - 2个不可切换的时钟域(实时时钟[RTC],唤 醒逻辑[WAKE-UP])
    - 3个可切换电源域(MPU子系 统[MPU], ) SGX530 [GFX], 外设和基础设 施[PER])
    - · 实现 SmartReflex 标准™ 2B类用于基于裸片 温度,进程变化和性能 (自适应电压[AVS])的 内核电压调节
    - 动态电压频率调节(DVFS)
- 实时时钟 (RTC)
  - 实时日期 (日/月/年/周中此日) 和时间 (小时/分钟/秒)信息
  - 内部 32.768-kHz 振荡器,RTC逻辑电路和 1.1-V 内部LDO
  - 独立加电复位(RTC\_PWRONRSTn) 输入
  - 用于外部唤醒事件的专用输入引脚 (EXT\_WAKEUP)
  - 可编程警报可用于生成到PRCM (用于唤醒) 或者 Cortex-A8 (用于事件通告)的内部中断
  - 可编程警报可与外部输出 (PMIC\_POWER\_EN) 一同使用以开启电源管理IC并恢复非RTC电源域
- 外设
  - 两个具有集成PHY的 USB 2.0 高速 OTG 端口
  - 两个工业用千兆以太网 MAC (10/100/1000 Mbps)
    - 集成开关
    - 每个 MAC都支持 MII/RMII/RGMII 和 MDIO

#### 接口

- 这些以太网 MAC和此开关能够在独立于其它 功能的模式下运行
- IEEE 1588 精度时间协议 (PTP)
- 两个控制器域网路 (CAN) 端口
  - 支持 CAN 版本 2的 A 和 B部分
- 两个多通道音频串行接口(McASPs)
  - 高达50 MHz的发送/接收时钟
  - 每个McASP端口上有多达四个具有独立 TX/RX时钟的串行数据引脚
  - 支持时分复用 (TDM),IC间音频数据传输 (I2S),和相似格式
  - 支持数字音频接口传 输(SPDIF, IEC60958-1, 和AES-3 格式)
  - 用于发送和接收的FIFO缓冲器(256字节)
- 多达6个UART
  - 所有UART支持IrDA和CIR模式
  - 所有UART支持RTS和CTS流量控制
  - UART1支持完全调制解调器(Modem)控制
- 最多2个主/从McSPI串口
  - 最多2个芯片选择
  - 高达48 MHz
- Up to Three MMC/SD/SDIO Ports
  - 1位,4位和8位MMC/SD/SDIO模式
  - MMCSD0 含有为 1.8-V 或者 3.3-V 运行准备 的专用电源导轨
  - 高达 48-MHz 数据传输速率
  - 支持卡检测和写保护
  - 与MMC4.3 和 SD/SDIO 2.0规格兼容
- 多达三个 **I2C** 主**/**从接口
  - 标准模式 (高达 100 kHz)
  - 快速模式 (高达 400 kHz)
- 多达四组通用 IO (GPIO)
  - 每组32 个 GPIO (与其它功能引脚复用)
  - **GPIO**可被用于中断输入 (每组多达两个中断输入)
- 多达**3**个外部**DMA**输入,此输入也可被用作中断输入
- 8个32位通用定时器
  - DMTIMER1是一个用于操作系统(OS)时基的1ms定时器
  - DMTIMER4 DMTIMER7 输出引脚
- 1 个系统安全设施定时器
- SGX530 3D图形引擎
  - 这个单元化架构提供高达 **20 MPloy/**秒的多边 形生成速率
  - 通用可阶层化渲染引擎是一款具有像素和顶点 着色功能的多线程引擎
  - 超过Microsoft VS3.0, PS3.0 和 OGL2.0的 高级渲染特性套件
  - 支持Direct3D Mobile, OGL-ES 1.1 和
     2.0, OpenVG 1.0, 和OpenMax的工业标准API



- 细化任务切换,负载均衡和电源管理
- 用于最小CPU交互的高级几何DMA驱动运行
- 可编程高质量图像防锯齿
- 用于统一存储器架构中操作系统运行的完全虚 拟存储器寻址

#### - LCD 控制器

- 高达 24-位数据输出; 每像素 8-位 (RGB)
- 高达 WXGA (1366x768) 分辨率
- 集成LCD接口显示驱动器 (LIDD) 控制器
- 集成光栅控制器
- 借助中断或者防火墙定时器,集成**DMA**引擎 可从外部帧缓冲器中读取数据而不增加处理器 的负担
- 512-字深内部FIFO
- 支持的显示类型:
  - 字体显示-使用**LCD**接口显示驱动器**(LIDD)** 控制器以对这些现实进行编程
  - 无源矩阵LCD显示 -使用 LCD 光栅显示控制器来为无源显示的持续图形刷新提供计时和数据
  - 有源矩阵 LCD 显示 使用外部帧缓冲器空间和内部DMA引擎来驱动到显示屏的数据流。 刷新率为 60 Hz时的最大分辨率为 WXGA (1366x768)
- 12-位逐次逼近寄存器 (SAR) ADC
  - 每秒 100K 采样率
  - 通过一个 8:1的模拟开关,可从复用的 8 个模 拟输入中选择任意一个作为输入
  - 可被配置成一个 **4-**线,**5-**线,或者 **8-**线制的 电阻式触摸屏控制器 **(TSC)** 接口进行工作
- 高达 3 个 32 位增强型捕捉模块 (eCAP)
  - 可配置为 3 个捕捉输入或者 3 个辅助PWM输出
- 高达 3 个增强型高分辨率PWM模块 (eHRPWM)
  - 具有时间和频率控制的专用 16-位时基计数器
  - 可配置为 6 个单端, 6 个双边沿对称, 或者 3 个双边沿不对称输出
- 3个32位增强型正交脉冲编码器(eQEP)模块

#### **1.2** 应用范围

- 游戏外设
- 家庭和工业自动化
- 消费类医疗器械
- 打印机
- 智能收费系统

#### • 器件 ID

- 包含保险丝组件 (FuseFarm) ,其中的一些位可由厂家编程
  - 生产 ID
  - 设备部件号 (唯一JTAG ID)
  - 设备修订版本 (可由主机 ARM读取)
- 调试接口支持
  - 用于ARM (Cortex-A8和PRCM), PRU调试 的JTAG/cJTAG
  - 嵌入式跟踪模块(ETM)
  - 支持器件边界扫描
  - 支持 IEEE1500

#### DMA

- 片载增强型 DMA控制器 (EDMA) 含有三个第三方传输控制器 (TPTC) 和一个第三方通道控制器 (TPCC),这个控制器支持多达 64 个可编程逻辑 通道和8 个QDMA通道。 EDMA用于:
  - 从片载存储器传进/传出
  - 从外部存储器传进/传出 (EMIF, 通用存储器 控制器, 从外设)
- 处理器间通信(IPC)
  - 集成了用于IPC的基于硬件的邮箱
     和Cortex-A8, PRCM, 和每个PRU之间过程同步的自旋锁
    - 生成中断的邮箱寄存器
      - 4个初启程

序(Cortex-A8, PRCM), PRU0, PRU1)

- · 自旋锁具有**128**个软件指定的锁寄存器
- 安全性
  - 密码硬件加速器 (AES, SHA, PKA, RNG)
- 启动模式
  - 通过启动配置引脚选择启动模式,此引脚锁定在PWRONRSTn 重置输入引脚的上升边缘上
- Packages:
  - 298-引脚 S-PBGA-N298 封装 (ZCE 后缀), 0.65-mm 焊球间距
  - 324-引脚 S-PBGA-N324 封装 (ZCZ 后缀), 0.80-mm 焊球间距
- 联网自动售货机
- 衡器
- 教育控制台
- 高级玩具

#### 1.3 说明

基于ARM Cortex-A8的AM3352z微处理器在图像,图形处理,外设和诸如EtherCAT和PROFIBUS的工业接口选项方面进行了增强。 此器件支持下列高级操作系统(HLOS), 这些操作系统可从TI免费获得:

- Linux<sup>®</sup>
- Windows<sup>®</sup> CE



Android™

AM335x微控制器包含以下子系统:

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

- 微处理器单元(MPU)基于ARM Cortex-A8微处理器。
- POWERVR SGX™ 图形加速器子系统用于3D图形加速以支持显示和游戏效果。
- 可编程实时单元子系统(PRUSS)使用户能够在此器件的本地外设之外创建多种数字源。此外,PRUSS与ARM内核相分离。在复杂的系统解决方案中,独立运行和时钟赋予了设备更大的灵活性。
   注释:这个器件上的子系统是下一代PRUSS(PRUSSv2)。



### 1.4 功能方框图

AM335x微处理器功能方框图显示在图 1-1中。



图 1-1. AM335x功能方框图



| ZITU | 3400D                            | -OCTOBER 2011-REVISED JANUARY 2012                                                                                                                                              |   |                          | www.ti.com                                                                                               | .cr             |
|------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------|----------------------------------------------------------------------------------------------------------|-----------------|
| 1    |                                  | 概述                                                                                                                                                                              | 5 | 5.1                      | Power Supplies  Clock Specifications  pheral Information and Timings  Parameter Information              | 96<br><b>02</b> |
| 修订   | 1.4                              | 功能方框图                                                                                                                                                                           |   | 5.2<br>5.3               | Recommended Clock and Control Signal Transition Behavior  Ethernet Media Access Controller (EMAC)/Switch | 102             |
| 2    |                                  | Pin Assignments         9           Ball Characteristics         17                                                                                                             |   | 5.4<br>5.5               | External Memory Interfaces  LCD Controller (LCDC)                                                        | 110             |
| 3    | 2.3<br><b>Devi</b><br>3.1<br>3.2 | Signal Description         49           Ice Operating Conditions         77           Absolute Maximum Ratings         77           Recommended Operating Conditions         80 | 7 | 6.1<br>6.2<br><b>Mec</b> | Device Support  Documentation Support  Documentation Support  Chanical Packaging and Orderable  rmation  | 188<br>189      |
| 4    | 3.3<br>3.4                       | DC Electrical Characteristics         83           External Capacitors         87           er and Clocking         91                                                          |   | 7.1<br>7.2<br>7.3        | Thermal Data for ZCE and ZCZ Packages  Via Channel                                                       | 191<br>191      |

6



|      | Revision History                                                          |       |
|------|---------------------------------------------------------------------------|-------|
| Chan | ges from Revision A (January 2012) to Revision B                          | Page  |
| •    | Global: deleted references to Embedded Trace Module (ETM)                 | 1     |
| Chan | ges from Original (October 2011) to Revision A                            | Page  |
| •    | Changed ARM speeds features list item                                     | 1     |
| •    | Changed I2C端口特性列表项                                                        |       |
| •    | Changed 存储器器件配置特性列表项                                                      | 1     |
| •    | Changed 定时器特性列表项                                                          |       |
| •    | Changed Functional block diagram figure                                   |       |
| •    | Changed paragraph                                                         |       |
| •    | Added paragraphs                                                          |       |
| •    | Changed VDD_MPU parameter description                                     |       |
| •    | Changed USB0_ID and USB1_ID parameter descriptions                        |       |
| •    | Changed footnote                                                          |       |
| •    | Added VDD_CORE OPP100/OPP50 descriptions and values                       |       |
| •    | Changed footnote                                                          |       |
| •    | Added footnote                                                            |       |
| •    | Changed OPP120 Extended POH value                                         |       |
| •    | Changed OPP50 VDD_CORE value                                              |       |
| •    | Added VDD_CORE OPP100/OPP50 descriptions and values                       |       |
| ·    | Added footnote                                                            |       |
|      | Added footnote                                                            |       |
| •    | Changed DDR2 and mDDR values for OPP100                                   |       |
| •    | Added footnote                                                            |       |
| •    | Added footnote                                                            |       |
| •    | Changed footnote                                                          |       |
| •    | Changed paragraph                                                         |       |
| •    | Added footnote                                                            | 95    |
| •    | Changed paragraph                                                         | 95    |
| •    | Added paragraphs                                                          |       |
| •    | Added paragraphs                                                          |       |
| •    | Added paragraphs                                                          |       |
| •    | Added mDDR(LPDDR) Routing Guidelines section                              |       |
| •    | Changed paragraph                                                         |       |
| •    | Changed table                                                             |       |
| •    | Added footnote                                                            |       |
| •    | Changed figure                                                            |       |
| •    | Changed paragraphChanged figure and figure title                          |       |
| •    | Added figure                                                              |       |
| ·    | Changed paragraph                                                         |       |
| •    | Changed parameter 4 MIN and MAX values and added footnote                 | 145   |
|      | Changed footnote                                                          |       |
| •    | Changed footnote                                                          |       |
| •    | Changed layer descriptions                                                |       |
| •    | Changed parameter 3 description and MIN value and parameter 5 description |       |
| •    | Added footnote                                                            |       |
| •    | Changed paragraph                                                         |       |
| •    | Changed figure                                                            | . 148 |
| •    | Changed parameter 1 description and MIN value                             | . 148 |

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

**NSTRUMENTS** 

| • | Changed parameter 2 description and MIN value      | 148 |
|---|----------------------------------------------------|-----|
| • | Changed footnotes                                  | 148 |
| • | Deleted parameter 4 MIN value                      | 149 |
| • | Changed parameter 9 description and MIN value      | 149 |
| • | Changed parameter 10 description and MIN value     | 149 |
| • | Changed table                                      | 149 |
| • | Changed table                                      | 149 |
| • | Changed paragraph                                  | 150 |
| • | Changed footnotes                                  | 150 |
| • | Changed parameter 3 description and MIN/MAX values | 150 |
| • | Added paragraph                                    | 150 |
| • | Added table                                        | 150 |
| • | Changed parameter 1 description                    | 152 |
| • | Changed footnote                                   | 152 |
| • | Changed figure                                     |     |
| • | Changed footnote                                   | 153 |
| • | Changed footnote                                   |     |
| • | Changed footnote                                   |     |
| • | Added DDR3 Routing Guidelines section              | 154 |
| • | Added paragraph                                    | 191 |

ZHCS488B - OCTOBER 2011 - REVISED JANUARY 2012



### 2 Terminal Description

### 2.1 Pin Assignments

注

The terms "ball", "pin", and "terminal" are used interchangeably throughout the document. An attempt is made to use "ball" only when referring to the physical package.

### 2.1.1 ZCE Package Pin Maps (Top View)

The pin maps below show the pin assignments on the ZCE package in three sections (left, middle, and right).



### Table 2-1. ZCE Pin Map [Section Left - Top View]

|    | A             | В                 | С                 | D                | E                 | F          |
|----|---------------|-------------------|-------------------|------------------|-------------------|------------|
| 19 | VSS           | I2C0_SCL          | UART1_TXD         | UART1_RTSn       | UART0_RXD         | UART0_CTSn |
| 18 | SPI0_SCLK     | SPI0_D0           | I2C0_SDA          | UART1_RXD        | ECAP0_IN_PWM0_OUT | UART0_RTSn |
| 17 | SPI0_CS0      | SPI0_D1           | EXTINTn           | xxxx             | UART1_CTSn        | UART0_TXD  |
| 16 | WARMRSTn      | SPI0_CS1          | xxxx              | xxxx             | xxxx              | VDDS       |
| 15 | EMU0          | XDMA_EVENT_INTR1  | XDMA_EVENT_INTR0  | xxxx             | PWRONRSTn         | xxxx       |
| 14 | TDO           | тск               | TMS               | EMU1             | xxxx              | VDDSHV6    |
| 13 | TRSTn         | TDI               | CAP_VBB_MPU       | CAP_VDD_SRAM_MPU | VDDSHV6           | VSS        |
| 12 | AIN7          | AIN5              | VDDS_SRAM_MPU_BB  | VDDS             | VDDSHV6           | VSS        |
| 11 | AIN1          | AIN3              | xxxx              | xxxx             | VDDSHV6           | VDD_CORE   |
| 10 | AIN6          | CAP_VDD_SRAM_CORE | VDDS_SRAM_CORE_BG | VSS              | VSS               | xxxx       |
| 9  | VREFP         | VREFN             | xxxx              | xxxx             | VSS               | VDD_CORE   |
| 8  | AIN2          | AIN0              | AIN4              | VSSA_ADC         | VSS               | VSS        |
| 7  | RTC_KALDO_ENn | RTC_PWRONRSTn     | PMIC_POWER_EN     | VDDA_ADC         | VSS               | VSS        |
| 6  | RTC_XTALIN    | RESERVED          | VDDS_RTC          | CAP_VDD_RTC      | xxxx              | VSS        |
| 5  | RTC_XTALOUT   | EXT_WAKEUP        | VDDS_PLL_DDR      | xxxx             | DDR_A4            | xxxx       |
| 4  | DDR_WEn       | DDR_BA2           | xxxx              | xxxx             | xxxx              | DDR_A12    |
| 3  | DDR_BA0       | DDR_A3            | DDR_A8            | xxxx             | DDR_A15           | DDR_A0     |
| 2  | DDR_A5        | DDR_A9            | DDR_CK            | DDR_A7           | DDR_A10           | DDR_RASn   |
| 1  | VSS           | DDR_A6            | DDR_CKn           | DDR_A2           | DDR_BA1           | DDR_CASn   |





### Table 2-2. ZCE Pin Map [Section Middle - Top View]

|    | G            | Н            | J        | К             | L          | М           |
|----|--------------|--------------|----------|---------------|------------|-------------|
| 19 | MMC0_CLK     | MMC0_DAT3    | MII1_COL | MII1_RX_ER    | MII1_RX_DV | MII1_RX_CLK |
| 18 | MMC0_DAT0    | MMC0_DAT2    | MII1_CRS | RMII1_REF_CLK | MII1_TXD0  | MII1_TXD1   |
| 17 | MMC0_CMD     | MMC0_DAT1    | xxxx     | MII1_TX_EN    | xxxx       | MII1_TXD3   |
| 16 | USB0_DRVVBUS | VDDS_PLL_MPU | xxxx     | VDD_CORE      | xxxx       | VDDS        |
| 15 | VDDSHV4      | VDDSHV4      | VSS      | VDD_CORE      | VSS        | VDDSHV5     |
| 14 | xxxx         | VDDSHV4      | VSS      | xxxx          | VSS        | VDDSHV5     |
| 13 | XXXX         | VDD_CORE     | VDD_CORE | xxxx          | VDD_CORE   | VDD_CORE    |
| 12 | VSS          | VDD_CORE     | VDD_CORE | VSS           | VDD_CORE   | VDD_CORE    |
| 11 | VDD_CORE     | VSS          | VSS      | VSS           | VSS        | VSS         |
| 10 | XXXX         | VSS          | xxxx     | xxxx          | XXXX       | VSS         |
| 9  | VDD_CORE     | VSS          | VSS      | VSS           | VSS        | VSS         |
| 8  | VSS          | VDD_CORE     | VDD_CORE | VSS           | VDD_CORE   | VDD_CORE    |
| 7  | XXXX         | VDD_CORE     | VDD_CORE | xxxx          | VDD_CORE   | VDD_CORE    |
| 6  | XXXX         | VDDS_DDR     | VSS      | xxxx          | VSS        | VDDS_DDR    |
| 5  | VDDS_DDR     | VDDS_DDR     | VSS      | VDDS_DDR      | VSS        | VDDS_DDR    |
| 4  | DDR_A11      | DDR_VREF     | xxxx     | VDDS_DDR      | xxxx       | DDR_D11     |
| 3  | DDR_CKE      | DDR_A14      | xxxx     | DDR_DQM1      | xxxx       | DDR_D10     |
| 2  | DDR_RESETn   | DDR_CSn0     | DDR_A1   | DDR_D8        | DDR_DQSn1  | DDR_D12     |
| 1  | DDR_ODT      | DDR_A13      | DDR_VTP  | DDR_D9        | DDR_DQS1   | DDR_D13     |





## Table 2-3. ZCE Pin Map [Section Right - Top View]

|    | N           | P         | R             | т                 | U          | v             | w              |
|----|-------------|-----------|---------------|-------------------|------------|---------------|----------------|
| 19 | MII1_TX_CLK | MII1_RXD1 | MDC           | USB0_VBUS         | USB0_DP    | USB0_ID       | VSS            |
| 18 | MII1_TXD2   | MII1_RXD0 | VDDA3P3V_USB0 | USB0_CE           | USB0_DM    | GPMC_BEn1     | GPMC_WPn       |
| 17 | MII1_RXD3   | MDIO      | VDDA1P8V_USB0 | xxxx              | GPMC_CSn3  | GPMC_AD15     | GPMC_AD14      |
| 16 | MII1_RXD2   | VSSA_USB  | xxxx          | xxxx              | xxxx       | GPMC_CLK      | GPMC_AD9       |
| 15 | VDDSHV5     | xxxx      | GPMC_WAIT0    | xxxx              | GPMC_CSn2  | GPMC_AD8      | GPMC_AD7       |
| 14 | xxxx        | VSS       | xxxx          | VDDS              | GPMC_AD6   | GPMC_CSn1     | GPMC_AD5       |
| 13 | xxxx        | VSS       | VDDSHV1       | GPMC_AD13         | GPMC_AD12  | GPMC_AD4      | GPMC_AD3       |
| 12 | VSS         | VSS       | VDDSHV1       | GPMC_AD10         | GPMC_AD11  | GPMC_AD2      | XTALOUT        |
| 11 | VDD_CORE    | VDD_CORE  | VDDSHV1       | xxxx              | xxxx       | VSS_OSC       | XTALIN         |
| 10 | xxxx        | xxxx      | VSS           | VSS               | VDDS_OSC   | GPMC_ADVn_ALE | GPMC_AD0       |
| 9  | VDD_CORE    | VDD_CORE  | VDDSHV1       | xxxx              | xxxx       | GPMC_AD1      | GPMC_OEn_REn   |
| 8  | VSS         | VSS       | VDDSHV1       | VDDS_PLL_CORE_LCD | GPMC_WEn   | GPMC_BEn0_CLE | GPMC_CSn0      |
| 7  | xxxx        | VSS       | VDDSHV6       | LCD_HSYNC         | LCD_VSYNC  | LCD_DATA15    | LCD_AC_BIAS_EN |
| 6  | xxxx        | VDDSHV6   | xxxx          | VDDS              | LCD_DATA13 | LCD_DATA12    | LCD_DATA14     |
| 5  | VDDS_DDR    | xxxx      | VPP           | xxxx              | LCD_DATA10 | LCD_DATA11    | LCD_PCLK       |
| 4  | DDR_D0      | DDR_D1    | xxxx          | xxxx              | xxxx       | LCD_DATA8     | LCD_DATA9      |
| 3  | DDR_DQM0    | DDR_D4    | DDR_D7        | xxxx              | LCD_DATA7  | LCD_DATA6     | LCD_DATA5      |
| 2  | DDR_D14     | DDR_D2    | DDR_DQSn0     | DDR_D6            | LCD_DATA1  | LCD_DATA3     | LCD_DATA4      |
| 1  | DDR_D15     | DDR_D3    | DDR_DQS0      | DDR_D5            | LCD_DATA0  | LCD_DATA2     | VSS            |





www.ti.com.cn

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

### 2.1.2 ZCZ Package Pin Maps (Top View)

The pin maps below show the pin assignments on the ZCZ package in three sections (left, middle, and right).



### Table 2-4. ZCZ Pin Map [Section Left - Top View]

|    | Α                | В                                        | С                 | D                 | E                 | F            |
|----|------------------|------------------------------------------|-------------------|-------------------|-------------------|--------------|
| 18 | VSS              | EXTINTn                                  | ECAP0_IN_PWM0_OUT | UART1_CTSn        | UART0_CTSn        | MMC0_DAT2    |
| 17 | SPI0_SCLK        | SPI0_D0                                  | I2C0_SDA          | UART1_RTSn        | UART0_RTSn        | MMC0_DAT3    |
| 16 | SPI0_CS0         | SPI0_D1                                  | I2C0_SCL          | UART1_RXD         | UART0_TXD         | USB0_DRVVBUS |
| 15 | XDMA_EVENT_INTR0 | PWRONRSTn                                | SPI0_CS1          | UART1_TXD         | UART0_RXD         | USB1_DRVVBUS |
| 14 | MCASP0_AHCLKX    | EMU1                                     | EMU0              | XDMA_EVENT_INTR1  | VDDS              | VDDSHV6      |
| 13 | MCASP0_ACLKX     | MCASP0_FSX                               | MCASP0_FSR        | MCASP0_AXR1       | VDDSHV6           | VDD_MPU      |
| 12 | TCK              | MCASP0_ACLKR                             | MCASP0_AHCLKR     | MCASP0_AXR0       | VDDSHV6           | VDD_MPU      |
| 11 | TDO              | TDI                                      | TMS               | CAP_VDD_SRAM_MPU  | VDDSHV6           | VDD_MPU      |
| 10 | WARMRSTn         | TRSTn                                    | CAP_VBB_MPU       | VDDS_SRAM_MPU_BB  | VDDSHV6           | VDD_MPU      |
| 9  | VREFN            | VREFP                                    | AIN7              | CAP_VDD_SRAM_CORE | VDDS_SRAM_CORE_BG | VDDS         |
| 8  | AIN6             | AIN5                                     | AIN4              | VDDA_ADC          | VSSA_ADC          | VSS          |
| 7  | AIN3             | AIN2                                     | AIN1              | VDDS_RTC          | VDDS_PLL_DDR      | VDD_CORE     |
| 6  | RTC_XTALIN       | AIN0                                     | PMIC_POWER_EN     | CAP_VDD_RTC       | VDDS              | VDD_CORE     |
| 5  | VSS_RTC          | RTC_PWRONRSTn                            | EXT_WAKEUP        | DDR_A6            | VDDS_DDR          | VDDS_DDR     |
| 4  | RTC_XTALOUT      | RTC_KALDO_ENn                            | DDR_BA0           | DDR_A8            | DDR_A2            | DDR_A10      |
| 3  | RESERVED         | DDR_BA2                                  | DDR_A3            | DDR_A15           | DDR_A12           | DDR_A0       |
| 2  | VDD_MPU_MON      | VDD_MPU_MON DDR_WEn DDR_A4 DDR_CK DDR_A7 |                   | DDR_A11           |                   |              |
| 1  | VSS              | DDR_A5                                   | DDR_A9            | DDR_CKn           | DDR_BA1           | DDR_CASn     |





### Table 2-5. ZCZ Pin Map [Section Middle - Top View]

|    | G          | н             | J          | К           | L           | М         |
|----|------------|---------------|------------|-------------|-------------|-----------|
| 18 | MMC0_CMD   | RMII1_REF_CLK | MII1_TXD3  | MII1_TX_CLK | MII1_RX_CLK | MDC       |
| 17 | MMC0_CLK   | MII1_CRS      | MII1_RX_DV | MII1_TXD0   | MII1_RXD3   | MDIO      |
| 16 | MMC0_DAT0  | MII1_COL      | MII1_TX_EN | MII1_TXD1   | MII1_RXD2   | MII1_RXD0 |
| 15 | MMC0_DAT1  | VDDS_PLL_MPU  | MII1_RX_ER | MII1_TXD2   | MII1_RXD1   | USB0_CE   |
| 14 | VDDSHV6    | VDDSHV4       | VDDSHV4    | VDDSHV5     | VDDSHV5     | VSSA_USB  |
| 13 | VDD_MPU    | VDD_MPU       | VDD_MPU    | VDDS        | VSS         | VDD_CORE  |
| 12 | VSS        | VSS           | VDD_CORE   | VDD_CORE    | VSS         | VSS       |
| 11 | VSS        | VDD_CORE      | VSS        | VSS         | VSS         | VDD_CORE  |
| 10 | VDD_CORE   | VSS           | VSS        | VSS         | VSS         | VSS       |
| 9  | VSS        | VSS           | VSS        | VSS         | VDD_CORE    | VSS       |
| 8  | VSS        | VSS           | VSS        | VDD_CORE    | VDD_CORE    | VSS       |
| 7  | VDD_CORE   | VSS           | VSS        | VSS         | VDD_CORE    | VSS       |
| 6  | VDD_CORE   | VSS           | VSS        | VDD_CORE    | VDD_CORE    | VSS       |
| 5  | VDDS_DDR   | VDDS_DDR      | VDDS_DDR   | VDDS_DDR    | VDDS_DDR    | VPP       |
| 4  | DDR_RASn   | DDR_A14       | DDR_VREF   | DDR_D12     | DDR_D14     | DDR_D1    |
| 3  | DDR_CKE    | DDR_A13       | DDR_VTP    | DDR_D11     | DDR_D13     | DDR_D0    |
| 2  | DDR_RESETn | DDR_CSn0      | DDR_DQM1   | DDR_D10     | DDR_DQSn1   | DDR_DQM0  |
| 1  | DDR_ODT    | DDR_A1        | DDR_D8     | DDR_D9      | DDR_DQS1    | DDR_D15   |





### Table 2-6. ZCZ Pin Map [Section Right - Top View]

|    | N             | P         | R                 | т             | U          | V          |
|----|---------------|-----------|-------------------|---------------|------------|------------|
| 18 | USB0_DM       | USB1_CE   | USB1_DM           | USB1_VBUS     | GPMC_BEn1  | VSS        |
| 17 | USB0_DP       | USB1_ID   | USB1_DP           | GPMC_WAIT0    | GPMC_WPn   | GPMC_A11   |
| 16 | VDDA1P8V_USB0 | USB0_ID   | VDDA1P8V_USB1     | GPMC_A10      | GPMC_A9    | GPMC_A8    |
| 15 | VDDA3P3V_USB0 | USB0_VBUS | VDDA3P3V_USB1     | GPMC_A7       | GPMC_A6    | GPMC_A5    |
| 14 | VSSA_USB      | VDDS      | GPMC_A4           | GPMC_A3       | GPMC_A2    | GPMC_A1    |
| 13 | VDD_CORE      | VDDSHV3   | GPMC_A0           | GPMC_CSn3     | GPMC_AD15  | GPMC_AD14  |
| 12 | VDD_CORE      | VDDSHV3   | GPMC_AD13         | GPMC_AD12     | GPMC_AD11  | GPMC_CLK   |
| 11 | VSS           | VDDSHV2   | VDDS_OSC          | GPMC_AD10     | XTALOUT    | VSS_OSC    |
| 10 | VSS           | VDDSHV2   | VDDS_PLL_CORE_LCD | GPMC_AD9      | GPMC_AD8   | XTALIN     |
| 9  | VDD_CORE      | VDDS      | GPMC_AD6          | GPMC_AD7      | GPMC_CSn1  | GPMC_CSn2  |
| 8  | VDD_CORE      | VDDSHV1   | GPMC_AD2          | GPMC_AD3      | GPMC_AD4   | GPMC_AD5   |
| 7  | VSS           | VDDSHV1   | GPMC_ADVn_ALE     | GPMC_OEn_REn  | GPMC_AD0   | GPMC_AD1   |
| 6  | VDDS          | VDDSHV6   | LCD_AC_BIAS_EN    | GPMC_BEn0_CLE | GPMC_WEn   | GPMC_CSn0  |
| 5  | VDDSHV6       | VDDSHV6   | LCD_HSYNC         | LCD_DATA15    | LCD_VSYNC  | LCD_PCLK   |
| 4  | DDR_D5        | DDR_D7    | LCD_DATA3         | LCD_DATA7     | LCD_DATA11 | LCD_DATA14 |
| 3  | DDR_D4        | DDR_D6    | LCD_DATA2         | LCD_DATA6     | LCD_DATA10 | LCD_DATA13 |
| 2  | DDR_D3        | DDR_DQSn0 | LCD_DATA1         | LCD_DATA5     | LCD_DATA9  | LCD_DATA12 |
| 1  | DDR_D2        | DDR_DQS0  | LCD_DATA0         | LCD_DATA4     | LCD_DATA8  | VSS        |





#### 2.2 Ball Characteristics

The AM335x ARM Cortex-A8 Microprocessors (MPUs) Technical Reference Manual (literature number SPRUH73) and this document may reference internal signal names when discussing peripheral input and output signals since many of the AM335x package terminals can be multiplexed to one of several peripheral signals. The following table has a Pin Name column that lists all device terminal names and a Signal Name column that lists all internal signal names multiplexed to each terminal which provides a cross reference of internal signal names to terminal names. This table also identifies other important terminal characteristics.

- 1. BALL NUMBER: Package ball number(s) associated with each signal(s).
- 2. **PIN NAME:** The name of the package pin or terminal.

**Note**: The table does not take into account subsystem terminal multiplexing options.

- 3. SIGNAL NAME: The signal name for that pin in the mode being used.
- 4. MODE: Multiplexing mode number.
  - (a) Mode 0 is the primary mode; this means that when mode 0 is set, the function mapped on the terminal corresponds to the name of the terminal. There is always a function mapped on the primary mode. Notice that primary mode is not necessarily the default mode.

**Note:** The default mode is the mode at the release of the reset; also see the RESET REL. MODE column.

- (b) Modes 1 to 7 are possible modes for alternate functions. On each terminal, some modes are effectively used for alternate functions, while some modes are not used and do not correspond to a functional configuration.
- 5. TYPE: Signal direction
  - I = Input
  - O = Output
  - I/O = Input/Output
  - D = Open drain
  - DS = Differential
  - A = Analog
  - PWR = Power
  - GND = Ground

**Note**: In the safe\_mode, the buffer is configured in high-impedance.

- 6. **BALL RESET STATE:** The state of the terminal at the power-on reset.
  - O: The buffer drives V<sub>OL</sub> (pulldown/pullup resistor not activated)
     O(DD) The drives V<sub>OL</sub> (pulldown/pullup resistor not activated)
    - 0(PD): The buffer drives V<sub>OL</sub> with an active pulldown resistor
    - 1: The buffer drives V<sub>OH</sub> (pulldown/pullup resistor not activated) 1(PU): The buffer drives V<sub>OH</sub> with an active pullup resistor
  - Z: High-impedance
  - L: High-impedance with an active pulldown resistor
  - H: High-impedance with an active pullup resistor
- 7. **BALL RESET REL. STATE**: The state of the terminal at the release of the System Control Module reset (PRCM CORE\_RSTPWRON\_RET reset signal).
  - 0: The buffer drives V<sub>OL</sub> (pulldown/pullup resistor not activated)
  - 0(PD): The buffer drives V<sub>OL</sub> with an active pulldown resistor
    1: The buffer drives V<sub>OH</sub> (pulldown/pullup resistor not activated)
  - 1: The buffer drives V<sub>OH</sub> (pulldown/pullup resistor not activa 1(PU): The buffer drives V<sub>OH</sub> with an active pullup resistor
  - Z: High-impedance.
  - L: High-impedance with an active pulldown resistor
  - H : High-impedance with an active pullup resistor
- 8. **RESET REL. MODE:** The mode is automatically configured at the release of the System Control Module reset (PRCM CORE RSTPWRON RET reset signal).



- 9. **POWER:** The voltage supply that powers the terminal's I/O buffers.
- 10. **HYS:** Indicates if the input buffer is with hysteresis.
- 11. BUFFER STRENGTH: Drive strength of the associated output buffer.
- 12. **PULLUP/DOWN TYPE:** Denotes the presence of an internal pullup or pulldown resistor. Pullup and pulldown resistors can be enabled or disabled via software.
- 13. I/O CELL: IO cell information.

**Note**: Configuring two terminals to the same input signal is not supported as it can yield unexpected results. This can be easily prevented with the proper software configuration.



### Table 2-7. Ball Characteristics (ZCE and ZCZ Packages)

| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1 | PIN NAME [2]      | SIGNAL NAME [3]   | MODE [4] | TYPE<br>[5]       | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13]        |
|------------------------|-----------------------|-------------------|-------------------|----------|-------------------|-------------------------|--------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|----------------------|
| B8                     | B6                    | AIN0              | AINO              | 0        | A (13)            | Z                       | Z                        | 0                      | VDDA_ADC /<br>VDDA_ADC       | NA          | 50                              | NA                           | Analog               |
| A11                    | C7                    | AIN1              | AIN1              | 0        | A <sup>(12)</sup> | Z                       | Z                        | 0                      | VDDA_ADC /<br>VDDA_ADC       | NA          | 50                              | NA                           | Analog               |
| A8                     | B7                    | AIN2              | AIN2              | 0        | A (12)            | Z                       | Z                        | 0                      | VDDA_ADC /<br>VDDA_ADC       | NA          | 50                              | NA                           | Analog               |
| B11                    | A7                    | AIN3              | AIN3              | 0        | A (11)            | Z                       | Z                        | 0                      | VDDA_ADC /<br>VDDA_ADC       | NA          | 50                              | NA                           | Analog               |
| C8                     | C8                    | AIN4              | AIN4              | 0        | A (11)            | Z                       | Z                        | 0                      | VDDA_ADC /<br>VDDA_ADC       | NA          | 50                              | NA                           | Analog               |
| B12                    | B8                    | AIN5              | AIN5              | 0        | Α                 | Z                       | Z                        | 0                      | VDDA_ADC /<br>VDDA_ADC       | NA          | NA                              | NA                           | Analog               |
| A10                    | A8                    | AIN6              | AIN6              | 0        | A                 | Z                       | Z                        | 0                      | VDDA_ADC /<br>VDDA_ADC       | NA          | NA                              | NA                           | Analog               |
| A12                    | C9                    | AIN7              | AIN7              | 0        | Α                 | Z                       | Z                        | 0                      | VDDA_ADC /<br>VDDA_ADC       | NA          | NA                              | NA                           | Analog               |
| C13                    | C10                   | CAP_VBB_MPU       | CAP_VBB_MPU       | NA       | Α                 |                         |                          |                        |                              |             |                                 |                              |                      |
| D6                     | D6                    | CAP_VDD_RTC       | CAP_VDD_RTC       | NA       | Α                 |                         |                          |                        |                              |             |                                 |                              |                      |
| B10                    | D9                    | CAP_VDD_SRAM_CORE | CAP_VDD_SRAM_CORE | NA       | Α                 |                         |                          |                        |                              |             |                                 |                              |                      |
| D13                    | D11                   | CAP_VDD_SRAM_MPU  | CAP_VDD_SRAM_MPU  | NA       | Α                 |                         |                          |                        |                              |             |                                 |                              |                      |
| F3                     | F3                    | DDR_A0            | ddr_a0            | 0        | 0                 | Н                       | 1                        | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| J2                     | H1                    | DDR_A1            | ddr_a1            | 0        | 0                 | Н                       | 1                        | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| D1                     | E4                    | DDR_A2            | ddr_a2            | 0        | 0                 | Н                       | 1                        | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| В3                     | C3                    | DDR_A3            | ddr_a3            | 0        | 0                 | Н                       | 1                        | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| E5                     | C2                    | DDR_A4            | ddr_a4            | 0        | 0                 | Н                       | 1                        | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| A2                     | B1                    | DDR_A5            | ddr_a5            | 0        | 0                 | Н                       | 1                        | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| B1                     | D5                    | DDR_A6            | ddr_a6            | 0        | 0                 | Н                       | 1                        | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL<br>HSTL  |
| D2                     | E2                    | DDR_A7            | ddr_a7            | 0        | 0                 | Н                       | 1                        | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL<br>HSTL  |
| C3                     | D4                    | DDR_A8            | ddr_a8            | 0        | 0                 | Н                       | 1                        | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL<br>HSTL  |
| B2                     | C1                    | DDR_A9            | ddr_a9            | 0        | 0                 | Н                       | 1                        | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL<br>HSTL  |
| E2                     | F4                    | DDR_A10           | ddr_a10           | 0        | 0                 | Н                       | 1                        | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL<br>HSTL  |
| G4                     | F2                    | DDR_A11           | ddr_a11           | 0        | 0                 | Н                       | 1                        | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL<br>HSTL  |
|                        |                       |                   |                   |          |                   |                         |                          |                        |                              |             |                                 |                              |                      |



|                        | 1                      |              | Table 2-7. Dali Cilai |          | <b>\-</b>   |                         |                                 | (00)                   |                              |             |                                 |                              |                      |
|------------------------|------------------------|--------------|-----------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|----------------------|
| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3]       | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13]        |
| F4                     | E3                     | DDR_A12      | ddr_a12               | 0        | 0           | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| H1                     | H3                     | DDR_A13      | ddr_a13               | 0        | 0           | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| H3                     | H4                     | DDR_A14      | ddr_a14               | 0        | 0           | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| E3                     | D3                     | DDR_A15      | ddr_a15               | 0        | 0           | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| A3                     | C4                     | DDR_BA0      | ddr_ba0               | 0        | 0           | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| E1                     | E1                     | DDR_BA1      | ddr_ba1               | 0        | 0           | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| B4                     | В3                     | DDR_BA2      | ddr_ba2               | 0        | 0           | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| F1                     | F1                     | DDR_CASn     | ddr_casn              | 0        | 0           | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| C2                     | D2                     | DDR_CK       | ddr_ck                | 0        | 0           | L                       | 0                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| G3                     | G3                     | DDR_CKE      | ddr_cke               | 0        | 0           | L                       | 0                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| C1                     | D1                     | DDR_CKn      | ddr_nck               | 0        | 0           | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| H2                     | H2                     | DDR_CSn0     | ddr_csn0              | 0        | 0           | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| N4                     | M3                     | DDR_D0       | ddr_d0                | 0        | I/O         | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| P4                     | M4                     | DDR_D1       | ddr_d1                | 0        | I/O         | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| P2                     | N1                     | DDR_D2       | ddr_d2                | 0        | I/O         | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| P1                     | N2                     | DDR_D3       | ddr_d3                | 0        | I/O         | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| P3                     | N3                     | DDR_D4       | ddr_d4                | 0        | I/O         | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| T1                     | N4                     | DDR_D5       | ddr_d5                | 0        | I/O         | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| T2                     | P3                     | DDR_D6       | ddr_d6                | 0        | I/O         | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| R3                     | P4                     | DDR_D7       | ddr_d7                | 0        | I/O         | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| K2                     | J1                     | DDR_D8       | ddr_d8                | 0        | I/O         | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| K1                     | K1                     | DDR_D9       | ddr_d9                | 0        | I/O         | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| M3                     | K2                     | DDR_D10      | ddr_d10               | 0        | I/O         | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2]      | SIGNAL NAME [3]             | MODE [4] | TYPE [5]          | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13]        |
|------------------------|------------------------|-------------------|-----------------------------|----------|-------------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|----------------------|
| M4                     | K3                     | DDR_D11           | ddr_d11                     | 0        | I/O               | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| M2                     | K4                     | DDR_D12           | ddr_d12                     | 0        | I/O               | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| M1                     | L3                     | DDR_D13           | ddr_d13                     | 0        | I/O               | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| N2                     | L4                     | DDR_D14           | ddr_d14                     | 0        | I/O               | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| N1                     | M1                     | DDR_D15           | ddr_d15                     | 0        | I/O               | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| N3                     | M2                     | DDR_DQM0          | ddr_dqm0                    | 0        | 0                 | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| К3                     | J2                     | DDR_DQM1          | ddr_dqm1                    | 0        | 0                 | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| R1                     | P1                     | DDR_DQS0          | ddr_dqs0                    | 0        | I/O               | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| L1                     | L1                     | DDR_DQS1          | ddr_dqs1                    | 0        | I/O               | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| R2                     | P2                     | DDR_DQSn0         | ddr_dqsn0                   | 0        | I/O               | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| L2                     | L2                     | DDR_DQSn1         | ddr_dqsn1                   | 0        | I/O               | L                       | Z                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | Yes         | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| G1                     | G1                     | DDR_ODT           | ddr_odt                     | 0        | 0                 | L                       | 0                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| F2                     | G4                     | DDR_RASn          | ddr_rasn                    | 0        | 0                 | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| G2                     | G2                     | DDR_RESETn        | ddr_resetn                  | 0        | 0                 | L                       | 0                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| H4                     | J4                     | DDR_VREF          | ddr_vref                    | 0        | AP <sup>(9)</sup> | NA                      | NA                              | NA                     | VDDS_DDR /<br>VDDS_DDR       | NA          | NA                              | NA                           | Analog               |
| J1                     | J3                     | DDR_VTP           | ddr_vtp                     | 0        | I <sup>(10)</sup> | NA                      | NA                              | NA                     | VDDS_DDR /<br>VDDS_DDR       | NA          | NA                              | NA                           | Analog               |
| A4                     | B2                     | DDR_WEn           | ddr_wen                     | 0        | 0                 | Н                       | 1                               | 0                      | VDDS_DDR /<br>VDDS_DDR       | NA          | 8                               | PU/PD                        | LVCMOS/SSTL/<br>HSTL |
| E18                    | C18                    | ECAP0_IN_PWM0_OUT | eCAP0_in_PWM0_out           | 0        | I/O               | Z                       | L                               | 7                      | VDDSHV6 /                    | Yes         | 4                               | PU/PD                        | LVCMOS               |
|                        |                        |                   | uart3_txd                   | 1        | 0                 |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |                      |
|                        |                        |                   | spi1_cs1                    | 2        | I/O               |                         |                                 |                        |                              |             |                                 |                              |                      |
|                        |                        |                   | pr1_ecap0_ecap_capin_apwm_o | 3        | I/O               |                         |                                 |                        |                              |             |                                 |                              |                      |
|                        |                        |                   | spi1_sclk                   | 4        | I/O               |                         |                                 |                        |                              |             |                                 |                              |                      |
|                        |                        |                   | mmc0_sdwp                   | 5        | ı                 | 1                       |                                 |                        |                              |             |                                 |                              |                      |
|                        |                        |                   | xdma_event_intr2            | 6        | ı                 | 1                       |                                 |                        |                              |             |                                 |                              |                      |
|                        |                        |                   | gpio0_7                     | 7        | I/O               | 1                       |                                 |                        |                              |             |                                 |                              |                      |
| A15                    | C14                    | EMU0              | EMU0                        | 0        | I/O               | Н                       | Н                               | 0                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS               |
|                        |                        |                   | gpio3_7                     | 7        | I/O               |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |                      |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3]        | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|--------------|------------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| D14                    | B14                    | EMU1         | EMU1                   | 0        | I/O         | Н                       | Н                               | 0                      | VDDSHV6 /<br>VDDSHV6         | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gpio3_8                | 7        | I/O         |                         |                                 |                        | ADDSUAR                      |             |                                 |                              |               |
| C17                    | B18                    | EXTINTn      | nNMI                   | 0        | I           | Z                       | Н                               | 0                      | VDDSHV6 /<br>VDDSHV6         | Yes         | NA                              | PU/PD                        | LVCMOS        |
| B5                     | C5                     | EXT_WAKEUP   | EXT_WAKEUP             | 0        | I           | L                       | L                               | 0                      | VDDS_RTC /<br>VDDS_RTC       | Yes         | NA                              | NA                           | LVCMOS        |
| NA                     | R13                    | GPMC_A0      | gpmc_a0                | 0        | 0           | L                       | L                               | 7                      | NA / VDDSHV3                 | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gmii2_txen             | 1        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rgmii2_tctl            | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rmii2_txen             | 3        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpmc_a16               | 4        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii_mt1_clk        | 5        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | ehrpwm1_tripzone_input | 6        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_16               | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| NA                     | V14                    | GPMC_A1      | gpmc_a1                | 0        | 0           | L                       | L                               | 7                      | NA / VDDSHV3                 | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gmii2_rxdv             | 1        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rgmii2_rctl            | 2        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_dat0              | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpmc_a17               | 4        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii1_txd3          | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | ehrpwm0_synco          | 6        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_17               | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| NA                     | U14                    | GPMC_A2      | gpmc_a2                | 0        | 0           | L                       | L                               | 7                      | NA / VDDSHV3                 | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gmii2_txd3             | 1        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rgmii2_td3             | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_dat1              | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpmc_a18               | 4        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii1_txd2          | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | ehrpwm1A               | 6        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_18               | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| NA                     | T14                    | GPMC_A3      | gpmc_a3                | 0        | 0           | L                       | L                               | 7                      | NA / VDDSHV3                 | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gmii2_txd2             | 1        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rgmii2_td2             | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_dat2              | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpmc_a19               | 4        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii1_txd1          | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | ehrpwm1B               | 6        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_19               | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3] | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|--------------|-----------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| NA                     | R14                    | GPMC_A4      | gpmc_a4         | 0        | 0           | L                       | L                               | 7                      | NA / VDDSHV3                 | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gmii2_txd1      | 1        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rgmii2_td1      | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rmii2_txd1      | 3        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpmc_a20        | 4        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii1_txd0   | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | eQEP1A_in       | 6        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_20        | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| NA                     | V15                    | GPMC_A5      | gpmc_a5         | 0        | 0           | L                       | L                               | 7                      | NA / VDDSHV3                 | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gmii2_txd0      | 1        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rgmii2_td0      | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rmii2_txd0      | 3        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpmc_a21        | 4        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii1_rxd3   | 5        | ı           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | eQEP1B_in       | 6        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_21        | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| NA                     | U15                    | GPMC_A6      | gpmc_a6         | 0        | 0           | L                       | L                               | 7                      | NA / VDDSHV3                 | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gmii2_txclk     | 1        | ı           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rgmii2_tclk     | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_dat4       | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpmc_a22        | 4        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii1_rxd2   | 5        | ı           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | eQEP1_index     | 6        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_22        | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| NA                     | T15                    | GPMC_A7      | gpmc_a7         | 0        | 0           | L                       | L                               | 7                      | NA / VDDSHV3                 | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gmii2_rxclk     | 1        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rgmii2_rclk     | 2        | ı           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_dat5       | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpmc_a23        | 4        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii1_rxd1   | 5        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | eQEP1_strobe    | 6        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_23        | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3] | MODE [4] | TYPE [5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | VO CELL [13] |
|------------------------|------------------------|--------------|-----------------|----------|----------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|--------------|
| NA                     | V16                    | GPMC_A8      | gpmc_a8         | 0        | 0        | L                       | L                               | 7                      | NA / VDDSHV3                 | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | gmii2_rxd3      | 1        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | rgmii2_rd3      | 2        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc2_dat6       | 3        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpmc_a24        | 4        | 0        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_mii1_rxd0   | 5        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp0_aclkx    | 6        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio1_24        | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
| NA                     | U16                    | GPMC_A9      | gpmc_a9         | 0        | 0        | L                       | L                               | 7                      | NA / VDDSHV3                 | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | gmii2_rxd2      | 1        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | rgmii2_rd2      | 2        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc2_dat7       | 3        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpmc_a25        | 4        | 0        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_mii_mr1_clk | 5        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp0_fsx      | 6        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio1_25        | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
| NA                     | T16                    | GPMC_A10     | gpmc_a10        | 0        | 0        | L                       | L                               | 7                      | NA / VDDSHV3                 | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | gmii2_rxd1      | 1        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | rgmii2_rd1      | 2        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | rmii2_rxd1      | 3        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpmc_a26        | 4        | 0        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_mii1_rxdv   | 5        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp0_axr0     | 6        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio1_26        | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
| NA                     | V17                    | GPMC_A11     | gpmc_a11        | 0        | 0        | L                       | L                               | 7                      | NA / VDDSHV3                 | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | gmii2_rxd0      | 1        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | rgmii2_rd0      | 2        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | rmii2_rxd0      | 3        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpmc_a27        | 4        | 0        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_mii1_rxer   | 5        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp0_axr1     | 6        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio1_27        | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
| W10                    | U7                     | GPMC_AD0     | gpmc_ad0        | 0        | I/O      | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | mmc1_dat0       | 1        | I/O      |                         |                                 |                        | VDDSHV1                      |             |                                 |                              |              |
|                        |                        |              | gpio1_0         | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
| V9                     | V7                     | GPMC_AD1     | gpmc_ad1        | 0        | I/O      | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | mmc1_dat1       | 1        | I/O      |                         |                                 |                        | VDDSHV1                      |             |                                 |                              |              |
|                        |                        |              | gpio1_1         | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3] | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | VO CELL [13] |
|------------------------|------------------------|--------------|-----------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|--------------|
| V12                    | R8                     | GPMC_AD2     | gpmc_ad2        | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | mmc1_dat2       | 1        | I/O         |                         |                                 |                        | VDDSHV1                      |             |                                 |                              |              |
|                        |                        |              | gpio1_2         | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| W13                    | T8                     | GPMC_AD3     | gpmc_ad3        | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | mmc1_dat3       | 1        | I/O         |                         |                                 |                        | VDDSHV1                      |             |                                 |                              |              |
|                        |                        |              | gpio1_3         | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| V13                    | U8                     | GPMC_AD4     | gpmc_ad4        | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | mmc1_dat4       | 1        | I/O         |                         |                                 |                        | VDDSHV1                      |             |                                 |                              |              |
|                        |                        |              | gpio1_4         | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| W14                    | V8                     | GPMC_AD5     | gpmc_ad5        | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | mmc1_dat5       | 1        | I/O         |                         |                                 |                        | VDDSHV1                      |             |                                 |                              |              |
|                        |                        |              | gpio1_5         | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| U14                    | R9                     | GPMC_AD6     | gpmc_ad6        | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | mmc1_dat6       | 1        | I/O         |                         |                                 |                        | VDDSHV1                      |             |                                 |                              |              |
|                        |                        |              | gpio1_6         | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| W15                    | Т9                     | GPMC_AD7     | gpmc_ad7        | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | mmc1_dat7       | 1        | I/O         |                         |                                 |                        | VDDSHV1                      |             |                                 |                              |              |
|                        |                        |              | gpio1_7         | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| V15                    | U10                    | GPMC_AD8     | gpmc_ad8        | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | lcd_data23      | 1        | 0           |                         |                                 |                        | VDDSHV2                      |             |                                 |                              |              |
|                        |                        |              | mmc1_dat0       | 2        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc2_dat4       | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | ehrpwm2A        | 4        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_mii_mt0_clk | 5        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio0_22        | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| W16                    | T10                    | GPMC_AD9     | gpmc_ad9        | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | lcd_data22      | 1        | 0           |                         |                                 |                        | VDDSHV2                      |             |                                 |                              |              |
|                        |                        |              | mmc1_dat1       | 2        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc2_dat5       | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | ehrpwm2B        | 4        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_mii0_col    | 5        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio0_23        | 7        | I/O         | 1                       |                                 |                        |                              |             |                                 |                              |              |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3]        | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|--------------|------------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| T12                    | T11                    | GPMC_AD10    | gpmc_ad10              | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | lcd_data21             | 1        | 0           |                         |                                 |                        | VDDSHV2                      |             |                                 |                              |               |
|                        |                        |              | mmc1_dat2              | 2        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_dat6              | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | ehrpwm2_tripzone_input | 4        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii0_txen          | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio0_26               | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| U12                    | U12                    | GPMC_AD11    | gpmc_ad11              | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | lcd_data20             | 1        | 0           |                         |                                 |                        | VDDSHV2                      |             |                                 |                              |               |
|                        |                        |              | mmc1_dat3              | 2        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_dat7              | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | ehrpwm0_synco          | 4        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii0_txd3          | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio0_27               | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| U13                    | T12                    | GPMC_AD12    | gpmc_ad12              | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | lcd_data19             | 1        | 0           |                         |                                 |                        | VDDSHV2                      |             |                                 |                              |               |
|                        |                        |              | mmc1_dat4              | 2        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_dat0              | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | eQEP2A_in              | 4        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii0_txd2          | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru0_pru_r30_14    | 6        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_12               | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| T13                    | R12                    | GPMC_AD13    | gpmc_ad13              | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | lcd_data18             | 1        | 0           |                         |                                 |                        | VDDSHV2                      |             |                                 |                              |               |
|                        |                        |              | mmc1_dat5              | 2        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_dat1              | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | eQEP2B_in              | 4        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii0_txd1          | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru0_pru_r30_15    | 6        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_13               | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| W17                    | V13                    | GPMC_AD14    | gpmc_ad14              | 0        | I/O         | L                       | L                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | lcd_data17             | 1        | 0           |                         |                                 |                        | VDDSHV2                      |             |                                 |                              |               |
|                        |                        |              | mmc1_dat6              | 2        | I/O         | 1                       |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_dat2              | 3        | I/O         | 1                       |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | eQEP2_index            | 4        | I/O         | ]                       |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_mii0_txd0          | 5        | 0           | 1                       |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru0_pru_r31_14    | 6        | I           | 1                       |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_14               | 7        | I/O         | 1                       |                                 |                        |                              |             |                                 |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2]  | SIGNAL NAME [3]             | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL<br>REL. | RESET<br>STATE<br>7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|---------------|-----------------------------|----------|-------------|-------------------------|--------------|----------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| V17                    | U13                    | GPMC_AD15     | gpmc_ad15                   | 0        | I/O         | L                       | L            |                      | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |               | lcd_data16                  | 1        | 0           |                         |              |                      |                        | VDDSHV2                      |             |                                 |                              |               |
|                        |                        |               | mmc1_dat7                   | 2        | I/O         |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | mmc2_dat3                   | 3        | I/O         |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | eQEP2_strobe                | 4        | I/O         |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | pr1_ecap0_ecap_capin_apwm_o | 5        | I/O         |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | pr1_pru0_pru_r31_15         | 6        | ı           |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | gpio1_15                    | 7        | I/O         |                         |              |                      |                        |                              |             |                                 |                              |               |
| V10                    | R7                     | GPMC_ADVn_ALE | gpmc_advn_ale               | 0        | 0           | Н                       | Н            |                      | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |               | timer4                      | 2        | I/O         |                         |              |                      |                        | VDDSHV1                      |             |                                 |                              |               |
|                        |                        |               | gpio2_2                     | 7        | I/O         |                         |              |                      |                        |                              |             |                                 |                              |               |
| V8                     | T6                     | GPMC_BEn0_CLE | gpmc_be0n_cle               | 0        | 0           | Н                       | Н            |                      | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |               | timer5                      | 2        | I/O         |                         |              |                      |                        | VDDSHV1                      |             |                                 |                              |               |
|                        |                        |               | gpio2_5                     | 7        | I/O         |                         |              |                      |                        |                              |             |                                 |                              |               |
| V18                    | U18                    | GPMC_BEn1     | gpmc_be1n                   | 0        | 0           | Н                       | Н            |                      | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |               | gmii2_col                   | 1        | I           |                         |              |                      |                        | VDDSHV3                      |             |                                 |                              |               |
|                        |                        |               | gpmc_csn6                   | 2        | 0           |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | mmc2_dat3                   | 3        | I/O         |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | gpmc_dir                    | 4        | 0           |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | pr1_mii1_rxlink             | 5        | I           |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | mcasp0_aclkr                | 6        | I/O         |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | gpio1_28                    | 7        | I/O         |                         |              |                      |                        |                              |             |                                 |                              |               |
| V16                    | V12                    | GPMC_CLK      | gpmc_clk                    | 0        | I/O         | L                       | L            |                      | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |               | lcd_memory_clk              | 1        | 0           |                         |              |                      |                        | VDDSHV2                      |             |                                 |                              |               |
|                        |                        |               | gpmc_wait1                  | 2        | I           |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | mmc2_clk                    | 3        | I/O         |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | pr1_mii1_crs                | 4        | ı           |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | pr1_mdio_mdclk              | 5        | 0           | 1                       |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | mcasp0_fsr                  | 6        | I/O         |                         |              |                      |                        |                              |             |                                 |                              |               |
|                        |                        |               | gpio2_1                     | 7        | I/O         | 1                       |              |                      |                        |                              |             |                                 |                              |               |
| W8                     | V6                     | GPMC_CSn0     | gpmc_csn0                   | 0        | 0           | Н                       | Н            |                      | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |               | gpio1_29                    | 7        | I/O         | 1                       |              |                      |                        | VDDSHV1                      |             |                                 |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3]     | MODE [4] | TYPE [5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | VO CELL [13] |
|------------------------|------------------------|--------------|---------------------|----------|----------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|--------------|
| V14                    | U9                     | GPMC_CSn1    | gpmc_csn1           | 0        | 0        | Н                       | Н                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | gpmc_clk            | 1        | I/O      |                         |                                 |                        | VDDSHV1                      |             |                                 |                              |              |
|                        |                        |              | mmc1_clk            | 2        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_edio_data_in6   | 3        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_edio_data_out6  | 4        | 0        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_pru1_pru_r30_12 | 5        | 0        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_pru1_pru_r31_12 | 6        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio1_30            | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
| U15                    | V9                     | GPMC_CSn2    | gpmc_csn2           | 0        | 0        | Н                       | Н                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | gpmc_be1n           | 1        | 0        |                         |                                 |                        | VDDSHV1                      |             |                                 |                              |              |
|                        |                        |              | mmc1_cmd            | 2        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_edio_data_in7   | 3        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_edio_data_out7  | 4        | 0        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_pru1_pru_r30_13 | 5        | 0        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_pru1_pru_r31_13 | 6        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio1_31            | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
| U17                    | T13                    | GPMC_CSn3    | gpmc_csn3           | 0        | 0        | Н                       | Н                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | mmc2_cmd            | 3        | I/O      |                         |                                 |                        | VDDSHV2                      |             |                                 |                              |              |
|                        |                        |              | pr1_mii0_crs        | 4        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_mdio_data       | 5        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | EMU4                | 6        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio2_0             | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
| W9                     | T7                     | GPMC_OEn_REn | gpmc_oen_ren        | 0        | 0        | Н                       | Н                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | timer7              | 2        | I/O      |                         |                                 |                        | VDDSHV1                      |             |                                 |                              |              |
|                        |                        |              | gpio2_3             | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |
| R15                    | T17                    | GPMC_WAIT0   | gpmc_wait0          | 0        | I        | Н                       | Н                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | gmii2_crs           | 1        | I        |                         |                                 |                        | VDDSHV3                      |             |                                 |                              |              |
|                        |                        |              | gpmc_csn4           | 2        | 0        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | rmii2_crs_dv        | 3        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc1_sdcd           | 4        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_mii1_col        | 5        | I        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | uart4_rxd           | 6        | ı        |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio0_30            | 7        | I/O      |                         |                                 |                        |                              | L           |                                 |                              |              |
| U8                     | U6                     | GPMC_WEn     | gpmc_wen            | 0        | 0        | Н                       | Н                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | timer6              | 2        | I/O      |                         |                                 |                        | VDDSHV1                      |             |                                 |                              |              |
|                        |                        |              | gpio2_4             | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |              |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2]   | SIGNAL NAME [3]     | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|----------------|---------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| W18                    | U17                    | GPMC_WPn       | gpmc_wpn            | 0        | 0           | Н                       | Н                               | 7                      | VDDSHV1 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |                | gmii2_rxerr         | 1        | I           |                         |                                 |                        | VDDSHV3                      |             |                                 |                              |               |
|                        |                        |                | gpmc_csn5           | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | rmii2_rxerr         | 3        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | mmc2_sdcd           | 4        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_mii1_txen       | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | uart4_txd           | 6        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio0_31            | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| C18                    | C17                    | I2C0_SDA       | I2C0_SDA            | 0        | I/OD        | Z                       | Н                               | 7                      | VDDSHV6 /                    | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |                | timer4              | 1        | I/O         |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | uart2_ctsn          | 2        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | eCAP2_in_PWM2_out   | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio3_5             | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| B19                    | C16                    | I2C0_SCL       | I2C0_SCL            | 0        | I/OD        | Z                       | Н                               | 7                      | VDDSHV6 /                    | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |                | timer7              | 1        | I/O         |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | uart2_rtsn          | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | eCAP1_in_PWM1_out   | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio3_6             | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| W7                     | R6                     | LCD_AC_BIAS_EN | lcd_ac_bias_en      | 0        | 0           | Z                       | L                               | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |                | gpmc_a11            | 1        | 0           |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | pr1_mii1_crs        | 2        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_edio_data_in5   | 3        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_edio_data_out5  | 4        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_pru1_pru_r30_11 | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_pru1_pru_r31_11 | 6        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio2_25            | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| U1                     | R1                     | LCD_DATA0 (3)  | lcd_data0           | 0        | I/O         | Z                       | Z                               | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |                | gpmc_a0             | 1        | 0           |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | pr1_mii_mt0_clk     | 2        | ı           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | ehrpwm2A            | 3        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_pru1_pru_r30_0  | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_pru1_pru_r31_0  | 6        | ı           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio2_6             | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2]  | SIGNAL NAME [3]        | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | VO CELL [13] |
|------------------------|------------------------|---------------|------------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|--------------|
| U2                     | R2                     | LCD_DATA1 (3) | lcd_data1              | 0        | I/O         | Z                       | Z                               | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |               | gpmc_a1                | 1        | 0           |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |              |
|                        |                        |               | pr1_mii0_txen          | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | ehrpwm2B               | 3        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru1_pru_r30_1     | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru1_pru_r31_1     | 6        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | gpio2_7                | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| V1                     | R3                     | LCD_DATA2 (3) | lcd_data2              | 0        | I/O         | Z                       | Z                               | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |               | gpmc_a2                | 1        | 0           |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |              |
|                        |                        |               | pr1_mii0_txd3          | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | ehrpwm2_tripzone_input | 3        | ı           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru1_pru_r30_2     | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru1_pru_r31_2     | 6        | ı           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | gpio2_8                | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| V2                     | R4                     | LCD_DATA3 (3) | lcd_data3              | 0        | I/O         | Z                       | Z                               | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |               | gpmc_a3                | 1        | 0           |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |              |
|                        |                        |               | pr1_mii0_txd2          | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | ehrpwm0_synco          | 3        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru1_pru_r30_3     | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru1_pru_r31_3     | 6        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | gpio2_9                | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| W2                     | T1                     | LCD_DATA4 (3) | lcd_data4              | 0        | I/O         | Z                       | Z                               | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |               | gpmc_a4                | 1        | 0           |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |              |
|                        |                        |               | pr1_mii0_txd1          | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | eQEP2A_in              | 3        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru1_pru_r30_4     | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru1_pru_r31_4     | 6        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | gpio2_10               | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| W3                     | T2                     | LCD_DATA5 (3) | lcd_data5              | 0        | I/O         | Z                       | Z                               | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |               | gpmc_a5                | 1        | 0           |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |              |
|                        |                        |               | pr1_mii0_txd0          | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | eQEP2B_in              | 3        | I           | 1                       |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru1_pru_r30_5     | 5        | 0           | 1                       |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru1_pru_r31_5     | 6        | I           | 1                       |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | gpio2_11               | 7        | I/O         | 1                       |                                 |                        |                              |             |                                 |                              |              |



|                        | 1                      | T-            |                        |          |             |                         |                                 | ,00, (00               |                              | 1   |                                 |                              |               |
|------------------------|------------------------|---------------|------------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-----|---------------------------------|------------------------------|---------------|
| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2]  | SIGNAL NAME [3]        | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] |     | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
| V3                     | T3                     | LCD_DATA6 (3) | lcd_data6              | 0        | I/O         | Z                       | Z                               | 7                      | VDDSHV6 /                    | Yes | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |               | gpmc_a6                | 1        | 0           |                         |                                 |                        | VDDSHV6                      |     |                                 |                              |               |
|                        |                        |               | pr1_edio_data_in6      | 2        | I           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | eQEP2_index            | 3        | I/O         |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | pr1_edio_data_out6     | 4        | 0           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | pr1_pru1_pru_r30_6     | 5        | 0           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | pr1_pru1_pru_r31_6     | 6        | I           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | gpio2_12               | 7        | I/O         |                         |                                 |                        |                              |     |                                 |                              |               |
| U3                     | T4                     | LCD_DATA7 (3) | lcd_data7              | 0        | I/O         | Z                       | Z                               | 7                      | VDDSHV6 /                    | Yes | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |               | gpmc_a7                | 1        | 0           |                         |                                 |                        | VDDSHV6                      |     |                                 |                              |               |
|                        |                        |               | pr1_edio_data_in7      | 2        | I           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | eQEP2_strobe           | 3        | I/O         |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | pr1_edio_data_out7     | 4        | 0           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | pr1_pru1_pru_r30_7     | 5        | 0           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | pr1_pru1_pru_r31_7     | 6        | I           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | gpio2_13               | 7        | I/O         |                         |                                 |                        |                              |     |                                 |                              |               |
| V4                     | U1                     | LCD_DATA8 (3) | lcd_data8              | 0        | I/O         | Z                       | Z                               | 7                      | VDDSHV6 /                    | Yes | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |               | gpmc_a12               | 1        | 0           |                         |                                 |                        | VDDSHV6                      |     |                                 |                              |               |
|                        |                        |               | ehrpwm1_tripzone_input | 2        | I           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | mcasp0_aclkx           | 3        | I/O         |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | uart5_txd              | 4        | 0           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | pr1_mii0_rxd3          | 5        | I           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | uart2_ctsn             | 6        | I           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | gpio2_14               | 7        | I/O         |                         |                                 |                        |                              |     |                                 |                              |               |
| W4                     | U2                     | LCD_DATA9 (3) | lcd_data9              | 0        | I/O         | Z                       | Z                               | 7                      | VDDSHV6 /<br>VDDSHV6         | Yes | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |               | gpmc_a13               | 1        | 0           |                         |                                 |                        | VDDSHV6                      |     |                                 |                              |               |
|                        |                        |               | ehrpwm0_synco          | 2        | 0           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | mcasp0_fsx             | 3        | I/O         |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | uart5_rxd              | 4        | I           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | pr1_mii0_rxd2          | 5        | I           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | uart2_rtsn             | 6        | 0           |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               | gpio2_15               | 7        | I/O         |                         |                                 |                        |                              |     |                                 |                              |               |
|                        |                        |               |                        |          |             |                         |                                 |                        |                              |     |                                 |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2]   | SIGNAL NAME [3] | MODE [4] | TYPE | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|----------------|-----------------|----------|------|-------------------------|--------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| U5                     | U3                     | LCD_DATA10 (3) | lcd_data10      | 0        | I/O  | Z                       | Z                        | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |                | gpmc_a14        | 1        | 0    |                         |                          |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | ehrpwm1A        | 2        | 0    |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | mcasp0_axr0     | 3        | I/O  |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_mii0_rxd1   | 5        | I    |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | uart3_ctsn      | 6        | I    |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio2_16        | 7        | I/O  |                         |                          |                        |                              |             |                                 |                              |               |
| V5                     | U4                     | LCD_DATA11 (3) | lcd_data11      | 0        | I/O  | Z                       | Z                        | 7                      |                              | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |                | gpmc_a15        | 1        | 0    |                         |                          |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | ehrpwm1B        | 2        | 0    |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | mcasp0_ahclkr   | 3        | I/O  |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | mcasp0_axr2     | 4        | I/O  |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_mii0_rxd0   | 5        | I    |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | uart3_rtsn      | 6        | 0    |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio2_17        | 7        | I/O  |                         |                          |                        |                              |             |                                 |                              |               |
| V6                     | V2                     | LCD_DATA12 (3) | lcd_data12      | 0        | I/O  | Z                       | Z                        | 7                      |                              | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |                | gpmc_a16        | 1        | 0    |                         |                          |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | eQEP1A_in       | 2        | I    |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | mcasp0_aclkr    | 3        | I/O  |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | mcasp0_axr2     | 4        | I/O  |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_mii0_rxlink | 5        | I    |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | uart4_ctsn      | 6        | I    |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio0_8         | 7        | I/O  |                         |                          |                        |                              |             |                                 |                              |               |
| U6                     | V3                     | LCD_DATA13 (3) | lcd_data13      | 0        | I/O  | Z                       | Z                        | 7                      |                              | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |                | gpmc_a17        | 1        | 0    |                         |                          |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | eQEP1B_in       | 2        | I    |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | mcasp0_fsr      | 3        | I/O  |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | mcasp0_axr3     | 4        | I/O  | 1                       |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_mii0_rxer   | 5        | I    | 1                       |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | uart4_rtsn      | 6        | 0    |                         |                          |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio0_9         | 7        | I/O  | 1                       |                          |                        |                              |             |                                 |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2]   | SIGNAL NAME [3]     | MODE [4] | TYPE [5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|----------------|---------------------|----------|----------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| W6                     | V4                     | LCD_DATA14 (3) | lcd_data14          | 0        | I/O      | Z                       | Z                               | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |                | gpmc_a18            | 1        | 0        |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | eQEP1_index         | 2        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | mcasp0_axr1         | 3        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | uart5_rxd           | 4        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_mii_mr0_clk     | 5        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | uart5_ctsn          | 6        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio0_10            | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
| V7                     | T5                     | LCD_DATA15 (3) | lcd_data15          | 0        | I/O      | Z                       | Z                               | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |                | gpmc_a19            | 1        | 0        |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | eQEP1_strobe        | 2        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | mcasp0_ahclkx       | 3        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | mcasp0_axr3         | 4        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_mii0_rxdv       | 5        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | uart5_rtsn          | 6        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio0_11            | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
| T7                     | R5                     | LCD_HSYNC      | lcd_hsync           | 0        | 0        | Z                       | L                               | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |                | gpmc_a9             | 1        | 0        |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | pr1_edio_data_in3   | 3        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_edio_data_out3  | 4        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_pru1_pru_r30_9  | 5        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_pru1_pru_r31_9  | 6        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio2_23            | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
| W5                     | V5                     | LCD_PCLK       | lcd_pclk            | 0        | 0        | Z                       | L                               | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |                | gpmc_a10            | 1        | 0        |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | pr1_mii0_crs        | 2        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_edio_data_in4   | 3        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_edio_data_out4  | 4        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_pru1_pru_r30_10 | 5        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_pru1_pru_r31_10 | 6        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio2_24            | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
| U7                     | U5                     | LCD_VSYNC      | lcd_vsync           | 0        | 0        | Z                       | L                               | 7                      | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |                | gpmc_a8             | 1        | 0        |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                | pr1_edio_data_in2   | 3        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_edio_data_out2  | 4        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_pru1_pru_r30_8  | 5        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | pr1_pru1_pru_r31_8  | 6        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                | gpio2_22            | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2]  | SIGNAL NAME [3]    | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | VO CELL [13] |
|------------------------|------------------------|---------------|--------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|--------------|
| NA                     | B13                    | MCASP0_FSX    | mcasp0_fsx         | 0        | I/O         | L                       | L                               | 7                      | NA / VDDSHV6                 | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |               | ehrpwm0B           | 1        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | spi1_d0            | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | mmc1_sdcd          | 4        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru0_pru_r30_1 | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru0_pru_r31_1 | 6        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | gpio3_15           | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| NA                     | B12                    | MCASP0_ACLKR  | mcasp0_aclkr       | 0        | I/O         | L                       | L                               | 7                      | NA / VDDSHV6                 | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |               | eQEP0A_in          | 1        | ı           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | mcasp0_axr2        | 2        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | mcasp1_aclkx       | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | mmc0_sdwp          | 4        | ı           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru0_pru_r30_4 | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru0_pru_r31_4 | 6        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | gpio3_18           | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| NA                     | C12                    | MCASP0_AHCLKR | mcasp0_ahclkr      | 0        | I/O         | L                       | L                               | 7                      | NA / VDDSHV6                 | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |               | ehrpwm0_synci      | 1        | ı           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | mcasp0_axr2        | 2        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | spi1_cs0           | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | eCAP2_in_PWM2_out  | 4        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru0_pru_r30_3 | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru0_pru_r31_3 | 6        | ı           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | gpio3_17           | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| NA                     | A14                    | MCASP0_AHCLKX | mcasp0_ahclkx      | 0        | I/O         | L                       | L                               | 7                      | NA / VDDSHV6                 | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |               | eQEP0_strobe       | 1        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | mcasp0_axr3        | 2        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | mcasp1_axr1        | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | EMU4               | 4        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru0_pru_r30_7 | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru0_pru_r31_7 | 6        | ı           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | gpio3_21           | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| NA                     | A13                    | MCASP0_ACLKX  | mcasp0_aclkx       | 0        | I/O         | L                       | L                               | 7                      | NA / VDDSHV6                 | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |               | ehrpwm0A           | 1        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | spi1_sclk          | 3        | I/O         | 1                       |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | mmc0_sdcd          | 4        | ı           | 1                       |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru0_pru_r30_0 | 5        | 0           | 1                       |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | pr1_pru0_pru_r31_0 | 6        | ı           | 1                       |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |               | gpio3_14           | 7        | I/O         | 1                       |                                 |                        |                              |             |                                 |                              |              |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3]        | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] |   | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|--------------|------------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---|------------------------------|---------------|
| NA                     | C13                    | MCASP0_FSR   | mcasp0_fsr             | 0        | I/O         | L                       | L                               | 7                      | NA / VDDSHV6                 | Yes         | 6 | PU/PD                        | LVCMOS        |
|                        |                        |              | eQEP0B_in              | 1        | I           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | mcasp0_axr3            | 2        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | mcasp1_fsx             | 3        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | EMU2                   | 4        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | pr1_pru0_pru_r30_5     | 5        | 0           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | pr1_pru0_pru_r31_5     | 6        | I           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | gpio3_19               | 7        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
| NA                     | D12                    | MCASP0_AXR0  | mcasp0_axr0            | 0        | I/O         | L                       | L                               | 7                      | NA / VDDSHV6                 | Yes         | 6 | PU/PD                        | LVCMOS        |
|                        |                        |              | ehrpwm0_tripzone_input | 1        | I           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | spi1_d1                | 3        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | mmc2_sdcd              | 4        | ı           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | pr1_pru0_pru_r30_2     | 5        | 0           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | pr1_pru0_pru_r31_2     | 6        | ı           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | gpio3_16               | 7        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
| NA                     | D13                    | MCASP0_AXR1  | mcasp0_axr1            | 0        | I/O         | L                       | L                               | 7                      | NA / VDDSHV6                 | Yes         | 6 | PU/PD                        | LVCMOS        |
|                        |                        |              | eQEP0_index            | 1        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | mcasp1_axr0            | 3        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | EMU3                   | 4        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | pr1_pru0_pru_r30_6     | 5        | 0           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | pr1_pru0_pru_r31_6     | 6        | I           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | gpio3_20               | 7        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
| R19                    | M18                    | MDC          | mdio_clk               | 0        | 0           | Н                       | Н                               | 7                      |                              | Yes         | 6 | PU/PD                        | LVCMOS        |
|                        |                        |              | timer5                 | 1        | I/O         |                         |                                 |                        | VDDSHV5                      |             |   |                              |               |
|                        |                        |              | uart5_txd              | 2        | 0           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | uart3_rtsn             | 3        | 0           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | mmc0_sdwp              | 4        | I           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | mmc1_clk               | 5        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | mmc2_clk               | 6        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | gpio0_1                | 7        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
| P17                    | M17                    | MDIO         | mdio_data              | 0        | I/O         | Н                       | Н                               | 7                      | VDDSHV5 /                    | Yes         | 6 | PU/PD                        | LVCMOS        |
|                        |                        |              | timer6                 | 1        | I/O         |                         |                                 |                        | VDDSHV5                      |             |   |                              |               |
|                        |                        |              | uart5_rxd              | 2        | 0           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | uart3_ctsn             | 3        | I           | 1                       |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | mmc0_sdcd              | 4        | I           |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | mmc1_cmd               | 5        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | mmc2_cmd               | 6        | I/O         |                         |                                 |                        |                              |             |   |                              |               |
|                        |                        |              | gpio0_0                | 7        | I/O         |                         |                                 |                        |                              |             |   |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3] | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|--------------|-----------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| L19                    | J17                    | MII1_RX_DV   | gmii1_rxdv      | 0        | I           | L L                     | L                               | 7                      | VDDSHV5 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | lcd_memory_clk  | 1        | 0           |                         |                                 |                        | VDDSHV5                      |             |                                 |                              |               |
|                        |                        |              | rgmii1_rctl     | 2        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart5_txd       | 3        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp1_aclkx    | 4        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_dat0       | 5        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp0_aclkr    | 6        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio3_4         | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| K17                    | J16                    | MII1_TX_EN   | gmii1_txen      | 0        | 0           | L L                     | L                               | 7                      | VDDSHV5 /<br>VDDSHV5         | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | rmii1_txen      | 1        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rgmii1_tctl     | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | timer4          | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp1_axr0     | 4        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | eQEP0_index     | 5        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_cmd        | 6        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio3_3         | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| K19                    | J15                    | MII1_RX_ER   | gmii1_rxerr     | 0        | I           | L                       | L                               | 7                      |                              | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | rmii1_rxerr     | 1        | I           |                         |                                 |                        | VDDSHV5                      |             |                                 |                              |               |
|                        |                        |              | spi1_d1         | 2        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | I2C1_SCL        | 3        | I/OD        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp1_fsx      | 4        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart5_rtsn      | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart2_txd       | 6        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio3_2         | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| M19                    | L18                    | MII1_RX_CLK  | gmii1_rxclk     | 0        | I           | L L                     | L                               | 7                      | VDDSHV5 /<br>VDDSHV5         | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | uart2_txd       | 1        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | rgmii1_rclk     | 2        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc0_dat6       | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc1_dat1       | 4        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart1_dsrn      | 5        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp0_fsx      | 6        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio3_10        | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |

| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3] | MODE [4] | TYPE | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|--------------|-----------------|----------|------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| N19                    | K18                    | MII1_TX_CLK  | gmii1_txclk     | 0        | I    | L                       | L                               | 7                      | VDDSHV5 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | uart2_rxd       | 1        | I    |                         |                                 |                        | VDDSHV5                      |             |                                 |                              |               |
|                        |                        |              | rgmii1_tclk     | 2        | 0    |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc0_dat7       | 3        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc1_dat0       | 4        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart1_dcdn      | 5        | I    |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp0_aclkx    | 6        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio3_9         | 7        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
| J19                    | H16                    | MII1_COL     | gmii1_col       | 0        | I    | L                       | L                               | 7                      | VDDSHV5 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | rmii2_refclk    | 1        | I/O  |                         |                                 |                        | VDDSHV5                      |             |                                 |                              |               |
|                        |                        |              | spi1_sclk       | 2        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart5_rxd       | 3        | I    |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp1_axr2     | 4        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mmc2_dat3       | 5        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp0_axr2     | 6        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio3_0         | 7        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
| J18                    | H17                    | MII1_CRS     | gmii1_crs       | 0        | I    | L                       | L                               | 7                      | VDDSHV5 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | rmii1_crs_dv    | 1        | I    |                         |                                 |                        | VDDSHV5                      |             |                                 |                              |               |
|                        |                        |              | spi1_d0         | 2        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | I2C1_SDA        | 3        | I/OD |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp1_aclkx    | 4        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart5_ctsn      | 5        | I    |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart2_rxd       | 6        | I    |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio3_1         | 7        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
| P18                    | M16                    | MII1_RXD0    | gmii1_rxd0      | 0        | I    | L                       | L                               | 7                      | VDDSHV5 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | rmii1_rxd0      | 1        | I    |                         | L                               |                        | VDDSHV5                      |             |                                 |                              |               |
|                        |                        |              | rgmii1_rd0      | 2        | ı    |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp1_ahclkx   | 3        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp1_ahclkr   | 4        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp1_aclkr    | 5        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | mcasp0_axr3     | 6        | I/O  | 1                       |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio2_21        | 7        | I/O  | 1                       |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              |                 |          |      |                         |                                 |                        |                              |             |                                 |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3] | MODE [4] | TYPE [5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | VO CELL [13] |
|------------------------|------------------------|--------------|-----------------|----------|----------|-------------------------|--------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|--------------|
| P19                    | L15                    | MII1_RXD1    | gmii1_rxd1      | 0        | I        | L                       | L                        | 7                      | VDDSHV5 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | rmii1_rxd1      | 1        | l        |                         |                          |                        | VDDSHV5                      |             |                                 |                              |              |
|                        |                        |              | rgmii1_rd1      | 2        | l        |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp1_axr3     | 3        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp1_fsr      | 4        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | eQEP0_strobe    | 5        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc2_clk        | 6        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio2_20        | 7        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
| N16                    | L16                    | MII1_RXD2    | gmii1_rxd2      | 0        | l        | L                       | L                        | 7                      | VDDSHV5 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | uart3_txd       | 1        | 0        |                         |                          |                        | VDDSHV5                      |             |                                 |                              |              |
|                        |                        |              | rgmii1_rd2      | 2        | I        |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc0_dat4       | 3        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc1_dat3       | 4        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | uart1_rin       | 5        | l        |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp0_axr1     | 6        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio2_19        | 7        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
| N17                    | L17                    | MII1_RXD3    | gmii1_rxd3      | 0        | I        | L                       | L                        | 7                      | VDDSHV5 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | uart3_rxd       | 1        | I        |                         |                          |                        | VDDSHV5                      |             |                                 |                              |              |
|                        |                        |              | rgmii1_rd3      | 2        | I        |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc0_dat5       | 3        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc1_dat2       | 4        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | uart1_dtrn      | 5        | 0        |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp0_axr0     | 6        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio2_18        | 7        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
| L18                    | K17                    | MII1_TXD0    | gmii1_txd0      | 0        | 0        | L                       | L                        | 7                      | VDDSHV5 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | rmii1_txd0      | 1        | 0        |                         |                          |                        | VDDSHV5                      |             |                                 |                              |              |
|                        |                        |              | rgmii1_td0      | 2        | 0        |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp1_axr2     | 3        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp1_aclkr    | 4        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | eQEP0B_in       | 5        | I        |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc1_clk        | 6        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio0_28        | 7        | I/O      |                         |                          |                        |                              |             |                                 |                              |              |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3]     | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | VO CELL [13] |
|------------------------|------------------------|--------------|---------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|--------------|
| M18                    | K16                    | MII1_TXD1    | gmii1_txd1          | 0        | 0           | L                       | L                               | 7                      | VDDSHV5 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | rmii1_txd1          | 1        | 0           |                         |                                 |                        | VDDSHV5                      |             |                                 |                              |              |
|                        |                        |              | rgmii1_td1          | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp1_fsr          | 3        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp1_axr1         | 4        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | eQEP0A_in           | 5        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc1_cmd            | 6        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio0_21            | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| N18                    | K15                    | MII1_TXD2    | gmii1_txd2          | 0        | 0           | L                       | L                               | 7                      | VDDSHV5 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
| ļ                      |                        |              | dcan0_rx            | 1        | I           |                         |                                 |                        | VDDSHV5                      |             |                                 |                              |              |
|                        |                        |              | rgmii1_td2          | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | uart4_txd           | 3        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
| ļ                      |                        |              | mcasp1_axr0         | 4        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc2_dat2           | 5        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp0_ahclkx       | 6        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio0_17            | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| M17                    | J18                    | MII1_TXD3    | gmii1_txd3          | 0        | 0           | L                       | L                               | 7                      | VDDSHV5 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
|                        |                        |              | dcan0_tx            | 1        | 0           |                         |                                 |                        | VDDSHV5                      |             |                                 |                              |              |
|                        |                        |              | rgmii1_td3          | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | uart4_rxd           | 3        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
| ļ                      |                        |              | mcasp1_fsx          | 4        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mmc2_dat1           | 5        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | mcasp0_fsr          | 6        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | gpio0_16            | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |
| G17                    | G18                    | MMC0_CMD     | mmc0_cmd            | 0        | I/O         | Н                       | Н                               | 7                      | VDDSHV4 /                    | Yes         | 6                               | PU/PD                        | LVCMOS       |
| ļ                      | 7 G18 F                |              | gpmc_a25            | 1        | 0           |                         |                                 |                        | VDDSHV4                      |             |                                 |                              |              |
| ļ                      |                        |              | uart3_rtsn          | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | uart2_txd           | 3        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | dcan1_rx            | 4        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_pru0_pru_r30_13 | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |              |
|                        |                        |              | pr1_pru0_pru_r31_13 | 6        | I           |                         |                                 |                        |                              |             |                                 |                              |              |
| !                      |                        |              | gpio2_31            | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |              |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3]     | MODE [4] | TYPE [5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|--------------|---------------------|----------|----------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| G19                    | G17                    | MMC0_CLK     | mmc0_clk            | 0        | I/O      | Н                       | Н                               | 7                      | VDDSHV4 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gpmc_a24            | 1        | 0        |                         |                                 |                        | VDDSHV4                      |             |                                 |                              |               |
|                        |                        |              | uart3_ctsn          | 2        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart2_rxd           | 3        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | dcan1_tx            | 4        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru0_pru_r30_12 | 5        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru0_pru_r31_12 | 6        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio2_30            | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
| G18                    | G16                    | MMC0_DAT0    | mmc0_dat0           | 0        | I/O      | Н                       | Н                               | 7                      | VDDSHV4 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gpmc_a23            | 1        | 0        |                         |                                 |                        | VDDSHV4                      |             |                                 |                              |               |
|                        |                        |              | uart5_rtsn          | 2        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart3_txd           | 3        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart1_rin           | 4        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru0_pru_r30_11 | 5        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru0_pru_r31_11 | 6        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio2_29            | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
| H17                    | G15                    | MMC0_DAT1    | mmc0_dat1           | 0        | I/O      | Н                       | Н                               | 7                      | VDDSHV4 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gpmc_a22            | 1        | 0        |                         |                                 |                        | VDDSHV4                      |             |                                 |                              |               |
|                        |                        |              | uart5_ctsn          | 2        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart3_rxd           | 3        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart1_dtrn          | 4        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru0_pru_r30_10 | 5        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru0_pru_r31_10 | 6        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio2_28            | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
| H18                    | F18                    | MMC0_DAT2    | mmc0_dat2           | 0        | I/O      | Н                       | Н                               | 7                      | VDDSHV4 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gpmc_a21            | 1        | 0        |                         |                                 |                        | VDDSHV4                      |             |                                 |                              |               |
|                        |                        |              | uart4_rtsn          | 2        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | timer6              | 3        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | uart1_dsrn          | 4        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru0_pru_r30_9  | 5        | 0        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru0_pru_r31_9  | 6        | I        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio2_27            | 7        | I/O      |                         |                                 |                        |                              |             |                                 |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2]  | SIGNAL NAME [3]    | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] |     | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|---------------|--------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|-----|------------------------------|---------------|
| H19                    | F17                    | MMC0_DAT3     | mmc0_dat3          | 0        | I/O         | Н                       | Н                               | 7                      | VDDSHV4 /                    | Yes         | 6   | PU/PD                        | LVCMOS        |
|                        |                        |               | gpmc_a20           | 1        | 0           |                         |                                 |                        | VDDSHV4                      |             |     |                              |               |
|                        |                        |               | uart4_ctsn         | 2        | I           |                         |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | timer5             | 3        | I/O         |                         |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | uart1_dcdn         | 4        | I           |                         |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | pr1_pru0_pru_r30_8 | 5        | 0           |                         |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | pr1_pru0_pru_r31_8 | 6        | I           |                         |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | gpio2_26           | 7        | I/O         |                         |                                 |                        |                              |             |     |                              |               |
| C7                     | C6                     | PMIC_POWER_EN | PMIC_POWER_EN      | 0        | 0           | Н                       | 1                               | 0                      | VDDS_RTC /<br>VDDS_RTC       | NA          | 6   | NA                           | LVCMOS        |
| E15                    | B15                    | PWRONRSTn     | porz               | 0        | I           | Z                       | Z                               | 0                      | VDDSHV6 /<br>VDDSHV6         | Yes         | NA  | NA                           | LVCMOS        |
| B6                     | A3                     | RESERVED      | testout            | 0        | 0           | NA                      | NA                              | NA                     | VDDSHV6 /<br>VDDSHV6         | NA          | NA  | NA                           | Analog        |
| K18                    | H18                    | RMII1_REF_CLK | rmii1_refclk       | 0        | I/O         | L                       | L                               | 7                      | VDDSHV5 /                    | Yes         | 6   | PU/PD                        | LVCMOS        |
|                        |                        |               | xdma_event_intr2   | 1        | I           |                         |                                 |                        | VDDSHV5                      |             |     |                              |               |
|                        |                        |               | spi1_cs0           | 2        | I/O         |                         |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | uart5_txd          | 3        | 0           |                         |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | mcasp1_axr3        | 4        | I/O         |                         |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | mmc0_pow           | 5        | 0           |                         |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | mcasp1_ahclkx      | 6        | I/O         |                         |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | gpio0_29           | 7        | I/O         |                         |                                 |                        |                              |             |     |                              |               |
| A7                     | B4                     | RTC_KALDO_ENn | ENZ_KALDO_1P8V     | 0        | I           | Z                       | Z                               | 0                      | VDDS_RTC /<br>VDDS_RTC       | NA          | NA  | NA                           | Analog        |
| B7                     | B5                     | RTC_PWRONRSTn | RTC_porz           | 0        | I           | Z                       | Z                               | 0                      | VDDS_RTC /<br>VDDS_RTC       | Yes         | NA  | NA                           | LVCMOS        |
| A6                     | A6                     | RTC_XTALIN    | OSC1_IN            | 0        | I           | Z                       | Z                               | 0                      | VDDS_RTC /<br>VDDS_RTC       | Yes         | NA  | NA <sup>(2)</sup>            | LVCMOS        |
| A5                     | A4                     | RTC_XTALOUT   | OSC1_OUT           | 0        | 0           | Z <sup>(14)</sup>       | Z                               | 0                      | VDDS_RTC /<br>VDDS_RTC       | NA          | TBD | NA                           | LVCMOS        |
| A18                    | A17                    | SPI0_SCLK     | spi0_sclk          | 0        | I/O         | Z                       | Н                               | 7                      | VDDSHV6 /                    | Yes         | 6   | PU/PD                        | LVCMOS        |
|                        |                        |               | uart2_rxd          | 1        | I           |                         |                                 |                        | VDDSHV6                      |             |     |                              |               |
|                        |                        |               | I2C2_SDA           | 2        | I/OD        |                         |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | ehrpwm0A           | 3        | 0           |                         |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | pr1_uart0_cts_n    | 4        | I           | 1                       |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | pr1_edio_sof       | 5        | 0           | 1                       |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | EMU2               | 6        | I/O         | 1                       |                                 |                        |                              |             |     |                              |               |
|                        |                        |               | gpio0_2            | 7        | I/O         | 1                       |                                 |                        |                              |             |     |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3]        | MODE [4] |      | 1 | BALL RESET<br>REL. STATE | RESET REL. | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|--------------|------------------------|----------|------|---|--------------------------|------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| A17                    | A16                    | SPI0_CS0     | spi0_cs0               | 0        | I/O  | Z | Н                        | 7          | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | mmc2_sdwp              | 1        | ı    |   |                          |            | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |              | I2C1_SCL               | 2        | I/OD |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | ehrpwm0_synci          | 3        | ı    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | pr1_uart0_txd          | 4        | 0    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | pr1_edio_data_in1      | 5        | I    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | pr1_edio_data_out1     | 6        | 0    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | gpio0_5                | 7        | I/O  |   |                          |            |                              |             |                                 |                              |               |
| B16                    | C15                    | SPI0_CS1     | spi0_cs1               | 0        | I/O  | Z | Н                        | 7          | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | uart3_rxd              | 1        | I    |   |                          |            | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |              | eCAP1_in_PWM1_out      | 2        | I/O  |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | mmc0_pow               | 3        | 0    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | xdma_event_intr2       | 4        | ı    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | mmc0_sdcd              | 5        | ı    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | EMU4                   | 6        | I/O  |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | gpio0_6                | 7        | I/O  |   |                          |            |                              |             |                                 |                              |               |
| B18                    | B17                    | SPI0_D0      | spi0_d0                | 0        | I/O  | Z | Н                        | 7          | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | uart2_txd              | 1        | 0    |   |                          |            | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |              | I2C2_SCL               | 2        | I/OD |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | ehrpwm0B               | 3        | 0    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | pr1_uart0_rts_n        | 4        | 0    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | pr1_edio_latch_in      | 5        | ı    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | EMU3                   | 6        | I/O  |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | gpio0_3                | 7        | I/O  |   |                          |            |                              |             |                                 |                              |               |
| B17                    | B16                    | SPI0_D1      | spi0_d1                | 0        | I/O  | Z | Н                        | 7          | VDDSHV6 /                    | Yes         | 6                               | PU/PD                        | LVCMOS        |
|                        |                        |              | mmc1_sdwp              | 1        | ı    |   |                          |            | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |              | I2C1_SDA               | 2        | I/OD |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | ehrpwm0_tripzone_input | 3        | I    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | pr1_uart0_rxd          | 4        | I    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | pr1_edio_data_in0      | 5        | I    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | pr1_edio_data_out0     | 6        | 0    |   |                          |            |                              |             |                                 |                              |               |
|                        |                        |              | gpio0_4                | 7        | I/O  |   |                          |            |                              |             |                                 |                              |               |
| B14                    | A12                    | тск          | тск                    | 0        | I    | Н | Н                        | 0          | VDDSHV6 /<br>VDDSHV6         | Yes         | NA                              | PU/PD                        | LVCMOS        |
| B13                    | B11                    | TDI          | TDI                    | 0        | I    | Н | Н                        | 0          | VDDSHV6 /<br>VDDSHV6         | Yes         | NA                              | PU/PD                        | LVCMOS        |
| A14                    | A11                    | TDO          | TDO                    | 0        | 0    | Н | Н                        | 0          | VDDSHV6 /<br>VDDSHV6         | NA          | 4                               | PU/PD                        | LVCMOS        |
| C14                    | C11                    | TMS          | TMS                    | 0        | I    | Н | Н                        | 0          | VDDSHV6 /<br>VDDSHV6         | Yes         | NA                              | PU/PD                        | LVCMOS        |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3]     | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|--------------|---------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| A13                    | B10                    | TRSTn        | nTRST               | 0        | I           | L                       | L                               | 0                      | VDDSHV6 /<br>VDDSHV6         | Yes         | NA                              | PU/PD                        | LVCMOS        |
| F17                    | E16                    | UART0_TXD    | uart0_txd           | 0        | 0           | Z                       | Н                               | 7                      | VDDSHV6 /                    | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |              | spi1_cs1            | 1        | I/O         |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |              | dcan0_rx            | 2        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | I2C2_SCL            | 3        | I/OD        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | eCAP1_in_PWM1_out   | 4        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru1_pru_r30_15 | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru1_pru_r31_15 | 6        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_11            | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| F19                    | E18                    | UART0_CTSn   | uart0_ctsn          | 0        | I           | Z                       | Н                               | 7                      | VDDSHV6 /                    | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |              | uart4_rxd           | 1        | I           |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |              | dcan1_tx            | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | I2C1_SDA            | 3        | I/OD        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | spi1_d0             | 4        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | timer7              | 5        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_edc_sync0_out   | 6        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_8             | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| E19                    | E15                    | UART0_RXD    | uart0_rxd           | 0        | I           | Z                       | Н                               | 7                      | VDDSHV6 /                    | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |              | spi1_cs0            | 1        | I/O         |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |              | dcan0_tx            | 2        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | I2C2_SDA            | 3        | I/OD        |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | eCAP2_in_PWM2_out   | 4        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru1_pru_r30_14 | 5        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_pru1_pru_r31_14 | 6        | I           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_10            | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
| F18                    | E17                    | UART0_RTSn   | uart0_rtsn          | 0        | 0           | Z                       | Н                               | 7                      | VDDSHV6 /                    | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |              | uart4_txd           | 1        | 0           |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |              | dcan1_rx            | 2        | I           | 1                       |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | I2C1_SCL            | 3        | I/OD        | 1                       |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | spi1_d1             | 4        | I/O         | 1                       |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | spi1_cs0            | 5        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | pr1_edc_sync1_out   | 6        | 0           |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |              | gpio1_9             | 7        | I/O         |                         |                                 |                        |                              |             |                                 |                              |               |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2] | SIGNAL NAME [3]     | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9]       | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|--------------|---------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------------|-------------|---------------------------------|------------------------------|---------------|
| C19                    | D15                    | UART1_TXD    | uart1_txd           | 0        | 0           | Z                       | Н                               | 7                      | VDDSHV6 /                          | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |              | mmc2_sdwp           | 1        | I           |                         |                                 |                        | VDDSHV6                            |             |                                 |                              |               |
|                        |                        |              | dcan1_rx            | 2        | I           |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | I2C1_SCL            | 3        | I/OD        |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | pr1_uart0_txd       | 5        | 0           |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | pr1_pru0_pru_r31_16 | 6        | I           |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | gpio0_15            | 7        | I/O         |                         |                                 |                        |                                    |             |                                 |                              |               |
| D18                    | D16                    | UART1_RXD    | uart1_rxd           | 0        | I           | Z                       | Н                               | 7                      | VDDSHV6 /                          | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |              | mmc1_sdwp           | 1        | ı           |                         |                                 |                        | VDDSHV6                            |             |                                 |                              |               |
|                        |                        |              | dcan1_tx            | 2        | 0           |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | I2C1_SDA            | 3        | I/OD        |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | pr1_uart0_rxd       | 5        | ı           |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | pr1_pru1_pru_r31_16 | 6        | ı           |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | gpio0_14            | 7        | I/O         |                         |                                 |                        |                                    |             |                                 |                              |               |
| D19                    | D17                    | UART1_RTSn   | uart1_rtsn          | 0        | 0           | Z                       | Н                               | 7                      | VDDSHV6 /                          | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |              | timer5              | 1        | I/O         |                         |                                 |                        | VDDSHV6                            |             |                                 |                              |               |
|                        |                        |              | dcan0_rx            | 2        | ı           |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | I2C2_SCL            | 3        | I/OD        |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | spi1_cs1            | 4        | I/O         |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | pr1_uart0_rts_n     | 5        | 0           |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | pr1_edc_latch1_in   | 6        | I           |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | gpio0_13            | 7        | I/O         |                         |                                 |                        |                                    |             |                                 |                              |               |
| E17                    | D18                    | UART1_CTSn   | uart1_ctsn          | 0        | ı           | Z                       | Н                               | 7                      | VDDSHV6 /                          | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |              | timer6              | 1        | I/O         |                         |                                 |                        | VDDSHV6                            |             |                                 |                              |               |
|                        |                        |              | dcan0_tx            | 2        | 0           |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | I2C2_SDA            | 3        | I/OD        |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | spi1_cs0            | 4        | I/O         |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | pr1_uart0_cts_n     | 5        | I           |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | pr1_edc_latch0_in   | 6        | I           |                         |                                 |                        |                                    |             |                                 |                              |               |
|                        |                        |              | gpio0_12            | 7        | I/O         |                         |                                 |                        |                                    |             |                                 |                              |               |
| T18                    | M15                    | USB0_CE      | USB0_CE             | 0        | A           | Z                       | Z                               | 0                      | VDDA*_USB0 /<br>VDDA*_USB0<br>(16) | TBD         | TBD                             | TBD                          | Analog        |
| T19                    | P15                    | USB0_VBUS    | USB0_VBUS           | 0        | A           | Z                       | Z                               | 0                      | VDDA*_USB0 /<br>VDDA*_USB0<br>(16) | TBD         | TBD                             | TBD                          | Analog        |
| U18                    | N18                    | USB0_DM      | USB0_DM             | 0        | A           | Z                       | Z                               | 0 (5)                  | VDDA*_USB0 /<br>VDDA*_USB0         | TBD         | TBD                             | TBD                          | Analog        |
| G16                    | F16                    | USB0_DRVVBUS | USB0_DRVVBUS        | 0        | 0           | L                       | 0(PD)                           | 0                      | VDDSHV6 /                          | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |              | gpio0_18            | 7        | I/O         | 1                       |                                 |                        | VDDSHV6                            |             |                                 |                              |               |



| ZCE BALL<br>NUMBER [1]               | ZCZ BALL<br>NUMBER [1]                            | PIN NAME [2]      | SIGNAL NAME [3]   | MODE [4] | TYPE | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9]       | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|--------------------------------------|---------------------------------------------------|-------------------|-------------------|----------|------|-------------------------|--------------------------|------------------------|------------------------------------|-------------|---------------------------------|------------------------------|---------------|
| V19                                  | P16                                               | USB0_ID           | USB0_ID           | 0        | A    | Z                       | Z                        | 0                      | VDDA*_USB0 /<br>VDDA*_USB0<br>(16) | TBD         | TBD                             | TBD                          | Analog        |
| U19                                  | N17                                               | USB0_DP           | USB0_DP           | 0        | A    | Z                       | Z                        | 0 (5)                  | VDDA*_USB0 /<br>VDDA*_USB0         | TBD         | TBD                             | TBD                          | Analog        |
| NA                                   | P18                                               | USB1_CE           | USB1_CE           | 0        | A    | Z                       | Z                        | 0                      | NA /<br>VDDA*_USB1                 | TBD         | TBD                             | TBD                          | Analog        |
| NA                                   | P17                                               | USB1_ID           | USB1_ID           | 0        | A    | Z                       | Z                        | 0                      | NA /<br>VDDA*_USB1                 | TBD         | TBD                             | TBD                          | Analog        |
| NA                                   | T18                                               | USB1_VBUS         | USB1_VBUS         | 0        | A    | Z                       | Z                        | 0                      | NA /<br>VDDA*_USB1                 | TBD         | TBD                             | TBD                          | Analog        |
| NA                                   | R17                                               | USB1_DP           | USB1_DP           | 0        | A    | Z                       | Z                        | 0 (6)                  | NA /<br>VDDA*_USB1                 | TBD         | TBD                             | TBD                          | Analog        |
| NA                                   | F15                                               | USB1_DRVVBUS      | USB1_DRVVBUS      | 0        | 0    | L                       | 0(PD)                    | 0                      | NA / VDDSHV6                       | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                                      |                                                   |                   | gpio3_13          | 7        | I/O  |                         |                          |                        |                                    |             |                                 |                              |               |
| NA                                   | R18                                               | USB1_DM           | USB1_DM           | 0        | A    | Z                       | Z                        | 0 (6)                  | NA /<br>VDDA*_USB1                 | TBD         | TBD                             | TBD                          | Analog        |
| R17                                  | N16                                               | VDDA1P8V_USB0     | VDDA1P8V_USB0     | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| NA                                   | R16                                               | VDDA1P8V_USB1     | VDDA1P8V_USB1     | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| R18                                  | N15                                               | VDDA3P3V_USB0     | VDDA3P3V_USB0     | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| NA                                   | R15                                               | VDDA3P3V_USB1     | VDDA3P3V_USB1     | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| D7                                   | D8                                                | VDDA_ADC          | VDDA_ADC          | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| D12, F16,<br>M16, T6, T14            | E6, E14, F9,<br>K13, N6, P9,<br>P14               | VDDS              | VDDS              | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| R8, R9, R11,<br>R12, R13             | P7, P8                                            | VDDSHV1           | VDDSHV1           | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| NA                                   | P10, P11                                          | VDDSHV2           | VDDSHV2           | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| NA                                   | P12, P13                                          | VDDSHV3           | VDDSHV3           | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| G15, H14,<br>H15                     | H14, J14                                          | VDDSHV4           | VDDSHV4           | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| M14, M15,<br>N15                     | K14, L14                                          | VDDSHV5           | VDDSHV5           | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| E11, E12,<br>E13, F14, P6,<br>R7     | E10, E11,<br>E12, E13,<br>F14, G14, N5,<br>P5, P6 | VDDSHV6           | VDDSHV6           | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| G5, H5, H6,<br>K4, K5, M5,<br>M6, N5 | E5, F5, G5,<br>H5, J5, K5, L5                     | VDDS_DDR          | VDDS_DDR          | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| U10                                  | R11                                               | VDDS_OSC          | VDDS_OSC          | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| T8                                   | R10                                               | VDDS_PLL_CORE_LCD | VDDS_PLL_CORE_LCD | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |
| C5                                   | E7                                                | VDDS_PLL_DDR      | VDDS_PLL_DDR      | NA       | PWR  |                         |                          |                        |                                    |             |                                 |                              |               |



|                                                                                                                                               |                                                                                                                                                                                                 |                   | Table 2-7. Dali Cilaracte |          | <b>'</b>    | - uu = 0.               |                                 | ,00, (00               |                              |             |                                 |                              |               |
|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------|----------|-------------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| ZCE BALL<br>NUMBER [1]                                                                                                                        | ZCZ BALL<br>NUMBER [1]                                                                                                                                                                          | PIN NAME [2]      | SIGNAL NAME [3]           | MODE [4] | TYPE<br>[5] | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
| H16                                                                                                                                           | H15                                                                                                                                                                                             | VDDS_PLL_MPU      | VDDS_PLL_MPU              | NA       | PWR         |                         |                                 |                        |                              |             |                                 |                              |               |
| C6                                                                                                                                            | D7                                                                                                                                                                                              | VDDS_RTC          | VDDS_RTC                  | NA       | PWR         |                         |                                 |                        |                              |             |                                 |                              |               |
| C10                                                                                                                                           | E9                                                                                                                                                                                              | VDDS_SRAM_CORE_BG | VDDS_SRAM_CORE_BG         | NA       | PWR         |                         |                                 |                        |                              |             |                                 |                              |               |
| C12                                                                                                                                           | D10                                                                                                                                                                                             | VDDS_SRAM_MPU_BB  | VDDS_SRAM_MPU_BB          | NA       | PWR         |                         |                                 |                        |                              |             |                                 |                              |               |
| G11, H7, H8,<br>H12, H13, J7,<br>J8, J12, J13,<br>K15, K16, L7,<br>L8, L12, L13,<br>M7, M8, M12,                                              | K8, K12, L6,<br>L7, L8, L9,<br>M11, M13.                                                                                                                                                        | VDD_CORE          | VDD_CORE                  | NA       | PWR         |                         |                                 |                        |                              |             |                                 |                              |               |
| NA                                                                                                                                            | F10, F11,<br>F12, F13,<br>G13, H13,<br>J13                                                                                                                                                      | VDD_MPU           | VDD_MPU                   | NA       | PWR         |                         |                                 |                        |                              |             |                                 |                              |               |
| NA                                                                                                                                            | A2                                                                                                                                                                                              | VDD_MPU_MON       | VDD_MPU_MON               | NA       |             |                         |                                 |                        |                              |             |                                 |                              |               |
| R5                                                                                                                                            | M5                                                                                                                                                                                              | VPP               | VPP                       | NA       | PWR         |                         |                                 |                        |                              |             |                                 |                              |               |
| B9                                                                                                                                            | A9                                                                                                                                                                                              | VREFN             | VREFN                     | 0        | AP          | Z                       | Z                               | 0                      | VDDA_ADC /<br>VDDA_ADC       | NA          | NA                              | NA                           | Analog        |
| A9                                                                                                                                            | B9                                                                                                                                                                                              | VREFP             | VREFP                     | 0        | AP          | Z                       | Z                               | 0                      | VDDA_ADC /<br>VDDA_ADC       | NA          | NA                              | NA                           | Analog        |
| F8, F12, F13,<br>G8, G12, H9,<br>H10, H11, J5,<br>J6, J9, J11,<br>J14, J15, K8,<br>K9, K11, K12,<br>L5, L6, L9,<br>L11, L14, L15,<br>M9, M10, | G8, G9, G11,<br>G12, H6, H7,<br>H8, H9, H10,<br>H12, J6, J7,<br>J8, J9, J10,<br>J11, K7, K9,<br>K10, K11,<br>L10, L11, L12,<br>L13, M6, M7,<br>M8, M9, M10,<br>M12, N7,<br>N10, N11, V1,<br>V18 | vss               | VSS                       | NA       | GND         |                         |                                 |                        |                              |             |                                 |                              |               |
| D8                                                                                                                                            | E8                                                                                                                                                                                              | VSSA_ADC          | VSSA_ADC                  | NA       | GND         |                         |                                 |                        |                              |             |                                 |                              |               |
| P16                                                                                                                                           | M14, N14                                                                                                                                                                                        | VSSA_USB          | VSSA_USB                  | NA       | GND         |                         |                                 |                        |                              |             |                                 |                              |               |
| V11                                                                                                                                           | V11                                                                                                                                                                                             | VSS_OSC           | VSS_OSC                   | NA       | Α           |                         |                                 |                        |                              |             |                                 |                              |               |
| NA                                                                                                                                            | A5                                                                                                                                                                                              | VSS_RTC           | VSS_RTC                   | NA       | GND         |                         |                                 |                        |                              |             |                                 |                              |               |
| A16                                                                                                                                           | A10                                                                                                                                                                                             | WARMRSTn          | nRESETIN_OUT              | 0        | I/OD        | 0                       | 0                               | 0                      | VDDSHV6 /<br>VDDSHV6         | Yes         | 4                               | PU/PD                        | LVCMOS        |



| ZCE BALL<br>NUMBER [1] | ZCZ BALL<br>NUMBER [1] | PIN NAME [2]     | SIGNAL NAME [3]     | MODE [4] | TYPE | BALL RESET<br>STATE [6] | BALL RESET<br>REL. STATE<br>[7] | RESET REL.<br>MODE [8] | ZCE POWER /<br>ZCZ POWER [9] | HYS<br>[10] | BUFFER<br>STRENGTH<br>(mA) [11] | PULLUP<br>/DOWN TYPE<br>[12] | I/O CELL [13] |
|------------------------|------------------------|------------------|---------------------|----------|------|-------------------------|---------------------------------|------------------------|------------------------------|-------------|---------------------------------|------------------------------|---------------|
| C15                    | A15                    | XDMA_EVENT_INTR0 | xdma_event_intr0    | 0        | I    | Z <sup>(8)</sup>        | (7)                             | (4)                    | VDDSHV6 /                    | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |                  | timer4              | 2        | I/O  |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                  | clkout1             | 3        | 0    |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                  | spi1_cs1            | 4        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                  | pr1_pru1_pru_r31_16 | 5        | I    |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                  | EMU2                | 6        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                  | gpio0_19            | 7        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
| B15                    | D14                    | XDMA_EVENT_INTR1 | xdma_event_intr1    | 0        | I    | Z                       | L                               | 7                      | VDDSHV6 /                    | Yes         | 4                               | PU/PD                        | LVCMOS        |
|                        |                        |                  | tclkin              | 2        | I    |                         |                                 |                        | VDDSHV6                      |             |                                 |                              |               |
|                        |                        |                  | clkout2             | 3        | 0    |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                  | timer7              | 4        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                  | pr1_pru0_pru_r31_16 | 5        | I    |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                  | EMU3                | 6        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
|                        |                        |                  | gpio0_20            | 7        | I/O  |                         |                                 |                        |                              |             |                                 |                              |               |
| W11                    | V10                    | XTALIN           | OSC0_IN             | 0        | I    | Z                       | Z                               | 0                      | VDDS_OSC /<br>VDDS_OSC       | Yes         | NA                              | PD <sup>(1)</sup>            | LVCMOS        |
| W12                    | U11                    | XTALOUT          | OSC0_OUT            | 0        | 0    | (15)                    |                                 | 0                      | VDDS_OSC /<br>VDDS_OSC       | NA          | TBD                             | NA                           | LVCMOS        |

- (1) A internal 15 kohm pull down is turned on when the oscillator is disabled. The oscillator is enabled by default after power is applied.
- (2) An external pull-down resistor should be connected to this terminal to minmize leakage current when not using the oscillator.
- (3) LCD\_DATA[15:0] terminals are respectively SYSBOOT[15:0] inputs, latched on the rising edge of PWRONRSTn.
- (4) Reset Release Mode = 7 if sysboot[5] is low. Mode = 3 if sysboot[5] is high.
- (5) The internal USB PHY can be configured to multiplex the UART2\_TX or UART2\_RX signals to this terminal. For more details refer to USB GPIO Details section of the TRM.
- (6) The internal USB PHY can be configured to multiplex the UART3 TX or UART3 RX signals to this terminal. For more details refer to USB GPIO Details section of the TRM.
- (7) This terminal has an internal pull-down that remains on after reset is released if sysboot[5] is low on the rising edge or PWRONRSTn. This terminal will initially be driven low after reset is released if sysboot[5] is high on the rising edge or PWRONRSTn, then it begins to toggle at the same frequency of the XTALIN terminal.
- (8) This terminal has an internal pull-down turned on while reset is asserted.
- (9) This terminal is a analog input used to set the switching threshold of the DDR input buffers to (VDDS\_DDR / 2).
- (10) This terminal is a analog passive signal that connects to an external 49.9 ohm 1%, 20mW reference resistor which is used to calibrate the DDR input/output buffers.
- (11) This terminal is analog input that may also be configured as an open-drain output.
- (12) This terminal is analog input that may also be configured as an open-source or open-drain output.
- (13) This terminal is analog input that may also be configured as an open-source output.
- (14) This terminal is high-Z when the oscillator is diasabled. This terminal is driven high if RTC\_XTALIN is less than VIL, driven low if RTC\_XTALIN is greater than VIH, and driven to a unknown value if RTC\_XTALIN is between VIL and VIH when the oscillator is enabled. The oscillator is disabled by default after power is applied.
- (15) This terminal is high-Z when the oscillator is diasabled. This terminal is driven high if XTALIN is less than VIL, driven low if XTALIN is greater than VIH, and driven to a unknown value if XTALIN is between VIL and VIH when the oscillator is enabled. The oscillator is enabled by default after power is applied.
- (16) This terminal requires two power supplies, VDDA3P3v\_USB0 and VDDA1P8v\_USB0. The "\*" character in the power supply name is a wild card that represents "3P3v" and "1P8v".

47



(17) This terminal requires two power supplies, VDDA3P3v\_USB1 and VDDA1P8v\_USB1. The "\*" character in the power supply name is a wild card that represents "3P3v" and "1P8v".



# 2.3 Signal Description

The AM335x device contains many peripheral interfaces. In order to reduce package size and cost while maintaining maximum functionality, many of the AM335x terminals can multiplex up to eight signal functions. Although there are many combinations of pin multiplexing that are possible, only a certain number of sets, called IO sets, are valid due to timing limitations. These valid IO sets were carefully chosen to provide many possible application scenarios for the user.

Texas Instruments has developed a Windows application called Pin Mux Utility that helps a system designer select the appropriate pin-multiplexing configuration for their AM335x-based product design. This tool provides a way to select valid IO sets of specific peripheral interfaces to ensure that the pin-multiplexing configuration selected for a design only uses valid IO sets supported by the AM335x device.



ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

(1) SIGNAL NAME: The signal name

(2) **DESCRIPTION:** Description of the signal

(3) TYPE: Ball type for this specific function:

I = Input

- O = Output

- I/O = Input/Output

D = Open drain

DS = Differential

- A = Analog

(4) BALL: Package ball location

## **Table 2-8. ADC Signals Description**

| SIGNAL NAME [1] | DESCRIPTION [2]                          | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|------------------------------------------|----------|--------------|--------------|
| AIN0            | Analog Input/Output                      | Α        | B8           | B6           |
| AIN1            | Analog Input/Output                      | Α        | A11          | C7           |
| AIN2            | Analog Input/Output                      | Α        | A8           | B7           |
| AIN3            | Analog Input/Output                      | Α        | B11          | A7           |
| AIN4            | Analog Input/Output                      | Α        | C8           | C8           |
| AIN5            | Analog Input/Output                      | Α        | B12          | B8           |
| AIN6            | Analog Input/Output                      | Α        | A10          | A8           |
| AIN7            | Analog Input/Output                      | Α        | A12          | C9           |
| VREFN           | Analog Reference Input Negative Terminal | AP       | B9           | A9           |
| VREFP           | Analog Reference Input Positive Terminal | AP       | A9           | B9           |

## Table 2-9. Debug Subsystem Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]              | TYPE<br>[3] | ZCE BALL [4] | ZCZ BALL [4]  |
|-----------------|------------------------------|-------------|--------------|---------------|
| EMU0            | MISC EMULATION PIN           | I/O         | A15          | C14           |
| EMU1            | MISC EMULATION PIN           | I/O         | D14          | B14           |
| EMU2            | MISC EMULATION PIN           | I/O         | A18, C15     | A15, A17, C13 |
| EMU3            | MISC EMULATION PIN           | I/O         | B15, B18     | B17, D13, D14 |
| EMU4            | MISC EMULATION PIN           | I/O         | B16, U17     | A14, C15, T13 |
| nTRST           | JTAG TEST RESET (ACTIVE LOW) | 1           | A13          | B10           |
| TCK             | JTAG TEST CLOCK              | 1           | B14          | A12           |
| TDI             | JTAG TEST DATA INPUT         | 1           | B13          | B11           |
| TDO             | JTAG TEST DATA OUTPUT        | 0           | A14          | A11           |
| TMS             | JTAG TEST MODE SELECT        | 1           | C14          | C11           |

## **Table 2-10. ECAT Signals Description**

| SIGNAL NAME [1]   | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-------------------|-----------------|----------|--------------|--------------|
| pr1_edc_latch0_in | Data In         | I        | E17          | D18          |
| pr1_edc_latch1_in | Data In         | I        | D19          | D17          |
| pr1_edc_sync0_out | Data Out        | 0        | F19          | E18          |
| pr1_edc_sync1_out | Data Out        | 0        | F18          | E17          |
| pr1_edio_data_in0 | Data In         | I        | B17          | B16          |
| pr1_edio_data_in1 | Data In         | I        | A17          | A16          |
| pr1_edio_data_in2 | Data In         | I        | U7           | U5           |
| pr1_edio_data_in3 | Data In         | I        | T7           | R5           |
| pr1_edio_data_in4 | Data In         | I        | W5           | V5           |
| pr1_edio_data_in5 | Data In         | 1        | W7           | R6           |



# Table 2-10. ECAT Signals Description (continued)

| SIGNAL NAME [1]    | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|--------------------|-----------------|----------|--------------|--------------|
| pr1_edio_data_in6  | Data In         | 1        | V14, V3      | T3, U9       |
| pr1_edio_data_in7  | Data In         | 1        | U15, U3      | T4, V9       |
| pr1_edio_data_out0 | Data Out        | 0        | B17          | B16          |
| pr1_edio_data_out1 | Data Out        | 0        | A17          | A16          |
| pr1_edio_data_out2 | Data Out        | 0        | U7           | U5           |
| pr1_edio_data_out3 | Data Out        | 0        | T7           | R5           |
| pr1_edio_data_out4 | Data Out        | 0        | W5           | V5           |
| pr1_edio_data_out5 | Data Out        | 0        | W7           | R6           |
| pr1_edio_data_out6 | Data Out        | 0        | V14, V3      | T3, U9       |
| pr1_edio_data_out7 | Data Out        | 0        | U15, U3      | T4, V9       |
| pr1_edio_latch_in  | Latch In        | 1        | B18          | B17          |
| pr1_edio_sof       | Start of Frame  | 0        | A18          | A17          |

# Table 2-11. LCD Controller Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]                | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|--------------------------------|----------|--------------|--------------|
| lcd_ac_bias_en  | LCD AC bias enable chip select | 0        | W7           | R6           |
| lcd_data0       | LCD data bus                   | I/O      | U1           | R1           |
| lcd_data1       | LCD data bus                   | I/O      | U2           | R2           |
| lcd_data10      | LCD data bus                   | I/O      | U5           | U3           |
| lcd_data11      | LCD data bus                   | I/O      | V5           | U4           |
| lcd_data12      | LCD data bus                   | I/O      | V6           | V2           |
| lcd_data13      | LCD data bus                   | I/O      | U6           | V3           |
| lcd_data14      | LCD data bus                   | I/O      | W6           | V4           |
| lcd_data15      | LCD data bus                   | I/O      | V7           | T5           |
| lcd_data16      | LCD data bus                   | 0        | V17          | U13          |
| lcd_data17      | LCD data bus                   | 0        | W17          | V13          |
| lcd_data18      | LCD data bus                   | 0        | T13          | R12          |
| lcd_data19      | LCD data bus                   | 0        | U13          | T12          |
| lcd_data2       | LCD data bus                   | I/O      | V1           | R3           |
| lcd_data20      | LCD data bus                   | 0        | U12          | U12          |
| lcd_data21      | LCD data bus                   | 0        | T12          | T11          |
| lcd_data22      | LCD data bus                   | 0        | W16          | T10          |
| lcd_data23      | LCD data bus                   | 0        | V15          | U10          |
| lcd_data3       | LCD data bus                   | I/O      | V2           | R4           |
| lcd_data4       | LCD data bus                   | I/O      | W2           | T1           |
| lcd_data5       | LCD data bus                   | I/O      | W3           | T2           |
| lcd_data6       | LCD data bus                   | I/O      | V3           | T3           |
| lcd_data7       | LCD data bus                   | I/O      | U3           | T4           |
| lcd_data8       | LCD data bus                   | I/O      | V4           | U1           |
| lcd_data9       | LCD data bus                   | I/O      | W4           | U2           |
| lcd_hsync       | LCD Horizontal Sync            | 0        | T7           | R5           |
| lcd_memory_clk  | LCD MCLK                       | 0        | L19, V16     | J17, V12     |
| lcd_pclk        | LCD pixel clock                | 0        | W5           | V5           |
| lcd_vsync       | LCD Vertical Sync              | 0        | U7           | U5           |



## 2.3.1 External Memory Interfaces

Table 2-12. External Memory Interfaces/DDR Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]                               | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-----------------------------------------------|----------|--------------|--------------|
| ddr_a0          | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | F3           | F3           |
| ddr_a1          | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | J2           | H1           |
| ddr_a10         | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | E2           | F4           |
| ddr_a11         | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | G4           | F2           |
| ddr_a12         | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | F4           | E3           |
| ddr_a13         | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | H1           | H3           |
| ddr_a14         | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | H3           | H4           |
| ddr_a15         | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | E3           | D3           |
| ddr_a2          | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | D1           | E4           |
| ddr_a3          | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | B3           | C3           |
| ddr_a4          | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | E5           | C2           |
| ddr_a5          | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | A2           | B1           |
| ddr_a6          | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | B1           | D5           |
| ddr_a7          | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | D2           | E2           |
| ddr_a8          | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | C3           | D4           |
| ddr_a9          | DDR SDRAM ROW/COLUMN ADDRESS                  | 0        | B2           | C1           |
| ddr_ba0         | DDR SDRAM BANK ADDRESS                        | 0        | A3           | C4           |
| ddr_ba1         | DDR SDRAM BANK ADDRESS                        | 0        | E1           | E1           |
| ddr_ba2         | DDR SDRAM BANK ADDRESS                        | 0        | B4           | B3           |
| ddr_casn        | DDR SDRAM COLUMN ADDRESS STROBE. (ACTIVE LOW) | 0        | F1           | F1           |
| ddr_ck          | DDR SDRAM CLOCK (Differential+)               | 0        | C2           | D2           |
| ddr_cke         | DDR SDRAM CLOCK ENABLE                        | 0        | G3           | G3           |
| ddr_csn0        | DDR SDRAM CHIP SELECT                         | 0        | H2           | H2           |
| ddr_d0          | DDR SDRAM DATA                                | I/O      | N4           | M3           |
| ddr_d1          | DDR SDRAM DATA                                | I/O      | P4           | M4           |
| ddr_d10         | DDR SDRAM DATA                                | I/O      | M3           | K2           |
| ddr_d11         | DDR SDRAM DATA                                | I/O      | M4           | K3           |
| ddr_d12         | DDR SDRAM DATA                                | I/O      | M2           | K4           |
| ddr_d13         | DDR SDRAM DATA                                | I/O      | M1           | L3           |
| ddr d14         | DDR SDRAM DATA                                | I/O      | N2           | L4           |
| ddr_d15         | DDR SDRAM DATA                                | I/O      | N1           | M1           |
| ddr_d2          | DDR SDRAM DATA                                | I/O      | P2           | N1           |
| ddr_d3          | DDR SDRAM DATA                                | I/O      | P1           | N2           |
| ddr_d4          | DDR SDRAM DATA                                | I/O      | P3           | N3           |
| ddr_d5          | DDR SDRAM DATA                                | I/O      | T1           | N4           |
| ddr_d6          | DDR SDRAM DATA                                | I/O      | T2           | P3           |
| ddr_d7          | DDR SDRAM DATA                                | I/O      | R3           | P4           |
| ddr_d8          | DDR SDRAM DATA                                | I/O      | K2           | J1           |
| ddr_d9          | DDR SDRAM DATA                                | I/O      | K1           | K1           |
| ddr_dqm0        | DDR WRITE ENABLE / DATA MASK FOR DATA[7:0]    | 0        | N3           | M2           |
| ddr_dqm1        | DDR WRITE ENABLE / DATA MASK FOR DATA[15:8]   | 0        | K3           | J2           |
| ddr_dqs0        | DDR DATA STROBE FOR DATA[7:0] (Differential+) | I/O      | R1           | P1           |



# Table 2-12. External Memory Interfaces/DDR Signals Description (continued)

| SIGNAL NAME [1] | DESCRIPTION [2]                                | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|------------------------------------------------|----------|--------------|--------------|
| ddr_dqs1        | DDR DATA STROBE FOR DATA[15:8] (Differential+) | I/O      | L1           | L1           |
| ddr_dqsn0       | DDR DATA STROBE FOR DATA[7:0] (Differential-)  | I/O      | R2           | P2           |
| ddr_dqsn1       | DDR DATA STROBE FOR DATA[15:8] (Differential-) | I/O      | L2           | L2           |
| ddr_nck         | DDR SDRAM CLOCK (Differential-)                | 0        | C1           | D1           |
| ddr_odt         | ODT                                            | 0        | G1           | G1           |
| ddr_rasn        | DDR SDRAM ROW ADDRESS STROBE (ACTIVE LOW)      | 0        | F2           | G4           |
| ddr_resetn      | DDR3 resetn                                    | 0        | G2           | G2           |
| ddr_vref        | Voltage Reference                              | AP       | H4           | J4           |
| ddr_vtp         | VTP Compensation pin                           | I        | J1           | J3           |
| ddr_wen         | DDR SDRAM WRITE ENABLE (ACTIVE LOW)            | 0        | A4           | B2           |

Table 2-13. External Memory Interfaces/General Purpose Memory Controller Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]     | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|---------------------|----------|--------------|--------------|
| gpmc_a0         | GPMC Address        | 0        | U1           | R1, R13      |
| gpmc_a1         | GPMC Address        | 0        | U2           | R2, V14      |
| gpmc_a10        | GPMC Address        | 0        | W5           | T16, V5      |
| gpmc_a11        | GPMC Address        | 0        | W7           | R6, V17      |
| gpmc_a12        | GPMC Address        | 0        | V4           | U1           |
| gpmc_a13        | GPMC Address        | 0        | W4           | U2           |
| gpmc_a14        | GPMC Address        | 0        | U5           | U3           |
| gpmc_a15        | GPMC Address        | 0        | V5           | U4           |
| gpmc_a16        | GPMC Address        | 0        | V6           | R13, V2      |
| gpmc_a17        | GPMC Address        | 0        | U6           | V14, V3      |
| gpmc_a18        | GPMC Address        | 0        | W6           | U14, V4      |
| gpmc_a19        | GPMC Address        | 0        | V7           | T14, T5      |
| gpmc_a2         | GPMC Address        | 0        | V1           | R3, U14      |
| gpmc_a20        | GPMC Address        | 0        | H19          | F17, R14     |
| gpmc_a21        | GPMC Address        | 0        | H18          | F18, V15     |
| gpmc_a22        | GPMC Address        | 0        | H17          | G15, U15     |
| gpmc_a23        | GPMC Address        | 0        | G18          | G16, T15     |
| gpmc_a24        | GPMC Address        | 0        | G19          | G17, V16     |
| gpmc_a25        | GPMC Address        | 0        | G17          | G18, U16     |
| gpmc_a26        | GPMC Address        | 0        | NA           | T16          |
| gpmc_a27        | GPMC Address        | 0        | NA           | V17          |
| gpmc_a3         | GPMC Address        | 0        | V2           | R4, T14      |
| gpmc_a4         | GPMC Address        | 0        | W2           | R14, T1      |
| gpmc_a5         | GPMC Address        | 0        | W3           | T2, V15      |
| gpmc_a6         | GPMC Address        | 0        | V3           | T3, U15      |
| gpmc_a7         | GPMC Address        | 0        | U3           | T15, T4      |
| gpmc_a8         | GPMC Address        | 0        | U7           | U5, V16      |
| gpmc_a9         | GPMC Address        | 0        | T7           | R5, U16      |
| gpmc_ad0        | GPMC Address & Data | I/O      | W10          | U7           |
| gpmc_ad1        | GPMC Address & Data | I/O      | V9           | V7           |



# Table 2-13. External Memory Interfaces/General Purpose Memory Controller Signals Description (continued)

| SIGNAL NAME [1] | DESCRIPTION [2]                           | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-------------------------------------------|----------|--------------|--------------|
| gpmc_ad10       | GPMC Address & Data                       | I/O      | T12          | T11          |
| gpmc_ad11       | GPMC Address & Data                       | I/O      | U12          | U12          |
| gpmc_ad12       | GPMC Address & Data                       | I/O      | U13          | T12          |
| gpmc_ad13       | GPMC Address & Data                       | I/O      | T13          | R12          |
| gpmc_ad14       | GPMC Address & Data                       | I/O      | W17          | V13          |
| gpmc_ad15       | GPMC Address & Data                       | I/O      | V17          | U13          |
| gpmc_ad2        | GPMC Address & Data                       | I/O      | V12          | R8           |
| gpmc_ad3        | GPMC Address & Data                       | I/O      | W13          | T8           |
| gpmc_ad4        | GPMC Address & Data                       | I/O      | V13          | U8           |
| gpmc_ad5        | GPMC Address & Data                       | I/O      | W14          | V8           |
| gpmc_ad6        | GPMC Address & Data                       | I/O      | U14          | R9           |
| gpmc_ad7        | GPMC Address & Data                       | I/O      | W15          | Т9           |
| gpmc_ad8        | GPMC Address & Data                       | I/O      | V15          | U10          |
| gpmc_ad9        | GPMC Address & Data                       | I/O      | W16          | T10          |
| gpmc_advn_ale   | GPMC Address Valid / Address Latch Enable | 0        | V10          | R7           |
| gpmc_be0n_cle   | GPMC Byte Enable 0 / Command Latch Enable | 0        | V8           | T6           |
| gpmc_be1n       | GPMC Byte Enable 1                        | 0        | U15, V18     | U18, V9      |
| gpmc_clk        | GPMC Clock                                | I/O      | V14, V16     | U9, V12      |
| gpmc_csn0       | GPMC Chip Select                          | 0        | W8           | V6           |
| gpmc_csn1       | GPMC Chip Select                          | 0        | V14          | U9           |
| gpmc_csn2       | GPMC Chip Select                          | 0        | U15          | V9           |
| gpmc_csn3       | GPMC Chip Select                          | 0        | U17          | T13          |
| gpmc_csn4       | GPMC Chip Select                          | 0        | R15          | T17          |
| gpmc_csn5       | GPMC Chip Select                          | 0        | W18          | U17          |
| gpmc_csn6       | GPMC Chip Select                          | 0        | V18          | U18          |
| gpmc_dir        | GPMC Data Direction                       | 0        | V18          | U18          |
| gpmc_oen_ren    | GPMC Output / Read Enable                 | 0        | W9           | T7           |
| gpmc_wait0      | GPMC Wait 0                               | I        | R15          | T17          |
| gpmc_wait1      | GPMC Wait 1                               | I        | V16          | V12          |
| gpmc_wen        | GPMC Write Enable                         | 0        | U8           | U6           |
| gpmc_wpn        | GPMC Write Protect                        | 0        | W18          | U17          |



# 2.3.2 General Purpose IOs

Table 2-14. General Purpose IOs/GPIO0 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-----------------|----------|--------------|--------------|
| gpio0_0         | GPIO            | I/O      | P17          | M17          |
| gpio0_1         | GPIO            | I/O      | R19          | M18          |
| gpio0_10        | GPIO            | I/O      | W6           | V4           |
| gpio0_11        | GPIO            | I/O      | V7           | T5           |
| gpio0_12        | GPIO            | I/O      | E17          | D18          |
| gpio0_13        | GPIO            | I/O      | D19          | D17          |
| gpio0_14        | GPIO            | I/O      | D18          | D16          |
| gpio0_15        | GPIO            | I/O      | C19          | D15          |
| gpio0_16        | GPIO            | I/O      | M17          | J18          |
| gpio0_17        | GPIO            | I/O      | N18          | K15          |
| gpio0_18        | GPIO            | I/O      | G16          | F16          |
| gpio0_19        | GPIO            | I/O      | C15          | A15          |
| gpio0_2         | GPIO            | I/O      | A18          | A17          |
| gpio0_20        | GPIO            | I/O      | B15          | D14          |
| gpio0_21        | GPIO            | I/O      | M18          | K16          |
| gpio0_22        | GPIO            | I/O      | V15          | U10          |
| gpio0_23        | GPIO            | I/O      | W16          | T10          |
| gpio0_26        | GPIO            | I/O      | T12          | T11          |
| gpio0_27        | GPIO            | I/O      | U12          | U12          |
| gpio0_28        | GPIO            | I/O      | L18          | K17          |
| gpio0_29        | GPIO            | I/O      | K18          | H18          |
| gpio0_3         | GPIO            | I/O      | B18          | B17          |
| gpio0_30        | GPIO            | I/O      | R15          | T17          |
| gpio0_31        | GPIO            | I/O      | W18          | U17          |
| gpio0_4         | GPIO            | I/O      | B17          | B16          |
| gpio0_5         | GPIO            | I/O      | A17          | A16          |
| gpio0_6         | GPIO            | I/O      | B16          | C15          |
| gpio0_7         | GPIO            | I/O      | E18          | C18          |
| gpio0_8         | GPIO            | I/O      | V6           | V2           |
| gpio0_9         | GPIO            | I/O      | U6           | V3           |

Table 2-15. General Purpose IOs/GPIO1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-----------------|----------|--------------|--------------|
| gpio1_0         | GPIO            | I/O      | W10          | U7           |
| gpio1_1         | GPIO            | I/O      | V9           | V7           |
| gpio1_10        | GPIO            | I/O      | E19          | E15          |
| gpio1_11        | GPIO            | I/O      | F17          | E16          |
| gpio1_12        | GPIO            | I/O      | U13          | T12          |
| gpio1_13        | GPIO            | I/O      | T13          | R12          |
| gpio1_14        | GPIO            | I/O      | W17          | V13          |
| gpio1_15        | GPIO            | I/O      | V17          | U13          |
| gpio1_16        | GPIO            | I/O      | NA           | R13          |
| gpio1_17        | GPIO            | I/O      | NA           | V14          |
| gpio1_18        | GPIO            | I/O      | NA           | U14          |



## Table 2-15. General Purpose IOs/GPIO1 Signals Description (continued)

| SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-----------------|----------|--------------|--------------|
| gpio1_19        | GPIO            | I/O      | NA           | T14          |
| gpio1_2         | GPIO            | I/O      | V12          | R8           |
| gpio1_20        | GPIO            | I/O      | NA           | R14          |
| gpio1_21        | GPIO            | I/O      | NA           | V15          |
| gpio1_22        | GPIO            | I/O      | NA           | U15          |
| gpio1_23        | GPIO            | I/O      | NA           | T15          |
| gpio1_24        | GPIO            | I/O      | NA           | V16          |
| gpio1_25        | GPIO            | I/O      | NA           | U16          |
| gpio1_26        | GPIO            | I/O      | NA           | T16          |
| gpio1_27        | GPIO            | I/O      | NA           | V17          |
| gpio1_28        | GPIO            | I/O      | V18          | U18          |
| gpio1_29        | GPIO            | I/O      | W8           | V6           |
| gpio1_3         | GPIO            | I/O      | W13          | Т8           |
| gpio1_30        | GPIO            | I/O      | V14          | U9           |
| gpio1_31        | GPIO            | I/O      | U15          | V9           |
| gpio1_4         | GPIO            | I/O      | V13          | U8           |
| gpio1_5         | GPIO            | I/O      | W14          | V8           |
| gpio1_6         | GPIO            | I/O      | U14          | R9           |
| gpio1_7         | GPIO            | I/O      | W15          | Т9           |
| gpio1_8         | GPIO            | I/O      | F19          | E18          |
| gpio1_9         | GPIO            | I/O      | F18          | E17          |

# Table 2-16. General Purpose IOs/GPIO2 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-----------------|----------|--------------|--------------|
| gpio2_0         | GPIO            | I/O      | U17          | T13          |
| gpio2_1         | GPIO            | I/O      | V16          | V12          |
| gpio2_10        | GPIO            | I/O      | W2           | T1           |
| gpio2_11        | GPIO            | I/O      | W3           | T2           |
| gpio2_12        | GPIO            | I/O      | V3           | T3           |
| gpio2_13        | GPIO            | I/O      | U3           | T4           |
| gpio2_14        | GPIO            | I/O      | V4           | U1           |
| gpio2_15        | GPIO            | I/O      | W4           | U2           |
| gpio2_16        | GPIO            | I/O      | U5           | U3           |
| gpio2_17        | GPIO            | I/O      | V5           | U4           |
| gpio2_18        | GPIO            | I/O      | N17          | L17          |
| gpio2_19        | GPIO            | I/O      | N16          | L16          |
| gpio2_2         | GPIO            | I/O      | V10          | R7           |
| gpio2_20        | GPIO            | I/O      | P19          | L15          |
| gpio2_21        | GPIO            | I/O      | P18          | M16          |
| gpio2_22        | GPIO            | I/O      | U7           | U5           |
| gpio2_23        | GPIO            | I/O      | T7           | R5           |
| gpio2_24        | GPIO            | I/O      | W5           | V5           |
| gpio2_25        | GPIO            | I/O      | W7           | R6           |
| gpio2_26        | GPIO            | I/O      | H19          | F17          |
| gpio2_27        | GPIO            | I/O      | H18          | F18          |
| gpio2_28        | GPIO            | I/O      | H17          | G15          |



## Table 2-16. General Purpose IOs/GPIO2 Signals Description (continued)

| SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-----------------|----------|--------------|--------------|
| gpio2_29        | GPIO            | I/O      | G18          | G16          |
| gpio2_3         | GPIO            | I/O      | W9           | T7           |
| gpio2_30        | GPIO            | I/O      | G19          | G17          |
| gpio2_31        | GPIO            | I/O      | G17          | G18          |
| gpio2_4         | GPIO            | I/O      | U8           | U6           |
| gpio2_5         | GPIO            | I/O      | V8           | T6           |
| gpio2_6         | GPIO            | I/O      | U1           | R1           |
| gpio2_7         | GPIO            | I/O      | U2           | R2           |
| gpio2_8         | GPIO            | I/O      | V1           | R3           |
| gpio2_9         | GPIO            | I/O      | V2           | R4           |

## Table 2-17. General Purpose IOs/GPIO3 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-----------------|----------|--------------|--------------|
| gpio3_0         | GPIO            | I/O      | J19          | H16          |
| gpio3_1         | GPIO            | I/O      | J18          | H17          |
| gpio3_10        | GPIO            | I/O      | M19          | L18          |
| gpio3_13        | GPIO            | I/O      | NA           | F15          |
| gpio3_14        | GPIO            | I/O      | NA           | A13          |
| gpio3_15        | GPIO            | I/O      | NA           | B13          |
| gpio3_16        | GPIO            | I/O      | NA           | D12          |
| gpio3_17        | GPIO            | I/O      | NA           | C12          |
| gpio3_18        | GPIO            | I/O      | NA           | B12          |
| gpio3_19        | GPIO            | I/O      | NA           | C13          |
| gpio3_2         | GPIO            | I/O      | K19          | J15          |
| gpio3_20        | GPIO            | I/O      | NA           | D13          |
| gpio3_21        | GPIO            | I/O      | NA           | A14          |
| gpio3_3         | GPIO            | I/O      | K17          | J16          |
| gpio3_4         | GPIO            | I/O      | L19          | J17          |
| gpio3_5         | GPIO            | I/O      | C18          | C17          |
| gpio3_6         | GPIO            | I/O      | B19          | C16          |
| gpio3_7         | GPIO            | I/O      | A15          | C14          |
| gpio3_8         | GPIO            | I/O      | D14          | B14          |
| gpio3_9         | GPIO            | I/O      | N19          | K18          |



# 2.3.3 Miscellaneous

## Table 2-18. Miscellaneous/Miscellaneous Signals Description

| SIGNAL NAME [1]  | DESCRIPTION [2]                           | TYPE [3] | ZCE BALL [4]  | ZCZ BALL [4]  |
|------------------|-------------------------------------------|----------|---------------|---------------|
| clkout1          | Clock out1                                | 0        | C15           | A15           |
| clkout2          | Clock out2                                | 0        | B15           | D14           |
| ENZ_KALDO_1P8V   | Active low output enable for CAP_VDD_RTC  | I        | A7            | B4            |
| EXT_WAKEUP       | EXT_WAKEUP                                | I        | B5            | C5            |
| nNMI             | External Interrupt to ARM Cortext A8 core | I        | C17           | B18           |
| nRESETIN_OUT     | Chip Reset                                | I/OD     | A16           | A10           |
| OSC0_IN          | HF OSCILLATOR RECEIVER                    | I        | W11           | V10           |
| OSC0_OUT         | HF OSCILLATOR DRIVER                      | 0        | W12           | U11           |
| PMIC_POWER_EN    | PMIC_POWER_EN                             | 0        | C7            | C6            |
| porz             | Power on Reset                            | I        | E15           | B15           |
| tclkin           | Timer Clock In                            | I        | B15           | D14           |
| xdma_event_intr0 | External DMA Event or Interrupt 0         | I        | C15           | A15           |
| xdma_event_intr1 | External DMA Event or Interrupt 1         | I        | B15           | D14           |
| xdma_event_intr2 | External DMA Event or Interrupt 2         | I        | B16, E18, K18 | C15, C18, H18 |



#### 2.3.3.1 eCAP

## Table 2-19. eCAP/eCAP0 Signals Description

| SIGNAL NAME [1]   | DESCRIPTION [2]                                | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-------------------|------------------------------------------------|----------|--------------|--------------|
| eCAP0_in_PWM0_out | enhanced capture 0 input or Auxiliary PWM0 out | I/O      | E18          | C18          |

## Table 2-20. eCAP/eCAP1 Signals Description

| SIGNAL NAME [1]   | DESCRIPTION [2]                                | TYPE [3] | ZCE BALL [4]  | ZCZ BALL [4]  |
|-------------------|------------------------------------------------|----------|---------------|---------------|
| eCAP1_in_PWM1_out | enhanced capture 1 input or Auxiliary PWM1 out | I/O      | B16, B19, F17 | C15, C16, E16 |

## Table 2-21. eCAP/eCAP2 Signals Description

|   | SIGNAL NAME [1]  | DESCRIPTION [2]                                | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4]  |
|---|------------------|------------------------------------------------|----------|--------------|---------------|
| е | CAP2 in PWM2 out | enhanced capture 2 input or Auxiliary PWM2 out | I/O      | C18. E19     | C12, C17, E15 |

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012



#### 2.3.3.2 eHRPWM

## Table 2-22. eHRPWM/eHRPWM0 Signals Description

| SIGNAL NAME [1]        | DESCRIPTION [2]                                    | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4]     |
|------------------------|----------------------------------------------------|----------|--------------|------------------|
| ehrpwm0A               | eHRPWM0 A output.                                  | 0        | A18          | A13, A17         |
| ehrpwm0B               | eHRPWM0 B output.                                  | 0        | B18          | B13, B17         |
| ehrpwm0_synci          | Sync input to eHRPWM0 module from an external pin  | I        | A17          | A16, C12         |
| ehrpwm0_synco          | Sync Output from eHRPWM0 module to an external pin | 0        | U12, V2, W4  | R4, U12, U2, V14 |
| ehrpwm0_tripzone_input | eHRPWM0 trip zone input                            | I        | B17          | B16, D12         |

# Table 2-23. eHRPWM/eHRPWM1 Signals Description

| SIGNAL NAME [1]        | DESCRIPTION [2]         | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|------------------------|-------------------------|----------|--------------|--------------|
| ehrpwm1A               | eHRPWM1 A output.       | 0        | U5           | U14, U3      |
| ehrpwm1B               | eHRPWM1 B output.       | 0        | V5           | T14, U4      |
| ehrpwm1_tripzone_input | eHRPWM1 trip zone input | I        | V4           | R13, U1      |

## Table 2-24. eHRPWM/eHRPWM2 Signals Description

| SIGNAL NAME [1]        | DESCRIPTION [2]         | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|------------------------|-------------------------|----------|--------------|--------------|
| ehrpwm2A               | eHRPWM2 A output.       | 0        | U1, V15      | R1, U10      |
| ehrpwm2B               | eHRPWM2 B output.       | 0        | U2, W16      | R2, T10      |
| ehrpwm2_tripzone_input | eHRPWM2 trip zone input | I        | T12, V1      | R3, T11      |



#### 2.3.3.3 eQEP

## Table 2-25. eQEP/eQEP0 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]         | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-------------------------|----------|--------------|--------------|
| eQEP0A_in       | eQEP0A quadrature input | I        | M18          | B12, K16     |
| eQEP0B_in       | eQEP0B quadrature input | I        | L18          | C13, K17     |
| eQEP0_index     | eQEP0 index.            | I/O      | K17          | D13, J16     |
| eQEP0_strobe    | eQEP0 strobe.           | I/O      | P19          | A14, L15     |

## Table 2-26. eQEP/eQEP1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]         | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-------------------------|----------|--------------|--------------|
| eQEP1A_in       | eQEP1A quadrature input | I        | V6           | R14, V2      |
| eQEP1B_in       | eQEP1B quadrature input | I        | U6           | V15, V3      |
| eQEP1_index     | eQEP1 index.            | I/O      | W6           | U15, V4      |
| eQEP1_strobe    | eQEP1 strobe.           | I/O      | V7           | T15, T5      |

## Table 2-27. eQEP/eQEP2 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]         | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-------------------------|----------|--------------|--------------|
| eQEP2A_in       | eQEP2A quadrature input | I        | U13, W2      | T1, T12      |
| eQEP2B_in       | eQEP2B quadrature input | I        | T13, W3      | R12, T2      |
| eQEP2_index     | eQEP2 index.            | I/O      | V3, W17      | T3, V13      |
| eQEP2_strobe    | eQEP2 strobe.           | I/O      | U3, V17      | T4, U13      |

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012



#### 2.3.3.4 Timer

## Table 2-28. Timer/Timer4 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]               | TYPE [3] | ZCE BALL [4]          | ZCZ BALL [4]         |
|-----------------|-------------------------------|----------|-----------------------|----------------------|
| timer4          | Timer trigger event / PWM out | I/O      | C15, C18, K17,<br>V10 | A15, C17, J16,<br>R7 |

## Table 2-29. Timer/Timer5 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]               | TYPE [3] | ZCE BALL [4]         | ZCZ BALL [4]         |
|-----------------|-------------------------------|----------|----------------------|----------------------|
| timer5          | Timer trigger event / PWM out | I/O      | D19, H19, R19,<br>V8 | D17, F17, M18,<br>T6 |

## Table 2-30. Timer/Timer6 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]               | TYPE [3] | ZCE BALL [4]         | ZCZ BALL [4]         |
|-----------------|-------------------------------|----------|----------------------|----------------------|
| timer6          | Timer trigger event / PWM out | I/O      | E17, H18, P17,<br>U8 | D18, F18, M17,<br>U6 |

## Table 2-31. Timer/Timer7 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]               | TYPE [3] | ZCE BALL [4]         | ZCZ BALL [4]         |
|-----------------|-------------------------------|----------|----------------------|----------------------|
| timer7          | Timer trigger event / PWM out | I/O      | B15, B19, F19,<br>W9 | C16, D14, E18,<br>T7 |



# 2.3.4 PRU Subsystem

## Table 2-32. PRU Subsystem/MII0 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]         | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-------------------------|----------|--------------|--------------|
| pr1_mii0_col    | MII Collision Detect    | 1        | W16          | T10          |
| pr1_mii0_crs    | MII Carrier Sense       | I        | U17, W5      | T13, V5      |
| pr1_mii0_rxd0   | MII Receive Data bit 0  | 1        | V5           | U4           |
| pr1_mii0_rxd1   | MII Receive Data bit 1  | 1        | U5           | U3           |
| pr1_mii0_rxd2   | MII Receive Data bit 2  | 1        | W4           | U2           |
| pr1_mii0_rxd3   | MII Receive Data bit 3  | 1        | V4           | U1           |
| pr1_mii0_rxdv   | MII Receive Data Valid  | 1        | V7           | T5           |
| pr1_mii0_rxer   | MII Receive Data Error  | 1        | U6           | V3           |
| pr1_mii0_rxlink | MII Receive Link        | 1        | V6           | V2           |
| pr1_mii0_txd0   | MII Transmit Data bit 0 | 0        | W17, W3      | T2, V13      |
| pr1_mii0_txd1   | MII Transmit Data bit 1 | 0        | T13, W2      | R12, T1      |
| pr1_mii0_txd2   | MII Transmit Data bit 2 | 0        | U13, V2      | R4, T12      |
| pr1_mii0_txd3   | MII Transmit Data bit 3 | 0        | U12, V1      | R3, U12      |
| pr1_mii0_txen   | MII Transmit Enable     | 0        | T12, U2      | R2, T11      |
| pr1_mii_mr0_clk | MII Receive Clock       | 1        | W6           | V4           |
| pr1_mii_mt0_clk | MII Transmit Clock      | I        | U1, V15      | R1, U10      |

## Table 2-33. PRU Subsystem/MII1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]         | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-------------------------|----------|--------------|--------------|
| pr1_mii1_col    | MII Collision Detect    | 1        | R15          | T17          |
| pr1_mii1_crs    | MII Carrier Sense       | 1        | V16, W7      | R6, V12      |
| pr1_mii1_rxd0   | MII Receive Data bit 0  | 1        | NA           | V16          |
| pr1_mii1_rxd1   | MII Receive Data bit 1  | 1        | NA           | T15          |
| pr1_mii1_rxd2   | MII Receive Data bit 2  | 1        | NA           | U15          |
| pr1_mii1_rxd3   | MII Receive Data bit 3  | 1        | NA           | V15          |
| pr1_mii1_rxdv   | MII Receive Data Valid  | 1        | NA           | T16          |
| pr1_mii1_rxer   | MII Receive Data Error  | 1        | NA           | V17          |
| pr1_mii1_rxlink | MII Receive Link        | 1        | V18          | U18          |
| pr1_mii1_txd0   | MII Transmit Data bit 0 | 0        | NA           | R14          |
| pr1_mii1_txd1   | MII Transmit Data bit 1 | 0        | NA           | T14          |
| pr1_mii1_txd2   | MII Transmit Data bit 2 | 0        | NA           | U14          |
| pr1_mii1_txd3   | MII Transmit Data bit 3 | 0        | NA           | V14          |
| pr1_mii1_txen   | MII Transmit Enable     | 0        | W18          | U17          |
| pr1_mii_mr1_clk | MII Receive Clock       | 1        | NA           | U16          |
| pr1_mii_mt1_clk | MII Transmit Clock      | 1        | NA           | R13          |

# Table 2-34. PRU Subsystem/UART0 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]      | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|----------------------|----------|--------------|--------------|
| pr1_uart0_cts_n | UART Clear to Send   | I        | A18, E17     | A17, D18     |
| pr1_uart0_rts_n | UART Request to Send | 0        | B18, D19     | B17, D17     |
| pr1_uart0_rxd   | UART Receive Data    | I        | B17, D18     | B16, D16     |
| pr1_uart0_txd   | UART Transmit Data   | 0        | A17, C19     | A16, D15     |



#### 2.3.4.1 PRU0

## Table 2-35. PRU0/General Purpose Inputs Signals Description

| SIGNAL NAME [1]     | DESCRIPTION [2]             | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|---------------------|-----------------------------|----------|--------------|--------------|
| pr1_pru0_pru_r31_0  | PRU0 Data In                | 1        | NA           | A13          |
| pr1_pru0_pru_r31_1  | PRU0 Data In                | 1        | NA           | B13          |
| pr1_pru0_pru_r31_10 | PRU0 Data In                | 1        | H17          | G15          |
| pr1_pru0_pru_r31_11 | PRU0 Data In                | 1        | G18          | G16          |
| pr1_pru0_pru_r31_12 | PRU0 Data In                | 1        | G19          | G17          |
| pr1_pru0_pru_r31_13 | PRU0 Data In                | 1        | G17          | G18          |
| pr1_pru0_pru_r31_14 | PRU0 Data In                | 1        | W17          | V13          |
| pr1_pru0_pru_r31_15 | PRU0 Data In                | 1        | V17          | U13          |
| pr1_pru0_pru_r31_16 | PRU0 Data In Capture Enable | 1        | B15, C19     | D14, D15     |
| pr1_pru0_pru_r31_2  | PRU0 Data In                | 1        | NA           | D12          |
| pr1_pru0_pru_r31_3  | PRU0 Data In                | 1        | NA           | C12          |
| pr1_pru0_pru_r31_4  | PRU0 Data In                | 1        | NA           | B12          |
| pr1_pru0_pru_r31_5  | PRU0 Data In                | 1        | NA           | C13          |
| pr1_pru0_pru_r31_6  | PRU0 Data In                | 1        | NA           | D13          |
| pr1_pru0_pru_r31_7  | PRU0 Data In                | 1        | NA           | A14          |
| pr1_pru0_pru_r31_8  | PRU0 Data In                | 1        | H19          | F17          |
| pr1_pru0_pru_r31_9  | PRU0 Data In                | 1        | H18          | F18          |

Table 2-36. PRU0/General Purpose Outputs Signals Description

| SIGNAL NAME [1]     | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|---------------------|-----------------|----------|--------------|--------------|
| pr1_pru0_pru_r30_0  | PRU0 Data Out   | 0        | NA           | A13          |
| pr1_pru0_pru_r30_1  | PRU0 Data Out   | 0        | NA           | B13          |
| pr1_pru0_pru_r30_10 | PRU0 Data Out   | 0        | H17          | G15          |
| pr1_pru0_pru_r30_11 | PRU0 Data Out   | 0        | G18          | G16          |
| pr1_pru0_pru_r30_12 | PRU0 Data Out   | 0        | G19          | G17          |
| pr1_pru0_pru_r30_13 | PRU0 Data Out   | 0        | G17          | G18          |
| pr1_pru0_pru_r30_14 | PRU0 Data Out   | 0        | U13          | T12          |
| pr1_pru0_pru_r30_15 | PRU0 Data Out   | 0        | T13          | R12          |
| pr1_pru0_pru_r30_2  | PRU0 Data Out   | 0        | NA           | D12          |
| pr1_pru0_pru_r30_3  | PRU0 Data Out   | 0        | NA           | C12          |
| pr1_pru0_pru_r30_4  | PRU0 Data Out   | 0        | NA           | B12          |
| pr1_pru0_pru_r30_5  | PRU0 Data Out   | 0        | NA           | C13          |
| pr1_pru0_pru_r30_6  | PRU0 Data Out   | 0        | NA           | D13          |
| pr1_pru0_pru_r30_7  | PRU0 Data Out   | 0        | NA           | A14          |
| pr1_pru0_pru_r30_8  | PRU0 Data Out   | 0        | H19          | F17          |
| pr1_pru0_pru_r30_9  | PRU0 Data Out   | 0        | H18          | F18          |



# 2.3.4.2 PRU1

# Table 2-37. PRU1/General Purpose Inputs Signals Description

| SIGNAL NAME [1]     | DESCRIPTION [2]             | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|---------------------|-----------------------------|----------|--------------|--------------|
| pr1_pru1_pru_r31_0  | PRU1 Data In                | 1        | U1           | R1           |
| pr1_pru1_pru_r31_1  | PRU1 Data In                | 1        | U2           | R2           |
| pr1_pru1_pru_r31_10 | PRU1 Data In                | 1        | W5           | V5           |
| pr1_pru1_pru_r31_11 | PRU1 Data In                | 1        | W7           | R6           |
| pr1_pru1_pru_r31_12 | PRU1 Data In                | 1        | V14          | U9           |
| pr1_pru1_pru_r31_13 | PRU1 Data In                | 1        | U15          | V9           |
| pr1_pru1_pru_r31_14 | PRU1 Data In                | 1        | E19          | E15          |
| pr1_pru1_pru_r31_15 | PRU1 Data In                | 1        | F17          | E16          |
| pr1_pru1_pru_r31_16 | PRU1 Data In Capture Enable | 1        | C15, D18     | A15, D16     |
| pr1_pru1_pru_r31_2  | PRU1 Data In                | 1        | V1           | R3           |
| pr1_pru1_pru_r31_3  | PRU1 Data In                | 1        | V2           | R4           |
| pr1_pru1_pru_r31_4  | PRU1 Data In                | Ι        | W2           | T1           |
| pr1_pru1_pru_r31_5  | PRU1 Data In                | 1        | W3           | T2           |
| pr1_pru1_pru_r31_6  | PRU1 Data In                | 1        | V3           | T3           |
| pr1_pru1_pru_r31_7  | PRU1 Data In                | I _      | U3           | T4           |
| pr1_pru1_pru_r31_8  | PRU1 Data In                | I        | U7           | U5           |
| pr1_pru1_pru_r31_9  | PRU1 Data In                | I        | T7           | R5           |

# Table 2-38. PRU1/General Purpose Outputs Signals Description

| SIGNAL NAME [1]     | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|---------------------|-----------------|----------|--------------|--------------|
| pr1_pru1_pru_r30_0  | PRU1 Data Out   | 0        | U1           | R1           |
| pr1_pru1_pru_r30_1  | PRU1 Data Out   | 0        | U2           | R2           |
| pr1_pru1_pru_r30_10 | PRU1 Data Out   | 0        | W5           | V5           |
| pr1_pru1_pru_r30_11 | PRU1 Data Out   | 0        | W7           | R6           |
| pr1_pru1_pru_r30_12 | PRU1 Data Out   | 0        | V14          | U9           |
| pr1_pru1_pru_r30_13 | PRU1 Data Out   | 0        | U15          | V9           |
| pr1_pru1_pru_r30_14 | PRU1 Data Out   | 0        | E19          | E15          |
| pr1_pru1_pru_r30_15 | PRU1 Data Out   | 0        | F17          | E16          |
| pr1_pru1_pru_r30_2  | PRU1 Data Out   | 0        | V1           | R3           |
| pr1_pru1_pru_r30_3  | PRU1 Data Out   | 0        | V2           | R4           |
| pr1_pru1_pru_r30_4  | PRU1 Data Out   | 0        | W2           | T1           |
| pr1_pru1_pru_r30_5  | PRU1 Data Out   | 0        | W3           | T2           |
| pr1_pru1_pru_r30_6  | PRU1 Data Out   | 0        | V3           | T3           |
| pr1_pru1_pru_r30_7  | PRU1 Data Out   | 0        | U3           | T4           |
| pr1_pru1_pru_r30_8  | PRU1 Data Out   | 0        | U7           | U5           |
| pr1_pru1_pru_r30_9  | PRU1 Data Out   | 0        | T7           | R5           |



#### 2.3.5 Removable Media Interfaces

Table 2-39. Removable Media Interfaces/MMC0 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]             | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4]  |
|-----------------|-----------------------------|----------|--------------|---------------|
| mmc0_clk        | MMC/SD/SDIO Clock           | I/O      | G19          | G17           |
| mmc0_cmd        | MMC/SD/SDIO Command         | I/O      | G17          | G18           |
| mmc0_dat0       | MMC/SD/SDIO Data Bus        | I/O      | G18          | G16           |
| mmc0_dat1       | MMC/SD/SDIO Data Bus        | I/O      | H17          | G15           |
| mmc0_dat2       | MMC/SD/SDIO Data Bus        | I/O      | H18          | F18           |
| mmc0_dat3       | MMC/SD/SDIO Data Bus        | I/O      | H19          | F17           |
| mmc0_dat4       | MMC/SD/SDIO Data Bus        | I/O      | N16          | L16           |
| mmc0_dat5       | MMC/SD/SDIO Data Bus        | I/O      | N17          | L17           |
| mmc0_dat6       | MMC/SD/SDIO Data Bus        | I/O      | M19          | L18           |
| mmc0_dat7       | MMC/SD/SDIO Data Bus        | I/O      | N19          | K18           |
| mmc0_pow        | MMC/SD Power Switch Control | 0        | B16, K18     | C15, H18      |
| mmc0_sdcd       | SD Card Detect              | 1        | B16, P17     | A13, C15, M17 |
| mmc0_sdwp       | SD Write Protect            | 1        | E18, R19     | B12, C18, M18 |

Table 2-40. Removable Media Interfaces/MMC1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]      | TYPE [3] | ZCE BALL [4]  | ZCZ BALL [4] |
|-----------------|----------------------|----------|---------------|--------------|
| mmc1_clk        | MMC/SD/SDIO Clock    | I/O      | L18, R19, V14 | K17, M18, U9 |
| mmc1_cmd        | MMC/SD/SDIO Command  | I/O      | M18, P17, U15 | K16, M17, V9 |
| mmc1_dat0       | MMC/SD/SDIO Data Bus | I/O      | N19, V15, W10 | K18, U10, U7 |
| mmc1_dat1       | MMC/SD/SDIO Data Bus | I/O      | M19, V9, W16  | L18, T10, V7 |
| mmc1_dat2       | MMC/SD/SDIO Data Bus | I/O      | N17, T12, V12 | L17, R8, T11 |
| mmc1_dat3       | MMC/SD/SDIO Data Bus | I/O      | N16, U12, W13 | L16, T8, U12 |
| mmc1_dat4       | MMC/SD/SDIO Data Bus | I/O      | U13, V13      | T12, U8      |
| mmc1_dat5       | MMC/SD/SDIO Data Bus | I/O      | T13, W14      | R12, V8      |
| mmc1_dat6       | MMC/SD/SDIO Data Bus | I/O      | U14, W17      | R9, V13      |
| mmc1_dat7       | MMC/SD/SDIO Data Bus | I/O      | V17, W15      | T9, U13      |
| mmc1_sdcd       | SD Card Detect       | 1        | R15           | B13, T17     |
| mmc1_sdwp       | SD Write Protect     | 1        | B17, D18      | B16, D16     |

Table 2-41. Removable Media Interfaces/MMC2 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]      | TYPE [3] | ZCE BALL [4]  | ZCZ BALL [4]  |
|-----------------|----------------------|----------|---------------|---------------|
| mmc2_clk        | MMC/SD/SDIO Clock    | I/O      | P19, R19, V16 | L15, M18, V12 |
| mmc2_cmd        | MMC/SD/SDIO Command  | I/O      | K17, P17, U17 | J16, M17, T13 |
| mmc2_dat0       | MMC/SD/SDIO Data Bus | I/O      | L19, U13      | J17, T12, V14 |
| mmc2_dat1       | MMC/SD/SDIO Data Bus | I/O      | M17, T13      | J18, R12, U14 |
| mmc2_dat2       | MMC/SD/SDIO Data Bus | I/O      | N18, W17      | K15, T14, V13 |
| mmc2_dat3       | MMC/SD/SDIO Data Bus | I/O      | J19, V17, V18 | H16, U13, U18 |
| mmc2_dat4       | MMC/SD/SDIO Data Bus | I/O      | V15           | U10, U15      |
| mmc2_dat5       | MMC/SD/SDIO Data Bus | I/O      | W16           | T10, T15      |
| mmc2_dat6       | MMC/SD/SDIO Data Bus | I/O      | T12           | T11, V16      |
| mmc2_dat7       | MMC/SD/SDIO Data Bus | I/O      | U12           | U12, U16      |
| mmc2_sdcd       | SD Card Detect       | I        | W18           | D12, U17      |
| mmc2_sdwp       | SD Write Protect     | I        | A17, C19      | A16, D15      |



#### 2.3.6 Serial Communication Interfaces

#### 2.3.6.1 CAN

# Table 2-42. CAN/DCAN0 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]     | TYPE [3] | ZCE BALL [4]  | ZCZ BALL [4]  |
|-----------------|---------------------|----------|---------------|---------------|
| dcan0_rx        | DCAN0 Receive Data  | I        | D19, F17, N18 | D17, E16, K15 |
| dcan0_tx        | DCAN0 Transmit Data | 0        | E17, E19, M17 | D18, E15, J18 |

## Table 2-43. CAN/DCAN1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]     | TYPE [3] | ZCE BALL [4]  | ZCZ BALL [4]  |
|-----------------|---------------------|----------|---------------|---------------|
| dcan1_rx        | DCAN1 Receive Data  | I        | C19, F18, G17 | D15, E17, G18 |
| dcan1_tx        | DCAN1 Transmit Data | 0        | D18, F19, G19 | D16, E18, G17 |

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012



#### 2.3.6.2 **GEMAC\_CPSW**

## Table 2-44. GEMAC\_CPSW/MDIO Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-----------------|----------|--------------|--------------|
| mdio_clk        | MDIO CIk        | 0        | R19          | M18          |
| mdio_data       | MDIO Data       | I/O      | P17          | M17          |

## Table 2-45. GEMAC\_CPSW/MII1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]         | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-------------------------|----------|--------------|--------------|
| gmii1_col       | MII Colision            | I        | J19          | H16          |
| gmii1_crs       | MII Carrier Sense       | 1        | J18          | H17          |
| gmii1_rxclk     | MII Receive Clock       | 1        | M19          | L18          |
| gmii1_rxd0      | MII Receive Data bit 0  | 1        | P18          | M16          |
| gmii1_rxd1      | MII Receive Data bit 1  | 1        | P19          | L15          |
| gmii1_rxd2      | MII Receive Data bit 2  | 1        | N16          | L16          |
| gmii1_rxd3      | MII Receive Data bit 3  | 1        | N17          | L17          |
| gmii1_rxdv      | MII Receive Data Valid  | 1        | L19          | J17          |
| gmii1_rxer      | MII Receive Data Error  | 1        | K19          | J15          |
| gmii1_txclk     | MII Transmit Clock      | 1        | N19          | K18          |
| gmii1_txd0      | MII Transmit Data bit 0 | 0        | L18          | K17          |
| gmii1_txd1      | MII Transmit Data bit 1 | 0        | M18          | K16          |
| gmii1_txd2      | MII Transmit Data bit 2 | 0        | N18          | K15          |
| gmii1_txd3      | MII Transmit Data bit 3 | 0        | M17          | J18          |
| gmii1_txen      | MII Transmit Enable     | 0        | K17          | J16          |

## Table 2-46. GEMAC\_CPSW/MII2 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]         | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-------------------------|----------|--------------|--------------|
| gmii2_col       | MII Colision            | 1        | V18          | U18          |
| gmii2_crs       | MII Carrier Sense       | 1        | R15          | T17          |
| gmii2_rxclk     | MII Receive Clock       | 1        | NA           | T15          |
| gmii2_rxd0      | MII Receive Data bit 0  | 1        | NA           | V17          |
| gmii2_rxd1      | MII Receive Data bit 1  | 1        | NA           | T16          |
| gmii2_rxd2      | MII Receive Data bit 2  | 1        | NA           | U16          |
| gmii2_rxd3      | MII Receive Data bit 3  | 1        | NA           | V16          |
| gmii2_rxdv      | MII Receive Data Valid  | 1        | NA           | V14          |
| gmii2_rxer      | MII Receive Data Error  | 1        | W18          | U17          |
| gmii2_txclk     | MII Transmit Clock      | 1        | NA           | U15          |
| gmii2_txd0      | MII Transmit Data bit 0 | 0        | NA           | V15          |
| gmii2_txd1      | MII Transmit Data bit 1 | 0        | NA           | R14          |
| gmii2_txd2      | MII Transmit Data bit 2 | 0        | NA           | T14          |
| gmii2_txd3      | MII Transmit Data bit 3 | 0        | NA           | U14          |
| gmii2_txen      | MII Transmit Enable     | 0        | NA           | R13          |

## Table 2-47. GEMAC\_CPSW/RGMII1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]     | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|---------------------|----------|--------------|--------------|
| rgmii1_rclk     | RGMII Receive Clock | I        | M19          | L18          |



## Table 2-47. GEMAC\_CPSW/RGMII1 Signals Description (continued)

| SIGNAL NAME [1] | DESCRIPTION [2]           | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|---------------------------|----------|--------------|--------------|
| rgmii1_rctl     | RGMII Receive Control     | 1        | L19          | J17          |
| rgmii1_rd0      | RGMII Receive Data bit 0  | 1        | P18          | M16          |
| rgmii1_rd1      | RGMII Receive Data bit 1  | Ι        | P19          | L15          |
| rgmii1_rd2      | RGMII Receive Data bit 2  | Ι        | N16          | L16          |
| rgmii1_rd3      | RGMII Receive Data bit 3  | 1        | N17          | L17          |
| rgmii1_tclk     | RGMII Transmit Clock      | 0        | N19          | K18          |
| rgmii1_tctl     | RGMII Transmit Control    | 0        | K17          | J16          |
| rgmii1_td0      | RGMII Transmit Data bit 0 | 0        | L18          | K17          |
| rgmii1_td1      | RGMII Transmit Data bit 1 | 0        | M18          | K16          |
| rgmii1_td2      | RGMII Transmit Data bit 2 | 0        | N18          | K15          |
| rgmii1_td3      | RGMII Transmit Data bit 3 | 0        | M17          | J18          |

# Table 2-48. GEMAC\_CPSW/RGMII2 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]           | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|---------------------------|----------|--------------|--------------|
| rgmii2_rclk     | RGMII Receive Clock       | 1        | NA           | T15          |
| rgmii2_rctl     | RGMII Receive Control     | 1        | NA           | V14          |
| rgmii2_rd0      | RGMII Receive Data bit 0  | 1        | NA           | V17          |
| rgmii2_rd1      | RGMII Receive Data bit 1  | 1        | NA           | T16          |
| rgmii2_rd2      | RGMII Receive Data bit 2  | 1        | NA           | U16          |
| rgmii2_rd3      | RGMII Receive Data bit 3  | 1        | NA           | V16          |
| rgmii2_tclk     | RGMII Transmit Clock      | 0        | NA           | U15          |
| rgmii2_tctl     | RGMII Transmit Control    | 0        | NA           | R13          |
| rgmii2_td0      | RGMII Transmit Data bit 0 | 0        | NA           | V15          |
| rgmii2_td1      | RGMII Transmit Data bit 1 | 0        | NA           | R14          |
| rgmii2_td2      | RGMII Transmit Data bit 2 | 0        | NA           | T14          |
| rgmii2_td3      | RGMII Transmit Data bit 3 | 0        | NA           | U14          |

## Table 2-49. GEMAC\_CPSW/RMII1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]                 | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|---------------------------------|----------|--------------|--------------|
| rmii1_crs_dv    | RMII Carrier Sense / Data Valid | I        | J18          | H17          |
| rmii1_refclk    | RMII Reference Clock            | I/O      | K18          | H18          |
| rmii1_rxd0      | RMII Receive Data bit 0         | I        | P18          | M16          |
| rmii1_rxd1      | RMII Receive Data bit 1         | I        | P19          | L15          |
| rmii1_rxer      | RMII Receive Data Error         | I        | K19          | J15          |
| rmii1_txd0      | RMII Transmit Data bit 0        | 0        | L18          | K17          |
| rmii1_txd1      | RMII Transmit Data bit 1        | 0        | M18          | K16          |
| rmii1_txen      | RMII Transmit Enable            | 0        | K17          | J16          |

## Table 2-50. GEMAC\_CPSW/RMII2 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]                 | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|---------------------------------|----------|--------------|--------------|
| rmii2_crs_dv    | RMII Carrier Sense / Data Valid | I        | R15          | T17          |
| rmii2_refclk    | RMII Reference Clock            | I/O      | J19          | H16          |
| rmii2_rxd0      | RMII Receive Data bit 0         | I        | NA           | V17          |
| rmii2_rxd1      | RMII Receive Data bit 1         | I        | NA           | T16          |



# Table 2-50. GEMAC\_CPSW/RMII2 Signals Description (continued)

| SIGNAL NAME [1] | DESCRIPTION [2]          | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|--------------------------|----------|--------------|--------------|
| rmii2_rxer      | RMII Receive Data Error  | I        | W18          | U17          |
| rmii2_txd0      | RMII Transmit Data bit 0 | 0        | NA           | V15          |
| rmii2_txd1      | RMII Transmit Data bit 1 | 0        | NA           | R14          |
| rmii2_txen      | RMII Transmit Enable     | 0        | NA           | R13          |



#### 2.3.6.3 I2C

## Table 2-51. I2C/I2C0 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-----------------|----------|--------------|--------------|
| I2C0_SCL        | I2C0 Clock      | I/OD     | B19          | C16          |
| I2C0_SDA        | I2C0 Data       | I/OD     | C18          | C17          |

## Table 2-52. I2C/I2C1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4]          | ZCZ BALL [4]          |
|-----------------|-----------------|----------|-----------------------|-----------------------|
| I2C1_SCL        | I2C1 Clock      | I/OD     | A17, C19, F18,<br>K19 | A16, D15, E17,<br>J15 |
| I2C1_SDA        | I2C1 Data       | I/OD     | B17, D18, F19,<br>J18 | B16, D16, E18,<br>H17 |

# Table 2-53. I2C/I2C2 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4]  | ZCZ BALL [4]  |
|-----------------|-----------------|----------|---------------|---------------|
| I2C2_SCL        | I2C2 Clock      | I/OD     | B18, D19, F17 | B17, D17, E16 |
| I2C2_SDA        | I2C2 Data       | I/OD     | A18, E17, E19 | A17, D18, E15 |

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012



#### 2.3.6.4 McASP

## Table 2-54. McASP/MCASP0 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]              | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4]             |
|-----------------|------------------------------|----------|--------------|--------------------------|
| mcasp0_aclkr    | McASP0 Receive Bit Clock     | I/O      | L19, V18, V6 | B12, J17, U18,<br>V2     |
| mcasp0_aclkx    | McASP0 Transmit Bit Clock    | I/O      | N19, V4      | A13, K18, U1,<br>V16     |
| mcasp0_ahclkr   | McASP0 Receive Master Clock  | I/O      | V5           | C12, U4                  |
| mcasp0_ahclkx   | McASP0 Transmit Master Clock | I/O      | N18, V7      | A14, K15, T5             |
| mcasp0_axr0     | McASP0 Serial Data (IN/OUT)  | I/O      | N17, U5      | D12, L17, T16,<br>U3     |
| mcasp0_axr1     | McASP0 Serial Data (IN/OUT)  | I/O      | N16, W6      | D13, L16, V17,<br>V4     |
| mcasp0_axr2     | McASP0 Serial Data (IN/OUT)  | I/O      | J19, V5, V6  | B12, C12, H16,<br>U4, V2 |
| mcasp0_axr3     | McASP0 Serial Data (IN/OUT)  | I/O      | P18, U6, V7  | A14, C13, M16,<br>T5, V3 |
| mcasp0_fsr      | McASP0 Receive Frame Sync    | I/O      | M17, U6, V16 | C13, J18, V12,<br>V3     |
| mcasp0_fsx      | McASP0 Transmit Frame Sync   | I/O      | M19, W4      | B13, L18, U16,<br>U2     |

# Table 2-55. McASP/MCASP1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]              | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4]  |
|-----------------|------------------------------|----------|--------------|---------------|
| mcasp1_aclkr    | McASP1 Receive Bit Clock     | I/O      | L18, P18     | K17, M16      |
| mcasp1_aclkx    | McASP1 Transmit Bit Clock    | I/O      | J18, L19     | B12, H17, J17 |
| mcasp1_ahclkr   | McASP1 Receive Master Clock  | I/O      | P18          | M16           |
| mcasp1_ahclkx   | McASP1 Transmit Master Clock | I/O      | K18, P18     | H18, M16      |
| mcasp1_axr0     | McASP1 Serial Data (IN/OUT)  | I/O      | K17, N18     | D13, J16, K15 |
| mcasp1_axr1     | McASP1 Serial Data (IN/OUT)  | I/O      | M18          | A14, K16      |
| mcasp1_axr2     | McASP1 Serial Data (IN/OUT)  | I/O      | J19, L18     | H16, K17      |
| mcasp1_axr3     | McASP1 Serial Data (IN/OUT)  | I/O      | K18, P19     | H18, L15      |
| mcasp1_fsr      | McASP1 Receive Frame Sync    | I/O      | M18, P19     | K16, L15      |
| mcasp1_fsx      | McASP1 Transmit Frame Sync   | I/O      | K19, M17     | C13, J15, J18 |



#### 2.3.6.5 SPI

## Table 2-56. SPI/SPI0 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-----------------|----------|--------------|--------------|
| spi0_cs0        | SPI Chip Select | I/O      | A17          | A16          |
| spi0_cs1        | SPI Chip Select | I/O      | B16          | C15          |
| spi0_d0         | SPI Data        | I/O      | B18          | B17          |
| spi0_d1         | SPI Data        | I/O      | B17          | B16          |
| spi0_sclk       | SPI Clock       | I/O      | A18          | A17          |

## Table 2-57. SPI/SPI1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2] | TYPE [3] | ZCE BALL [4]          | ZCZ BALL [4]               |
|-----------------|-----------------|----------|-----------------------|----------------------------|
| spi1_cs0        | SPI Chip Select | I/O      | E17, E19, F18,<br>K18 | C12, D18, E15,<br>E17, H18 |
| spi1_cs1        | SPI Chip Select | I/O      | C15, D19, E18,<br>F17 | A15, C18, D17,<br>E16      |
| spi1_d0         | SPI Data        | I/O      | F19, J18              | B13, E18, H17              |
| spi1_d1         | SPI Data        | I/O      | F18, K19              | D12, E17, J15              |
| spi1_sclk       | SPI Clock       | I/O      | E18, J19              | A13, C18, H16              |

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012



#### 2.3.6.6 UART

## Table 2-58. UART/UART0 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]      | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|----------------------|----------|--------------|--------------|
| uart0_ctsn      | UART Clear to Send   | I        | F19          | E18          |
| uart0_rtsn      | UART Request to Send | 0        | F18          | E17          |
| uart0_rxd       | UART Receive Data    | I        | E19          | E15          |
| uart0_txd       | UART Transmit Data   | 0        | F17          | E16          |

## Table 2-59. UART/UART1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]          | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|--------------------------|----------|--------------|--------------|
| uart1_ctsn      | UART Clear to Send       | I        | E17          | D18          |
| uart1_dcdn      | UART Data Carrier Detect | I        | H19, N19     | F17, K18     |
| uart1_dsrn      | UART Data Set Ready      | I        | H18, M19     | F18, L18     |
| uart1_dtrn      | UART Data Terminal Ready | 0        | H17, N17     | G15, L17     |
| uart1_rin       | UART Ring Indicator      | I        | G18, N16     | G16, L16     |
| uart1_rtsn      | UART Request to Send     | 0        | D19          | D17          |
| uart1_rxd       | UART Receive Data        | I        | D18          | D16          |
| uart1_txd       | UART Transmit Data       | 0        | C19          | D15          |

## Table 2-60. UART/UART2 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]      | TYPE [3] | ZCE BALL [4]          | ZCZ BALL [4]          |
|-----------------|----------------------|----------|-----------------------|-----------------------|
| uart2_ctsn      | UART Clear to Send   | I        | C18, V4               | C17, U1               |
| uart2_rtsn      | UART Request to Send | 0        | B19, W4               | C16, U2               |
| uart2_rxd       | UART Receive Data    | I        | A18, G19, J18,<br>N19 | A17, G17, H17,<br>K18 |
| uart2_txd       | UART Transmit Data   | 0        | B18, G17, K19,<br>M19 | B17, G18, J15,<br>L18 |

## Table 2-61. UART/UART3 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]      | TYPE [3] | ZCE BALL [4]  | ZCZ BALL [4]  |
|-----------------|----------------------|----------|---------------|---------------|
| uart3_ctsn      | UART Clear to Send   | I        | G19, P17, U5  | G17, M17, U3  |
| uart3_rtsn      | UART Request to Send | 0        | G17, R19, V5  | G18, M18, U4  |
| uart3_rxd       | UART Receive Data    | I        | B16, H17, N17 | C15, G15, L17 |
| uart3_txd       | UART Transmit Data   | 0        | E18, G18, N16 | C18, G16, L16 |

## Table 2-62. UART/UART4 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]      | TYPE [3] | ZCE BALL [4]  | ZCZ BALL [4]  |
|-----------------|----------------------|----------|---------------|---------------|
| uart4_ctsn      | UART Clear to Send   | I        | H19, V6       | F17, V2       |
| uart4_rtsn      | UART Request to Send | 0        | H18, U6       | F18, V3       |
| uart4_rxd       | UART Receive Data    | I        | F19, M17, R15 | E18, J18, T17 |
| uart4_txd       | UART Transmit Data   | 0        | F18, N18, W18 | E17, K15, U17 |



## ZHCS488B - OCTOBER 2011 - REVISED JANUARY 2012

## Table 2-63. UART/UART5 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]      | TYPE [3] | ZCE BALL [4]         | ZCZ BALL [4]         |
|-----------------|----------------------|----------|----------------------|----------------------|
| uart5_ctsn      | UART Clear to Send   | I        | H17, J18, W6         | G15, H17, V4         |
| uart5_rtsn      | UART Request to Send | 0        | G18, K19, V7         | G16, J15, T5         |
| uart5_rxd       | UART Receive Data    | 0        | J19, P17, W4,<br>W6  | H16, M17, U2, V4     |
| uart5_txd       | UART Transmit Data   | 0        | K18, L19, R19,<br>V4 | H18, J17, M18,<br>U1 |

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012



#### 2.3.6.7 USB

## Table 2-64. USB/USB0 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]                                 | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-------------------------------------------------|----------|--------------|--------------|
| USB0_CE         | USB0 PHY Charger Enable                         | Α        | T18          | M15          |
| USB0_DM         | USB0 PHY DATA PLUS                              | Α        | U18          | N18          |
| USB0_DP         | USB0 PHY DATA MINUS                             | Α        | U19          | N17          |
| USB0_DRVVBUS    | USB0 CONTROLLER VBUS CONTROL OUTPUT             | 0        | G16          | F16          |
| USB0_ID         | USB0 PHY IDENTIFICATION (Mini-A or Mini-B Plug) | А        | V19          | P16          |
| USB0_VBUS       | USB0 BUS VOLTAGE                                | Α        | T19          | P15          |

## Table 2-65. USB/USB1 Signals Description

| SIGNAL NAME [1] | DESCRIPTION [2]                                 | TYPE [3] | ZCE BALL [4] | ZCZ BALL [4] |
|-----------------|-------------------------------------------------|----------|--------------|--------------|
| USB1_CE         | USB1 PHY Charger Enable                         | Α        | NA           | P18          |
| USB1_DM         | USB1 PHY DATA MINUS                             | Α        | NA           | R18          |
| USB1_DP         | USB1 PHY DATA PLUS                              | Α        | NA           | R17          |
| USB1_DRVVBUS    | USB1 CONTROLLER VBUS CONTROL<br>OUTPUT          | 0        | NA           | F15          |
| USB1_ID         | USB1 PHY IDENTIFICATION (Mini-A or Mini-B Plug) | А        | NA           | P17          |
| USB1_VBUS       | USB1 BUS VOLTAGE                                | Α        | NA           | T18          |



## 3 Device Operating Conditions

## 3.1 Absolute Maximum Ratings

Table 3-1. Absolute Maximum Ratings Over Junction Temperature Range (Unless Otherwise Noted)(1)(2)

|                                                                | PARAMETER                                                    | MIN MAX                                      | UNIT |
|----------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------|------|
| VDD_MPU <sup>(3)</sup>                                         | Supply voltage for the MPU core domain                       | -0.5 1.5                                     | V    |
| VDD_CORE                                                       | Supply voltage range for the core domain                     | -0.5 1.5                                     | V    |
| CAP_VDD_RTC <sup>(4)</sup>                                     | Supply voltage range for the RTC core domain                 | -0.5 1.5                                     | V    |
| VPP <sup>(5)</sup>                                             | Supply voltage range for the FUSE ROM domain                 | -0.5 2.2                                     | V    |
| VDDS_RTC                                                       | Supply voltage range for the RTC domain                      | -0.5 2.1                                     | V    |
| VDDS_OSC                                                       | Supply voltage range for the System oscillator               | -0.5 2.1                                     | V    |
| VDDS_SRAM_CORE_BG                                              | Supply voltage range for the Core SRAM LDOs                  | -0.5 2.1                                     | V    |
| VDDS_SRAM_MPU_BB                                               | Supply voltage range for the MPU SRAM LDOs                   | -0.5 2.1                                     | V    |
| VDDS_PLL_DDR                                                   | Supply voltage range for the DPLL DDR                        | -0.5 2.1                                     |      |
| VDDS_PLL_CORE_LCD                                              | Supply voltage range for the DPLL Core and LCD               | -0.5 2.1                                     |      |
| VDDS_PLL_MPU                                                   | Supply voltage range for the DPLL MPU                        | -0.5 2.1                                     | V    |
| VDDS_DDR                                                       | Supply voltage range for the DDR IO domain                   | -0.5 2.1                                     | V    |
| VDDS                                                           | Supply voltage range for all dual-voltage IO domains         | -0.5 2.1                                     | V    |
| VDDA1P8V_USB0                                                  | Supply voltage range for USBPHY                              | -0.5 2.1                                     | V    |
| VDDA1P8V_USB1 <sup>(6)</sup>                                   | Supply voltage range for USBPHY                              | -0.5 2.1                                     |      |
| VDDA_ADC                                                       | Supply voltage range for ADC                                 | -0.5 2.1                                     | V    |
| VDDSHV1                                                        | Supply voltage range for the dual-voltage IO domain          | -0.5 3.8                                     |      |
| VDDSHV2 <sup>(6)</sup>                                         | Supply voltage range for the dual-voltage IO domain          | -0.5 3.8                                     | V    |
| VDDSHV3 <sup>(6)</sup>                                         | Supply voltage range for the dual-voltage IO domain          | -0.5 3.8                                     | V    |
| VDDSHV4                                                        | Supply voltage range for the dual-voltage IO domain          | -0.5 3.8                                     | V    |
| VDDSHV5                                                        | Supply voltage range for the dual-voltage IO domain          | -0.5 3.8                                     | V    |
| VDDSHV6                                                        | Supply voltage range for the dual-voltage IO domain          | -0.5 3.8                                     | V    |
| VDDA3P3V_USB0                                                  | Supply voltage range for USBPHY                              | -0.5                                         | V    |
| VDDA3P3V_USB1 <sup>(6)</sup>                                   | Supply voltage range for USBPHY                              | -0.5                                         | V    |
| USB0_VBUS                                                      | Supply voltage range for USB VBUS comparator input           | -0.5 5.25                                    | V    |
| USB1_VBUS <sup>(6)</sup>                                       | Supply voltage range for USB VBUS comparator input           | -0.5 5.25                                    | V    |
| DDR_VREF                                                       | Supply voltage range for the DDR SSTL/HSTL reference voltage | -0.3 1.1                                     | V    |
| Steady State Max. Voltage at all IO pins                       |                                                              | -0.5V to NOM IO supply + 0.3 V               |      |
| USB0_ID                                                        | Steady state maximum voltage range for the USB ID input      | -0.5 2.1                                     | V    |
| USB1_ID <sup>(6)</sup>                                         | Steady state maximum voltage range for the USB ID input      | -0.5 2.1                                     | V    |
| Transient Overshoot /<br>Undershoot specification at<br>IO PAD |                                                              | 30% of supply for up to 30% of signal period |      |
| Storage temperature range, $T_{stg}^{(7)}$                     |                                                              | -55 155                                      | °C   |
|                                                                | ESD-HBM (Human Body Model) <sup>(8)</sup>                    | ±2000                                        |      |
| Electrostatic Discharge (ESD) Performance                      | ESD-CDM (Charged-Device Model) <sup>(9)</sup>                | ±500                                         | V    |
| (LOD) i onomiano                                               | ESD-CDM (Charged-Device Model) Corner Terminals              | ±750                                         |      |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> All voltage values are with respect to their associated VSS or VSSA\_x.

<sup>(3)</sup> Not available on the ZCE package. VDD\_MPU is merged with VDD\_CORE on the ZCE package.

<sup>(4)</sup> This supply is sourced from an internal LDO when RTC\_KALDO\_ENn is low. If RTC\_KALDO\_ENn is high, this supply must be sourced



from an external power supply.

(5) During functional operation, this pin is a no connect.

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

- (6) Not availabe on the ZCE package.
- (7) For tape and reel the storage temperature range is [-10°C; +50°C] with a maximum relative humidity of 70%. It is recommended returning to ambient room temperature before usage.
- (8) Based on JEDEC JESD22-A114E [Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)].
- (9) Based on JEDEC JESD22-C101C (Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components).



Table 3-2 summarizes the power consumption at the AM335x power terminals.

#### Table 3-2. Maximum Current Ratings at AM335x Power Terminals

|                              | PARAMETER                                              | MAY |      |
|------------------------------|--------------------------------------------------------|-----|------|
| SUPPLY NAME                  | DESCRIPTION                                            | MAX | UNIT |
| VDD 00DE(1)                  | Maximum current rating for the core domain; OPP100     | 400 | mA   |
| VDD_CORE <sup>(1)</sup>      | Maximum current rating for the core domain; OPP50      | 250 | mA   |
|                              | Maximum current rating for the MPU domain; Turbo       | 720 | mA   |
| \/DD_MDIJ(1)                 | Maximum current rating for the MPU domain; OPP120      | 600 | mA   |
| VDD_MPU <sup>(1)</sup>       | Maximum current rating for the MPU domain; OPP100      | 500 | mA   |
|                              | Maximum current rating for the MPU domain; OPP50       | 300 | mA   |
| CAP_VDD_RTC <sup>(2)</sup>   | Maximum current rating for RTC domain input/LDO output | 2   | mA   |
| VDDS_RTC                     | Maximum current rating for the RTC domain              | 5   | mA   |
| VDDS_DDR                     | Maximum current rating for DDR IO domain               | 200 | mA   |
| VDDS                         | Maximum current rating for all dual-voltage IO domains | 50  | mA   |
| VDDS_SRAM_CORE_BG            | Maximum current rating for core SRAM LDOs              | 10  | mA   |
| VDDS_SRAM_MPU_BB             | Maximum current rating for MPU SRAM LDOs               | 10  | mA   |
| VDDS_PLL_DDR                 | Maximum current rating for the DPLL DDR                | 10  | mA   |
| VDDS_PLL_CORE_LCD            | Maximum current rating for the DPLL Core and LCD       | 20  | mA   |
| VDDS_PLL_MPU                 | Maximum current rating for the DPLL MPU                | 10  | mA   |
| VDDS_OSC                     | Maximum current rating for the system oscillator IOs   | 5   | mA   |
| VDDA1P8V_USB0                | Maximum current rating for USBPHY 1.8 V                | 40  | mA   |
| VDDA1P8V_USB1 <sup>(3)</sup> | Maximum current rating for USBPHY 1.8 V                | 10  | mA   |
| VDDA3P3V_USB0                | Maximum current rating for USBPHY 3.3 V                | 40  | mA   |
| VDDA3P3V_USB1 <sup>(3)</sup> | Maximum current rating for USBPHY 3.3 V                | 10  | mA   |
| VDDA_ADC                     | Maximum current rating for ADC                         | 10  | mA   |
| VDDSHV1 <sup>(4)</sup>       | Maximum current rating for dual-voltage IO domain      | 50  | mA   |
| VDDSHV2 <sup>(3)</sup>       | Maximum current rating for dual-voltage IO domain      | 50  | mA   |
| VDDSHV3 <sup>(3)</sup>       | Maximum current rating for dual-voltage IO domain      | 50  | mA   |
| VDDSHV4                      | Maximum current rating for dual-voltage IO domain      | 50  | mA   |
| VDDSHV5                      | Maximum current rating for dual-voltage IO domain      | 50  | mA   |
| VDDSHV6                      | Maximum current rating for dual-voltage IO domain      | 100 | mA   |

<sup>(1)</sup> VDD\_MPU is merged with VDD\_CORE and is not available separately on the ZCE package. The maximum current rating for VDD\_CORE on the ZCE package is the sum of VDD\_CORE and VDD\_MPU shown in this table.

<sup>(2)</sup> This supply is sourced from an internal LDO when RTC\_KALDO\_ENn is low. If RTC\_KALDO\_ENn is high, this supply must be sourced from an external power supply.

<sup>(3)</sup> Not available on the ZCE package.

<sup>(4)</sup> VDDSHV1 and VDDSHV2 are merged in the ZCE package. The maximum current rating for VDDSHV1 on the ZCE package is the sum of VDDSHV1 and VDDSHV2 shown in this table.



## 3.2 Recommended Operating Conditions

The device is used under the recommended operating conditions described in Table 3-4.

Table 3-3. Reliability Data

| 0                      |                           |                         | Comme                              | nmercial Industrial               |                                    | Extend                            | ded                                |                                   |
|------------------------|---------------------------|-------------------------|------------------------------------|-----------------------------------|------------------------------------|-----------------------------------|------------------------------------|-----------------------------------|
| Operating<br>Condition | VDD_MPU <sup>(1)(2)</sup> | VDD_CORE <sup>(2)</sup> | Junction<br>Temp (T <sub>j</sub> ) | Life Time<br>(POH) <sup>(3)</sup> | Junction<br>Temp (T <sub>j</sub> ) | Life Time<br>(POH) <sup>(3)</sup> | Junction<br>Temp (T <sub>j</sub> ) | Life Time<br>(POH) <sup>(3)</sup> |
| Turbo                  | 1.26 V ±4%                | 1.1 V ±4%               | 0°C to 90°C                        | TBD                               | -40°C to 90°C                      | TBD                               | -40°C to 105°C                     | TBD                               |
| OPP120                 | 1.2 V ±4%                 | 1.1 V ±4%               | 0°C to 90°C                        | 100K                              | -40°C to 90°C                      | 100K                              | -40°C to 105°C                     | 100K                              |
| OPP100                 | 1.1 V ±4%                 | 1.1 V ±4%               | 0°C to 90°C                        | 100K                              | -40°C to 90°C                      | 100K                              | -40°C to 105°C                     | 100K                              |
| OPP50                  | 0.95 V ±4%                | 0.95 V ±4%              | 0°C to 90°C                        | 100K                              | -40°C to 90°C                      | 100K                              | -40°C to 105°C                     | 100K                              |

- (1) Not available on the ZCE package. VDD\_MPU is merged with VDD\_CORE on the ZCE package.
- (2) Voltage specification at the device package pin.
- (3) POH = Power-on hours when the device is fully functional.

#### NOTE

Logic functions and parameter values are not assured out of the range specified in the recommended operating conditions.

**Table 3-4. Recommended Operating Conditions** 

| PAF                        | RAMETER                                              |      |      |      |      |  |
|----------------------------|------------------------------------------------------|------|------|------|------|--|
| SUPPLY NAME                | DESCRIPTION                                          | MIN  | NOM  | MAX  | UNIT |  |
| VDD CORE                   | Supply voltage range for core domain; OPP100         | 1.06 | 1.1  | 1.15 | V    |  |
| VDD_CORE                   | Supply voltage range for core domain; OPP50          | 0.91 | 0.95 | 0.99 | V    |  |
|                            | Supply voltage range for MPU domain; Turbo           | 1.21 | 1.26 | 1.31 |      |  |
| VDD_MPU <sup>(1)</sup>     | Supply voltage range for MPU domain; OPP120          | 1.15 | 1.2  | 1.25 | V    |  |
|                            | Supply voltage range for MPU domain; OPP100          | 1.06 | 1.1  | 1.15 | V    |  |
|                            | Supply voltage range for MPU domain; OPP50           | 0.91 | 0.95 | 0.99 |      |  |
| CAP_VDD_RTC <sup>(2)</sup> | Supply voltage range for RTC domain input/LDO output | 1.06 | 1.1  | 1.15 | ٧    |  |
| VDDS_RTC                   | Supply voltage range for RTC domain                  | 1.71 | 1.8  | 1.89 | V    |  |
| VDDC DDD                   | Supply voltage range for DDR IO domain (DDR2)        | 1.71 | 1.8  | 1.89 | -    |  |
| VDDS_DDR                   | Supply voltage range for DDR IO domain (DDR3)        | 1.43 | 1.5  | 1.58 | V    |  |
| VDDS <sup>(3)</sup>        | Supply voltage range for all dual-voltage IO domains | 1.71 | 1.8  | 1.89 | ٧    |  |
| VDDS_SRAM_CORE_BG          | Supply voltage range for Core SRAM LDOs, Analog      | 1.71 | 1.8  | 1.89 | ٧    |  |
| VDDS_SRAM_MPU_BB           | Supply voltage range for MPU<br>SRAM LDOs, Analog    | 1.71 | 1.8  | 1.89 | V    |  |
| VDDS_PLL_DDR               | Supply voltage range for DPLL DDR, Analog            | 1.71 | 1.8  | 1.89 | V    |  |
| VDDS_PLL_CORE_LCD          | Supply voltage range for DPLL CORE and LCD, Analog   | 1.71 | 1.8  | 1.89 | V    |  |
| VDDS_PLL_MPU               | Supply voltage range for DPLL MPU, Analog            | 1.71 | 1.8  | 1.89 | V    |  |



## **Table 3-4. Recommended Operating Conditions (continued)**

| PARAMETER                    |                                                                   |               |               |               |      |
|------------------------------|-------------------------------------------------------------------|---------------|---------------|---------------|------|
| SUPPLY NAME                  | DESCRIPTION                                                       | MIN           | NOM           | MAX           | UNIT |
| VDDS_OSC                     | Supply voltage range for system oscillator IO's, Analog           | 1.71          | 1.8           | 1.89          | V    |
| VDDA1P8V_USB0                | Supply voltage range for USB PHY, Analog, 1.8V                    | 1.71          | 1.8           | 1.89          | V    |
| VDDA1P8V_USB1 <sup>(4)</sup> | Supply voltage range for USB PHY, Analog, 1.8V                    | 1.71          | 1.8           | 1.89          | V    |
| VDDA3P3V_USB0                | Supply voltage range for USB PHY, Analog, 3.3V                    | 3.14          | 3.3           | 3.47          | V    |
| VDDA3P3V_USB1 <sup>(4)</sup> | Supply voltage range for USB PHY, Analog, 3.3V                    | 3.14          | 3.3           | 3.47          | V    |
| VDDA_ADC                     | Supply voltage range for ADC, Analog                              | 1.71          | 1.8           | 1.89          | V    |
| VDDSHV1                      | Supply voltage range for dual-voltage IO domain (1.8-V operation) | 1.71          | 1.8           | 1.89          | V    |
| VDDSHV2 <sup>(4)</sup>       | Supply voltage range for dual-voltage IO domain (1.8-V operation) | 1.71          | 1.8           | 1.89          | V    |
| VDDSHV3 <sup>(4)</sup>       | Supply voltage range for dual-voltage IO domain (1.8-V operation) | 1.71          | 1.8           | 1.89          | V    |
| VDDSHV4                      | Supply voltage range for dual-voltage IO domain (1.8-V operation) | 1.71          | 1.8           | 1.89          | V    |
| VDDSHV5                      | Supply voltage range for dual-voltage IO domain (1.8-V operation) | 1.71          | 1.8           | 1.89          | V    |
| VDDSHV6                      | Supply voltage range for dual-voltage IO domain (1.8-V operation) | 1.71          | 1.8           | 1.89          | V    |
| VDDSHV1                      | Supply voltage range for dual-voltage IO domain (3.3-V operation) | 3.14          | 3.3           | 3.47          | V    |
| VDDSHV2 <sup>(4)</sup>       | Supply voltage range for dual-voltage IO domain (3.3-V operation) | 3.14          | 3.3           | 3.47          | V    |
| VDDSHV3 <sup>(4)</sup>       | Supply voltage range for dual-voltage IO domain (3.3-V operation) | 3.14          | 3.3           | 3.47          | V    |
| VDDSHV4                      | Supply voltage range for dual-voltage IO domain (3.3-V operation) | 3.14          | 3.3           | 3.47          | V    |
| VDDSHV5                      | Supply voltage range for dual-voltage IO domain (3.3-V operation) | 3.14          | 3.3           | 3.47          | V    |
| VDDSHV6                      | Supply voltage range for dual-voltage IO domain (3.3-V operation) | 3.14          | 3.3           | 3.47          | V    |
| DDR_VREF                     | Voltage range for DDR<br>SSTL/HSTL reference input<br>(DDR2/DDR3) | 0.49*VDDS_DDR | 0.50*VDDS_DDR | 0.51*VDDS_DDR | V    |
| USB0_VBUS                    | Voltage range for USB VBUS comparator input                       | 0             |               | 5             | V    |
| USB1_VBUS <sup>(4)</sup>     | Voltage range for USB VBUS comparator input                       | 0             |               | 5             | V    |
| USB0_ID                      | Voltage range for the USB ID input                                | 1.71          | 1.8           | 1.89          | V    |



ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012



#### Table 3-4. Recommended Operating Conditions (continued)

| PA                                          | RAMETER                            | BAIL I | NOM | MAY  | LINUT |
|---------------------------------------------|------------------------------------|--------|-----|------|-------|
| SUPPLY NAME                                 | DESCRIPTION                        | MIN    | NOM | MAX  | UNIT  |
| USB1_ID <sup>(4)</sup>                      | Voltage range for the USB ID input | 1.71   | 1.8 | 1.89 | V     |
|                                             | Commercial Temperature             | 0      |     | 90   |       |
| Operating Temperature Range, T <sub>i</sub> | Industrial Temperature             | -40    |     | 90   | °C    |
| rango, ij                                   | Extended Temperature               | -40    |     | 105  |       |

- (1) Not available on the ZCE package. VDD\_MPU is merged with VDD\_CORE on the ZCE package.
- (2) This supply is sourced from an internal LDO when RTC\_KALDO\_ENn is low. If RTC\_KALDO\_ENn is high, this supply must be sourced from an external power supply.
- (3) VDDS should be supplied irrespective of 1.8-V or 3.3-V mode of operation of the dual-voltage IOs.
- (4) Not available on the ZCE package.

Table 3-5. Operating Performance Points for ZCZ Package<sup>(1)</sup>

| OPP    | VDD_MPU <sup>(2)</sup> | VDD_CORE <sup>(2)</sup> | ARM (A8) | DDR3 <sup>(3)</sup>    | DDR2 <sup>(3)</sup> | mDDR <sup>(3)</sup> | L3/L4       |
|--------|------------------------|-------------------------|----------|------------------------|---------------------|---------------------|-------------|
| Turbo  | 1.26 V ±4%             | 1.1 V ±4%               | 720 MHz  | 303 MHz <sup>(4)</sup> | 266 MHz             | 200 MHz             | 200/100 MHz |
| OPP120 | 1.2 V ±4%              | 1.1 V ±4%               | 600 MHz  | 303 MHz <sup>(4)</sup> | 266 MHz             | 200 MHz             | 200/100 MHz |
| OPP100 | 1.1 V ±4%              | 1.1 V ±4%               | 500 MHz  | 303 MHz <sup>(4)</sup> | 266 MHz             | 200 MHz             | 200/100 MHz |
| OPP50  | 0.95 V ±4%             | 0.95 V ±4%              | 275 MHz  | -                      | 125 MHz             | 90 MHz              | 100/50 MHz  |

- (1) Frequencies in this table indicate maximum performance for a given OPP condition.
- (2) Interfaces in this row are validated and available on OPP50.
- (3) This parameter represents the maximum memory clock frequency. Since data is transferred on both edges of the clock, double-data rate (DDR), the maximum data rate is two times the maximum memory clock frequency defined in this table.
- The JEDEC JESD79-3E specification defines the maximum clock period of 3.3 ns for all standard speed bin DDR3 memory devices. Therefore, all standard speed bin DDR3 memory devices are required to operate at 303 MHz.

#### Table 3-6. Operating Performance Points for ZCE Package<sup>(1)</sup>

| OPP    | VDD_CORE <sup>(2)</sup> | ARM (A8) | DDR3 <sup>(3)</sup>    | DDR2 <sup>(3)</sup> | mDDR <sup>(3)</sup> | L3/L4       |
|--------|-------------------------|----------|------------------------|---------------------|---------------------|-------------|
| OPP100 | 1.1 V ±4%               | 500 MHz  | 303 MHz <sup>(4)</sup> | 266 MHz             | 200 MHz             | 200/100 MHz |
| OPP50  | 0.95 V ±4%              | 275 MHz  | -                      | 125 MHz             | 90 MHz              | 100/50 MHz  |

- (1) Frequencies in this table indicate maximum performance for a given OPP condition.
- (2) Interfaces in this row are validated and available on OPP50.
- (3) This parameter represents the maximum memory clock frequency. Since data is transferred on both edges of the clock, double-data rate (DDR), the maximum data rate is two times the maximum memory clock frequency defined in this table.
- (4) The JEDEC JESD79-3E specification defines the maximum clock period of 3.3 ns for all standard-speed bin DDR3 memory devices. Therefore, all standard-speed bin DDR3 memory devices are required to operate at 303 MHz.

MAX

UNIT

**NOM** 



## 3.3 DC Electrical Characteristics

Table 3-7 summarizes the dc electrical characteristics.

**PARAMETER** 

Note: The interfaces or signals described in Table 3-7 correspond to the interfaces or signals available in multiplexing mode 0. All interfaces or signals multiplexed on the terminals described in Table 3-7 have the same dc electrical characteristics.

Table 3-7. DC Electrical Characteristics Over Recommended Ranges of Supply Voltage and Operating Temperature (Unless Otherwise Noted)

MIN

| 0,DDR_A<br>14,DDR_<br>D11,DDF | ESETn,DDR_CSn0,DDR_CKE,DDR_CK,DDR_CKn,D<br>A1,DDR_A2,DDR_A3,DDR_A4,DDR_A5,DDR_A6,DD<br>_A15,DDR_ODT,DDR_D0,DDR_D1,DDR_D2,DDR_D3,<br>R_D12,DDR_D13,DDR_D14,DDR_D15,DDR_DQM0,D<br>- LVCMOS mode) | R_A7,DDR_A8,D<br>3,DDR_D4,DDR_ | DDR_A9,DDR_A10,DDR_A<br>D5,DDR_D6,DDR_D7,DDI | A11,DDR_A12,DDR_A13,<br>R_D8,DDR_D9,DDR_D10 | DDR_A<br>,DDR_ |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------------|---------------------------------------------|----------------|
| V <sub>IH</sub>               | High-level input voltage                                                                                                                                                                       |                                | 0.65 *<br>VDDS_DDR                           |                                             | >              |
| V <sub>IL</sub>               | Low-level input voltage                                                                                                                                                                        |                                |                                              | 0.35<br>*VDDS_DDR                           | V              |
| $V_{HYS}$                     | Hysteresis voltage at an input                                                                                                                                                                 |                                | 0.07                                         | 0.25                                        | V              |
| V <sub>OH</sub>               | High level output voltage, driver enabled, pullup or pulldown disbaled                                                                                                                         | I <sub>OH</sub> = 8 mA         | VDDS_DDR -<br>0.4                            |                                             | ٧              |
| V <sub>OL</sub>               | Low level output voltage, driver enabled, pullup or pulldown disbaled                                                                                                                          | I <sub>OL</sub> = 8 mA         |                                              | 0.4                                         | V              |
|                               | Input leakage current, Receiver disabled, pullup o inhibited                                                                                                                                   | r pulldown                     |                                              | 10                                          |                |
| I <sub>I</sub>                | Input leakage current, Receiver disabled, pullup e                                                                                                                                             | nabled                         | -240                                         | -80                                         | μΑ             |
|                               | Input leakage current, Receiver disabled, pulldow                                                                                                                                              | n enabled                      | 80                                           | 240                                         |                |
| I <sub>OZ</sub>               | Total leakage current through the PAD connection driver/receiver combination that may include a pul The driver output is disabled and the pullup or pul inhibited.                             | lup or pulldown.               |                                              | 10                                          | μΑ             |

DDR\_RESETn,DDR\_CSn0,DDR\_CKE,DDR\_CKn,DDR\_CKn,DDR\_CASn,DDR\_RASn,DDR\_WEn,DDR\_BA0,DDR\_BA1,DDR\_BA2,DDR\_A 0,DDR\_A1,DDR\_A2,DDR\_A3,DDR\_A4,DDR\_A5,DDR\_A6,DDR\_A7,DDR\_A8,DDR\_A9,DDR\_A10,DDR\_A11,DDR\_A12,DDR\_A13,DDR\_A 14,DDR\_A15,DDR\_ODT,DDR\_D0,DDR\_D1,DDR\_D2,DDR\_D3,DDR\_D4,DDR\_D5,DDR\_D6,DDR\_D7,DDR\_D8,DDR\_D9,DDR\_D10,DDR\_D11,DDR\_D12,DDR\_D13,DDR\_D15,DDR\_DQS0,DDR\_DQS0,DDR\_DQS0,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_DQS1,DDR\_

|                  | T                                                                                                                                                                  |                         |                     |                     |    |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------|---------------------|----|
| V <sub>IH</sub>  | High-level input voltage                                                                                                                                           |                         | DDR_VREF +<br>0.125 |                     | V  |
| V <sub>IL</sub>  | Low-level input voltage                                                                                                                                            |                         |                     | VDDS_DDR -<br>0.125 | V  |
| V <sub>HYS</sub> | Hysteresis voltage at an input                                                                                                                                     |                         |                     | NA                  | V  |
| V <sub>OH</sub>  | High-level output voltage, driver enabled, pullup or pulldown disbaled                                                                                             | $I_{OH} = 8 \text{ mA}$ | VDDS_DDR -<br>0.4   |                     | ٧  |
| V <sub>OL</sub>  | Low-level output voltage, driver enabled, pullup or pulldown disbaled                                                                                              | $I_{OL} = 8 \text{ mA}$ |                     | 0.4                 | ٧  |
|                  | Input leakage current, Receiver disabled, pullup of inhibited                                                                                                      | or pulldown             |                     | 10                  |    |
| I <sub>I</sub>   | Input leakage current, Receiver disabled, pullup e                                                                                                                 | enabled                 | -240                | -80                 | μA |
|                  | Input leakage current, Receiver disabled, pulldow                                                                                                                  | n enabled               | 80                  | 240                 |    |
| l <sub>OZ</sub>  | Total leakage current through the PAD connection driver/receiver combination that may include a put The driver output is disabled and the pullup or put inhibited. | llup or pulldown.       |                     | 10                  | μΑ |



ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

## Table 3-7. DC Electrical Characteristics Over Recommended Ranges of Supply Voltage and Operating Temperature (Unless Otherwise Noted) (continued)

|                               | PARAMETER                                                                                                                                                                                |                                | MIN                                     | NOM                           | MAX                     | UNIT           |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------------|-------------------------------|-------------------------|----------------|
| 0,DDR_A<br>14,DDR_<br>D11,DDF | SETn,DDR_CSn0,DDR_CKE,DDR_CK,DDR_CKn,D<br>A1,DDR_A2,DDR_A3,DDR_A4,DDR_A5,DDR_A6,DD<br>_A15,DDR_ODT,DDR_D0,DDR_D1,DDR_D2,DDR_D3<br>R_D12,DDR_D13,DDR_D14,DDR_D15,DDR_DQM0,D<br>HSTL mode) | R_A7,DDR_A8,D<br>3,DDR_D4,DDR_ | DDR_A9,DDR_A10,DD<br>D5,DDR_D6,DDR_D7,I | R_A11,DDR_A12<br>DDR_D8,DDR_D | 2,DDR_A13,<br>9,DDR_D10 | DDR_A<br>,DDR_ |
| V <sub>IH</sub>               | High-level input voltage                                                                                                                                                                 |                                | DDR_VREF + 0.1                          |                               |                         | V              |
| V <sub>IL</sub>               | Low-level input voltage                                                                                                                                                                  |                                |                                         | VI                            | DDS_DDR -<br>0.1        | V              |
| V <sub>HYS</sub>              | Hysteresis voltage at an input                                                                                                                                                           |                                |                                         | NA                            |                         | V              |
| V <sub>OH</sub>               | High-level output voltage, driver enabled, pullup or pulldown disbaled                                                                                                                   | I <sub>OH</sub> = 8 mA         | VDDS_DDR -<br>0.4                       |                               |                         | V              |
| V <sub>OL</sub>               | Low-level output voltage, driver enabled, pullup or pulldown disbaled                                                                                                                    | I <sub>OL</sub> = 8 mA         |                                         |                               | 0.4                     | V              |
|                               | Input leakage current, Receiver disabled, pullup o inhibited                                                                                                                             |                                |                                         | 10                            |                         |                |
| I <sub>I</sub>                | Input leakage current, Receiver disabled, pullup e                                                                                                                                       | nabled                         | -240                                    |                               | -80                     | μA             |
|                               | Input leakage current, Receiver disabled, pulldown                                                                                                                                       | n enabled                      | 80                                      |                               | 240                     |                |
| l <sub>OZ</sub>               | Total leakage current through the PAD connection driver/receiver combination that may include a pul The driver output is disabled and the pullup or pul inhibited.                       | lup or pulldown.               |                                         |                               | 10                      | μА             |
| XD,I2CO                       | IN_PWM0_OUT,UART0_CTSn,UART0_RTSn,UART0<br>_SDA,I2C0_SCL,XDMA_EVENT_INTR0,XDMA_EVE<br>_VVBUS (VDDSHV6 = 1.8 V)                                                                           | _ / _                          | , = ,                                   | _ ′                           | _ ′                     | _              |
| $V_{IH}$                      | High-level input voltage                                                                                                                                                                 |                                | 0.65 *<br>VDDSHV6                       |                               |                         | V              |
| $V_{IL}$                      | Low-level input voltage                                                                                                                                                                  |                                |                                         |                               | 0.35 *<br>VDDSHV6       | V              |
| $V_{HYS}$                     | Hysteresis voltage at an input                                                                                                                                                           |                                | 0.18                                    |                               | 0.305                   | V              |
| $V_{OH}$                      | High-level output voltage, driver enabled, pullup or pulldown disbaled                                                                                                                   | I <sub>OH</sub> = 4 mA         | VDDSHV6 -<br>0.45                       |                               |                         | V              |
| $V_{OL}$                      | Low-level output voltage, driver enabled, pullup or pulldown disbaled                                                                                                                    | I <sub>OL</sub> = 4 mA         |                                         |                               | 0.45                    | V              |
|                               | Input leakage current, Receiver disabled, pullup o inhibited                                                                                                                             | r pulldown                     |                                         |                               | 5                       |                |
| I <sub>I</sub>                | Input leakage current, Receiver disabled, pullup enabled                                                                                                                                 |                                | -161                                    | -100                          | -52                     | μA             |
|                               | Input leakage current, Receiver disabled, pulldown                                                                                                                                       | n enabled                      | 52                                      | 100                           | 170                     |                |
| l <sub>OZ</sub>               | Total leakage current through the PAD connection driver/receiver combination that may include a pul The driver output is disabled and the pullup or pul inhibited.                       | lup or pulldown.               |                                         |                               | 5                       | μА             |



# Table 3-7. DC Electrical Characteristics Over Recommended Ranges of Supply Voltage and Operating Temperature (Unless Otherwise Noted) (continued)

|                  | PARAMETER                                                                                                                                                                                       |                        | MIN              | NOM  | MAX  | UNIT |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------|------|------|------|
| XD,I2C0          | IN_PWM0_OUT,UART0_CTSn,UART0_RTSn,UART<br>_SDA,I2C0_SCL,XDMA_EVENT_INTR0,XDMA_EVE<br>VVBUS (VDDSHV6 = 3.3 V)                                                                                    |                        |                  |      |      |      |
| V <sub>IH</sub>  | High-level input voltage                                                                                                                                                                        |                        | 2                |      |      | V    |
| V <sub>IL</sub>  | Low-level input voltage                                                                                                                                                                         |                        |                  |      | 0.8  | V    |
| V <sub>HYS</sub> | Hysteresis voltage at an input                                                                                                                                                                  |                        | 0.265            |      | 0.44 | V    |
| V <sub>OH</sub>  | High-level output voltage, driver enabled, pullup or pulldown disbaled                                                                                                                          | I <sub>OH</sub> = 4 mA | VDDSHV6 -<br>0.2 |      |      | V    |
| V <sub>OL</sub>  | Low-level output voltage, driver enabled, pullup or pulldown disbaled                                                                                                                           | I <sub>OL</sub> = 4 mA |                  |      | 0.2  | V    |
|                  | Input leakage current, Receiver disabled, pullup of inhibited                                                                                                                                   | r pulldown             |                  |      | 18   |      |
| I <sub>I</sub>   | Input leakage current, Receiver disabled, pullup e                                                                                                                                              | nabled                 | -243             | -100 | -19  | μA   |
|                  | Input leakage current, Receiver disabled, pulldown enabled                                                                                                                                      |                        | 51               | 110  | 210  |      |
| l <sub>OZ</sub>  | Total leakage current through the PAD connection of a driver/receiver combination that may include a pullup or pulldown. The driver output is disabled and the pullup or pulldown is inhibited. |                        |                  |      | 18   | μA   |
| TCK (VD          | DDSHV6 = 1.8 V)                                                                                                                                                                                 |                        | I.               |      |      |      |
| V <sub>IH</sub>  | High-level input voltage                                                                                                                                                                        |                        | 1.45             |      |      | V    |
| V <sub>IL</sub>  | Low-level input voltage                                                                                                                                                                         |                        |                  |      | 0.46 | V    |
| V <sub>HYS</sub> | Hysteresis voltage at an input                                                                                                                                                                  |                        | 0.4              |      |      | V    |
| I <sub>I</sub>   | Input leakage current, Receiver disabled, pullup of inhibited                                                                                                                                   | r pulldown             |                  |      | 5    | μΑ   |
|                  | Input leakage current, Receiver disabled, pullup e                                                                                                                                              | nabled                 | -161             | -100 | -52  |      |
|                  | Input leakage current, Receiver disabled, pulldow                                                                                                                                               | n enabled              | 52               | 100  | 170  |      |
| TCK (VD          | DSHV6 = 3.3 V)                                                                                                                                                                                  |                        |                  |      | ·    |      |
| $V_{IH}$         | High-level input voltage                                                                                                                                                                        |                        | 2.15             |      |      | V    |
| $V_{IL}$         | Low-level input voltage                                                                                                                                                                         |                        |                  |      | 0.46 | V    |
| V <sub>HYS</sub> | Hysteresis voltage at an input                                                                                                                                                                  |                        | 0.4              |      |      | V    |
|                  | Input leakage current, Receiver disabled, pullup of inhibited                                                                                                                                   | r pulldown             |                  |      | 18   |      |
| I <sub>I</sub>   | Input leakage current, Receiver disabled, pullup e                                                                                                                                              | nabled                 | -243             | -100 | -19  | μA   |
|                  | Input leakage current, Receiver disabled, pulldow                                                                                                                                               | n enabled              | 51               | 110  | 210  |      |

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012



## Table 3-7. DC Electrical Characteristics Over Recommended Ranges of Supply Voltage and Operating Temperature (Unless Otherwise Noted) (continued)

|                  | PARAMETER                                                                                                                                                                                       | MIN                    | NOM               | MAX  | UNIT              |    |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------|------|-------------------|----|
| All othe         | r LVCMOS pins (VDDSHVx = 1.8 V; x=1-6)                                                                                                                                                          |                        |                   |      |                   |    |
| V <sub>IH</sub>  | High-level input voltage                                                                                                                                                                        |                        | 0.65 *<br>VDDSHVx |      |                   | V  |
| V <sub>IL</sub>  | Low-level input voltage                                                                                                                                                                         |                        |                   |      | 0.35 *<br>VDDSHVx | V  |
| V <sub>HYS</sub> | Hysteresis voltage at an input                                                                                                                                                                  |                        | 0.18              |      | 0.305             | V  |
| $V_{OH}$         | High-level output voltage, driver enabled, pullup or pulldown disbaled                                                                                                                          | I <sub>OH</sub> = 6 mA | VDDSHVx -<br>0.45 |      |                   | V  |
| $V_{OL}$         | Low-level output voltage, driver enabled, pullup or pulldown disbaled                                                                                                                           | I <sub>OL</sub> = 6 mA |                   |      | 0.45              | V  |
|                  | Input leakage current, Receiver disabled, pullup of inhibited                                                                                                                                   | or pulldown            |                   |      | 5                 |    |
| I <sub>I</sub>   | Input leakage current, Receiver disabled, pullup enabled                                                                                                                                        |                        | -161              | -100 | -52               | μΑ |
|                  | Input leakage current, Receiver disabled, pulldow                                                                                                                                               | n enabled              | 52                | 100  | 170               |    |
| l <sub>OZ</sub>  | Total leakage current through the PAD connection of a driver/receiver combination that may include a pullup or pulldown. The driver output is disabled and the pullup or pulldown is inhibited. |                        |                   |      | 5                 | μA |
| All other        | r LVCMOS pins (VDDSHVx = 3.3 V; x=1-6)                                                                                                                                                          |                        |                   |      |                   |    |
| V <sub>IH</sub>  | High-level input voltage                                                                                                                                                                        |                        | 2                 |      |                   | V  |
| V <sub>IL</sub>  | Low-level input voltage                                                                                                                                                                         |                        |                   |      | 0.8               | V  |
| V <sub>HYS</sub> | Hysteresis voltage at an input                                                                                                                                                                  |                        | 0.265             |      | 0.44              | V  |
| V <sub>OH</sub>  | High-level output voltage, driver enabled, pullup or pulldown disbaled                                                                                                                          | I <sub>OH</sub> = 6 mA | VDDSHVx -<br>0.2  |      |                   | V  |
| V <sub>OL</sub>  | Low-level output voltage, driver enabled, pullup or pulldown disbaled                                                                                                                           | I <sub>OL</sub> = 6 mA |                   |      | 0.2               | V  |
|                  | Input leakage current, Receiver disabled, pullup of inhibited                                                                                                                                   | r pulldown             |                   |      | 18                |    |
| l <sub>l</sub>   | Input leakage current, Receiver disabled, pullup e                                                                                                                                              | enabled                | -243              | -100 | -19               | μΑ |
|                  | Input leakage current, Receiver disabled, pulldow                                                                                                                                               | n enabled              | 51                | 110  | 210               |    |
| l <sub>OZ</sub>  | Total leakage current through the PAD connection driver/receiver combination that may include a put The driver output is disabled and the pullup or pul inhibited.                              | llup or pulldown.      |                   |      | 18                | μA |



## 3.4 External Capacitors

To improve module performance, decoupling capacitors are required to suppress the switching noise generated by high frequency and to stabilize the supply voltage. A decoupling capacitor is most effective when it is close to the device, because this minimizes the inductance of the circuit board wiring and interconnects.

## 3.4.1 Voltage Decoupling Capacitors

Table 3-8 summarizes the Core voltage decoupling characteristics.

#### 3.4.1.1 Core Voltage Decoupling Capacitors

To improve module performance, decoupling capacitors are required to suppress high-frequency switching noise and to stabilize the supply voltage. A decoupling capacitor is most effective when located close to the AM335x device, because this minimizes the inductance of the circuit board wiring and interconnects.

Table 3-8. Core Voltage Decoupling Characteristics

| PARAMETER                              | MIN | TYP   | MAX | UNIT |
|----------------------------------------|-----|-------|-----|------|
| C <sub>VDD_CORE</sub> <sup>(1)</sup>   | TBD | 10.08 | TBD | μF   |
| C <sub>VDD MPU</sub> <sup>(2)(3)</sup> | TBD | 10.05 | TBD | μF   |

- (1) The typical value corresponds to 1 cap of 10  $\mu F$  and 8 caps of 10 nF.
- (2) Not available on the ZCE package. VDD\_MPU is merged with VDD\_CORE on the ZCE package.
- (3) The typical value corresponds to 1 cap of 10 µF and 5 caps of 10 nF.

#### 3.4.1.2 IO and Analog Voltage Decoupling Capacitors

Table 3-9 summarizes the power-supply decoupling capacitor recommendations.

Table 3-9. Power-Supply Decoupling Capacitor Characteristics

| PARAMETER                                 | MIN | TYP   | MAX | UNIT |
|-------------------------------------------|-----|-------|-----|------|
| C <sub>VDDA_ADC</sub>                     | TBD | 10    | TBD | nF   |
| C <sub>VDDA1P8V_USB0</sub>                | TBD | 10    | TBD | nF   |
| C <sub>CVDDA3P3V_USB0</sub>               | TBD | 10    | TBD | nF   |
| C <sub>VDDA1P8V_USB1</sub> <sup>(1)</sup> | TBD | 10    | TBD | nF   |
| C <sub>VDDA3P3V_USB1</sub> <sup>(1)</sup> | TBD | 10    | TBD | nF   |
| C <sub>VDDS</sub> <sup>(2)</sup>          | TBD | 10.04 | TBD | μF   |
| C <sub>VDDS_DDR</sub> <sup>(3)(4)</sup>   | TBD | 10.06 | TBD | μF   |
| C <sub>VDDS_OSC</sub>                     | TBD | 10    | TBD | nF   |
| C <sub>VDDS_PLL_DDR</sub>                 | TBD | 10    | TBD | nF   |
| C <sub>VDDS_PLL_CORE_LCD</sub>            | TBD | 10    | TBD | nF   |
| C <sub>VDDS_SRAM_CORE_BG</sub>            | TBD | 10    | TBD | nF   |
| C <sub>VDDS_SRAM_MPU_BB</sub>             | TBD | 10    | TBD | nF   |
| C <sub>VDDS_PLL_MPU</sub>                 | TBD | 10    | TBD | nF   |
| C <sub>VDDS_RTC</sub>                     | TBD | 10    | TBD | nF   |
| C <sub>VDDSHV1</sub> <sup>(5)</sup>       | TBD | 10.02 | TBD | μF   |
| C <sub>VDDSHV2</sub> <sup>(1)(5)</sup>    | TBD | 10.02 | TBD | μF   |
| C <sub>VDDSHV3</sub> <sup>(1)(5)</sup>    | TBD | 10.02 | TBD | μF   |



#### Table 3-9. Power-Supply Decoupling Capacitor Characteristics (continued)

| PARAMETER                           | MIN | TYP   | MAX | UNIT |
|-------------------------------------|-----|-------|-----|------|
| C <sub>VDDSHV4</sub> <sup>(5)</sup> | TBD | 10.02 | TBD | μF   |
| C <sub>VDDSHV5</sub> <sup>(5)</sup> | TBD | 10.02 | TBD | μF   |
| C <sub>VDDSHV6</sub> <sup>(3)</sup> | TBD | 10.06 | TBD | μF   |

- (1) Not available on the ZCE package.
- (2) Typical values consist of 1 cap of 10 µF and 4 caps of 10 nF.
- (3) Typical values consist of 1 cap of 10 µF and 6 caps of 10 nF.
- (4) For more details on decoupling capacitor requirements for the mDDR(LPDDR)/DDR2/DDR3 memory interface, see Section 5.4.2.2.2.6 and Section 5.4.2.2.2.7.
- (5) Typical values consist of 1 cap of 10 μF and 2 caps of 10 nF.

#### 3.4.2 Output Capacitors

Internal low dropout output (LDO) regulators require external capacitors to stabilize their outputs. These capacitors should be placed as close as possible to the respective terminals of the AM335x device. Table 3-10 summarizes the LDO output capacitor recommendations.

**Table 3-10. Output Capacitor Characteristics** 

| PARAMETER                                    | MIN | TYP | MAX | UNIT |
|----------------------------------------------|-----|-----|-----|------|
| C <sub>CAP_VDD_SRAM_CORE</sub> (1)           | 0.7 | 1   | 1.3 | μF   |
| C <sub>CAP_VDD_RTC</sub> <sup>(1)(2)</sup>   | 0.7 | 1   | 1.3 | μF   |
| C <sub>CAP_VDD_SRAM_MPU</sub> <sup>(1)</sup> | 0.7 | 1   | 1.3 | μF   |
| C <sub>CAP_VBB_MPU</sub> <sup>(1)</sup>      | 0.7 | 1   | 1.3 | μF   |

- (1) LDO regulator outputs should not be used as a power source for any external components.
- (2) The CAP\_VDD\_RTC terminal operates as an input to the RTC core voltage domain when the RTC\_KLDO\_ENn terminal is high.



Figure 3-1 illustrates an example of the external capacitors.



- A. Decoupling capacitors must be placed as closed as possible to the power terminal. Choose the ground located closest to the power pin for each decoupling capacitor. In case of interconnecting powers, first insert the decoupling capacitor and then interconnect the powers.
- B. The decoupling capacitor value depends on the board characteristics.

Figure 3-1. External Capacitors



#### 3.4.3 VDD\_MPU\_MON Connections

Figure 3-2 shows the VDD\_MPU\_MON connectivity. VDD\_MPU\_MON connectivity is available only on the ZCZ package.



Connection for VDD\_MPU\_MON if voltage monitoring is used



Connection for VDD\_MPU\_MON if voltage monitoring is NOT used

Figure 3-2. VDD\_MPU\_MON Connectivity



## 4 Power and Clocking

## 4.1 Power Supplies

## 4.1.1 Power-Up Sequencing



- A. RTC\_PWRONRSTn should be asserted for at least 1ms.
- B. When using the ZCZ package option, VDD\_MPU and VDD\_CORE power inputs may be powered from the same source if the application only uses operating performance points (OPPs) that define a common power supply voltage for VDD\_MPU and VDD\_CORE. The ZCE package option has the VDD\_MPU domain merged with the VDD\_CORE domain.
- C. If a USB port is not used, the respective VDDA1P8V\_USB terminal may be connected to any 1.8-V power supply and the respective VDDA3P3V\_USB terminal may be connected to any 3.3-V power supply. If the system does not have a 3.3-V power supply, the VDDA3P3V\_USB terminal may be connected to ground.
- If the system uses mDDR or DDR2 memory devices, VDDS\_DDR can be ramped simultaneously with the other 1.8-V I/O power supplies.
- E. VDDS\_RTC can be ramped independent of other power supplies if PMIC\_PWR\_EN functionality is not required. If VDDS\_RTC is ramped after VDD\_CORE, there might be a small amount of additional leakage current on VDD\_CORE. The power sequence shown provides the lowest leakage option.
- F. To configure VDDSHVx [1-6] as 1.8 V, power up the respective VDDSHVx [1-6] to 1.8 V following the recommended sequence. To configure VDDSHVx [1-6] as 3.3 V, power up the respective VDDSHVx [1-6] to 3.3 V following the recommended sequence.

Figure 4-1. Preferred Power-Supply Sequencing with Dual-Voltage I/Os Configured as 3.3 V





- A. RTC\_PWRONRSTn should be asserted for at least 1ms.
- B. The 3.3-V I/O power supplies may be ramped simultaneously with the 1.8-V I/O power supplies if the voltage sourced by any 3.3-V power supplies does not exceed the voltage sourced by any 1.8-V power supply by more than 2 V. Serious reliability issues may occur if the system power supply design allows any 3.3-V I/O power supplies to exceed any 1.8-V I/O power supplies by more than 2 V.
- C. When using the ZCZ package option, VDD\_MPU and VDD\_CORE power inputs may be powered from the same source if the application only uses operating performance points (OPPs) that define a common power supply voltage for VDD\_MPU and VDD\_CORE. The ZCE package option has the VDD\_MPU domain merged with the VDD\_CORE domain.
- D. If a USB port is not used, the respective VDDA1P8V\_USB terminal may be connected to any 1.8-V power supply and the respective VDDA3P3V\_USB terminal may be connected to any 3.3-V power supply. If the system does not have a 3.3-V power supply, the VDDA3P3V\_USB terminal may be connected to ground.
- E. If the system uses mDDR or DDR2 memory devices, VDDS\_DDR can be ramped simultaneously with the other 1.8-V I/O power supplies.
- F. VDDS\_RTC can be ramped independent of other power supplies if PMIC\_PWR\_EN functionality is not required. If VDDS\_RTC is ramped after VDD\_CORE, there might be a small amount of additional leakage current on VDD\_CORE. The power sequence shown provides the lowest leakage option.
- G. To configure VDDSHVx [1-6] as 1.8 V, power up the respective VDDSHVx [1-6] to 1.8 V following the recommended sequence. To configure VDDSHVx [1-6] as 3.3 V, power up the respective VDDSHVx [1-6] to 3.3 V following the recommended sequence.

Figure 4-2. Alternate Power-Supply Sequencing with Dual-Voltage I/Os Configured as 3.3 V





- A. RTC\_PWRONRSTn should be asserted for at least 1ms.
- B. When using the ZCZ package option, VDD\_MPU and VDD\_CORE power inputs may be powered from the same source if the application only uses operating performance points (OPPs) that define a common power supply voltage for VDD\_MPU and VDD\_CORE. The ZCE package option has the VDD\_MPU domain merged with the VDD\_CORE domain
- C. If a USB port is not used, the respective VDDA1P8V\_USB terminal may be connected to any 1.8-V power supply and the respective VDDA3P3V\_USB terminal may be connected to any 3.3-V power supply. If the system does not have a 3.3-V power supply, the VDDA3P3V\_USB terminal may be connected to ground.
- D. If the system uses mDDR or DDR2 memory devices, VDDS\_DDR can be ramped simultaneously with the other 1.8-V I/O power supplies.
- E. VDDS\_RTC can be ramped independent of other power supplies if PMIC\_PWR\_EN functionality is not required. If VDDS\_RTC is ramped after VDD\_CORE, there might be a small amount of additional leakage current on VDD\_CORE. The power sequence shown provides the lowest leakage option.
- F. To configure VDDSHVx [1-6] as 1.8 V, power up the respective VDDSHVx [1-6] to 1.8 V following the recommended sequence. To configure VDDSHVx [1-6] as 3.3 V, power up the respective VDDSHVx [1-6] to 3.3 V following the recommended sequence.

Figure 4-3. Power-Supply Sequencing with Dual-Voltage I/Os Configured as 1.8 V





- A. RTC\_PWRONRSTn should be asserted for at least 1ms.
- B. The CAP\_VDD\_RTC terminal operates as an input to the RTC core voltage domain when the internal RTC LDO is disabled by connecting the RTC\_KALDO\_ENn terminal to VDDS\_RTC. If the internal RTC LDO is disabled, CAP\_VDD\_RTC should be sourced from an external 1.1-V power supply.
- C. When using the ZCZ package option, VDD\_MPU and VDD\_CORE power inputs may be powered from the same source if the application only uses operating performance points (OPPs) that define a common power supply voltage for VDD\_MPU and VDD\_CORE. The ZCE package option has the VDD\_MPU domain merged with the VDD\_CORE domain.
- D. If a USB port is not used, the respective VDDA1P8V\_USB terminal may be connected to any 1.8-V power supply and the respective VDDA3P3V\_USB terminal may be connected to any 3.3-V power supply. If the system does not have a 3.3-V power supply, the VDDA3P3V\_USB terminal may be connected to ground.
- E. If the system uses mDDR or DDR2 memory devices, VDDS\_DDR can be ramped simultaneously with the other 1.8-V I/O power supplies.
- F. VDDS\_RTC should be ramped at the same time or before CAP\_VDD\_RTC, but these power inputs can be ramped independent of other power supplies if PMIC\_PWR\_EN functionality is not required. If CAP\_VDD\_RTC is ramped after VDD\_CORE, there might be a small amount of additional leakage current on VDD\_CORE. The power sequence shown provides the lowest leakage option.
- G. To configure VDDSHVx [1-6] as 1.8 V, power up the respective VDDSHVx [1-6] to 1.8 V following the recommended sequence. To configure VDDSHVx [1-6] as 3.3 V, power up the respective VDDSHVx [1-6] to 3.3 V following the recommended sequence.

Figure 4-4. Power-Supply Sequencing with Internal RTC LDO Disabled





- A. CAP\_VDD\_RTC terminal operates as an input to the RTC core voltage domain when the internal RTC LDO is disabled by connecting the RTC\_KALDO\_ENn terminal to VDDS\_RTC. If the internal RTC LDO is disabled, CAP\_VDD\_RTC should be sourced from an external 1.1-V power supply. The PMIC\_POWER\_EN output cannot be used when the RTC is disabled.
- B. When using the ZCZ package option, VDD\_MPU and VDD\_CORE power inputs may be powered from the same source if the application only uses operating performance points (OPPs) that define a common power supply voltage for VDD\_MPU and VDD\_CORE. The ZCE package option has the VDD\_MPU domain merged with the VDD\_CORE domain.
- C. If a USB port is not used, the respective VDDA1P8V\_USB terminal may be connected to any 1.8-V power supply and the respective VDDA3P3V\_USB terminal may be connected to any 3.3-V power supply. If the system does not have a 3.3-V power supply, the VDDA3P3V\_USB terminal may be connected to ground.
- D. If the system uses mDDR or DDR2 memory devices, VDDS\_DDR can be ramped simultaneously with the other 1.8-V I/O power supplies.
- E. VDDS\_RTC should be ramped at the same time or before CAP\_VDD\_RTC, but these power inputs can be ramped independent of other power supplies if PMIC\_PWR\_EN functionality is not required. If CAP\_VDD\_RTC is ramped after VDD\_CORE, there might be a small amount of additional leakage current on VDD\_CORE. The power sequence shown provides the lowest leakage option.
- F. To configure VDDSHVx [1-6] as 1.8 V, power up the respective VDDSHVx [1-6] to 1.8 V following the recommended sequence. To configure VDDSHVx [1-6] as 3.3 V, power up the respective VDDSHVx [1-6] to 3.3 V following the recommended sequence.

Figure 4-5. Power-Supply Sequencing with RTC Feature Disabled

## 4.1.2 Power-Down Sequencing

PWRONRSTn input terminal should be taken low, which stops all internal clocks before power supplies are turned off. All other external clocks to the device should be shut off.

The preferred way to sequence power down is to have all the power supplies ramped down sequentially in the exact reverse order of the power-up sequencing. In other words, the power supply that has been ramped up first should be the last one that should be ramped down. This will ensure there would be no spurious current paths during the power-down sequence. The VDDS power supply must ramp down after all 3.3-V VDDSHVx [1-6] power supplies.

If it is desired to ramp down VDDS and VDDSHVx [1-6] simultaneously, it should always be ensured that the difference between VDDS and VDDSHVx [1-6] during the entire power-down sequence is <2 V. If this is violated it can result in reliability risks for the device. Further, it should also be ensured that the VDDS supply should be ≥1.5 V of all the other supplies in the system during the ramp down.

If there is no 3.3-V VDDSHVx [1-6] power supply, the VDDS power supply may ramp down at the same time or after all 1.8-V VDDSHVx[1-6] power supplies. It should be ensured that the VDDS supply should be ≥1.5 V of all the other supplies in the system during ramp down.



#### 4.2 Clock Specifications

#### 4.2.1 Input Clock Specifications

The AM335x device has two clock inputs. Each clock input passes through an internal oscillator which can be connected to an external crystal circuit (oscillator mode) or external LVCMOS square-wave digital clock source (bypass mode). The oscillators automatically operate in bypass mode when their input is connected to an external LVCMOS square-wave digital clock source. The oscillator associated with a specific clock input must be enabled when the clock input is being used in either oscillator mode or bypass mode.

The OSC1 oscillator provides a 32.768-kHz reference clock to the real-time clock (RTC) and is connected to the RTC\_XTALIN and RTC\_XTALOUT terminals. This clock source is referred to as the 32K oscillator (CLK\_32K\_RTC) in the AM335x ARM Cortex-A8 Microprocessors (MPUs) Technical Reference Manual (literature number SPRUH73). OSC1 is disabled by default after power is applied. This clock input is optional and may not be required if the RTC is configured to receive a clock from the internal 32k RC oscillator (CLK\_RC32K) or peripheral PLL (CLK\_32KHZ) which receives a reference clock from the OSC0 input.

The OSC0 oscillator provides a 19.2-MHz, 24-MHz, 25-MHz, or 26-MHz reference clock which is used to clock all non-RTC functions and is connected to the XTALIN and XTALOUT terminals. This clock source is referred to as the master oscillator (CLK\_M\_OSC) in the *AM335x ARM Cortex-A8 Microprocessors* (MPUs) Technical Reference Manual (literature number SPRUH73). OSC0 is enabled by default after power is applied.

For more information related to recommended circuit topologies and crystal oscillator circuit requirements for these clock inputs, see Section 4.2.2.

## 4.2.2 Input Clock Requirements

#### 4.2.2.1 OSC0 Internal Oscillator Clock Source

Figure 4-6 shows the recommended crystal circuit. It is recommended that pre-production printed circuit board (PCB) designs include the two optional resistors  $R_{\text{bias}}$  and  $R_{\text{d}}$  in case they are required for proper oscillator operation when combined with production crystal circuit components. In most cases, Rbias will not be required and Rd will be a zero ohm resistor. These resistors may be removed from production PCB designs after evaluating oscillator performance with production crystal circuit components installed on pre-production PCBs.

The XTALIN terminal has a 15 - 40 k $\Omega$  internal pull-down resistor which is enabled when OSC0 is disabled. This internal resistor prevents the XTALIN terminal from floating to an invalid logic level which may increase leakage current through the oscillator input buffer.





- A. Oscillator components (Crystal, C<sub>1</sub>, C<sub>2</sub>, optional R<sub>bias</sub> and R<sub>d</sub>) must be located close to the AM335x package. Parasitic capacitance to the printed circuit board (PCB) ground and other signals should be minimized to reduce noise coupled into the oscillator. The VSS\_OSC terminal provides a Kelvin ground reference for the external crystal components. External crystal component grounds should only be connected to the VSS\_OSC terminal and should not be connected to the PCB ground plane.
- B.  $C_1$  and  $C_2$  represent the total capacitance of the respective PCB trace, load capacitor, and other components (excluding the crystal) connected to each crystal terminal. The value of capacitors  $C_1$  and  $C_2$  should be selected to provide the total load capacitance,  $C_L$ , specified by the crystal manufacturer. The total load capacitance is  $C_L = [(C_1^*C_2)/(C_1+C_2)] + C_{\text{shunt}}$ , where  $C_{\text{shunt}}$  is the crystal shunt capacitance  $(C_0)$  specified by the crystal manufacturer plus any mutual capacitance  $(C_{\text{pkg}} + C_{\text{PCB}})$  seen across the AM335x XTALIN and XTALOUT signals. For recommended values of crystal circuit components, see Table 4-1.

#### Figure 4-6. OSC0 Crystal Circuit Schematic

Table 4-1. OSC0 Crystal Circuit Requirements

| NAME               | DESCRIPTION                           |                                                                                                                                             | MIN TYP                         | MAX  | UNIT |
|--------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------|------|
| f <sub>xtal</sub>  | Crystal parallel resonance frequency  | Fundamental mode oscillation only                                                                                                           | 19.2, 24.0,<br>25.0, or<br>26.0 |      | MHz  |
|                    | Crystal frequency stability/tolerance |                                                                                                                                             | -50.0                           | 50.0 | ppm  |
| C <sub>C1</sub>    | C <sub>1</sub> capacitance            |                                                                                                                                             | 12.0                            | 24.0 | pF   |
| C <sub>C2</sub>    | C <sub>2</sub> capacitance            |                                                                                                                                             | 12.0                            | 24.0 | pF   |
| C <sub>shunt</sub> | Shunt capacitance                     |                                                                                                                                             |                                 | 5.0  | pF   |
| ESR                | Crystal effective series resistance   | $f_{xtal}$ = 19.2 MHz, oscillator has nominal negative resistance of 272 $\Omega$ and worst-case negative resistance of 163 $\Omega$        |                                 | 54.4 | Ω    |
|                    |                                       | $f_{xtal}$ = 24.0 MHz, oscillator has nominal negative resistance of 240 $\Omega$ and worst-case negative resistance of 144 $\Omega$        |                                 | 48.0 | Ω    |
|                    |                                       | $f_{xtal}$ = 25.0 MHz, oscillator has nominal negative resistance of 233 $\Omega$ and worst-case negative resistance of 140 $\Omega$        |                                 | 46.6 | Ω    |
|                    |                                       | $f_{\text{xtal}}$ = 26.0 MHz, oscillator has nominal negative resistance of 227 $\Omega$ and worst-case negative resistance of 137 $\Omega$ |                                 | 45.3 | Ω    |



#### 4.2.2.2 OSC0 LVCMOS Digital Clock Source

Figure 4-7 shows the recommended oscillator connections when OSC0 is connected to an LVCMOS square-wave digital clock source. The LVCMOS clock source is connected to the XTALIN terminal. In this mode of operation, the XTALOUT terminal should not be used to source any external components. The printed circuit board design should provide a mechanism to disconnect the XTALOUT terminal from any external components or signal traces that may couple noise into OSC0 via the XTALOUT terminal.

The XTALIN terminal has a 15 - 40 k $\Omega$  internal pull-down resistor which is enabled when OSC0 is disabled. This internal resistor prevents the XTALIN terminal from floating to an invalid logic level which may increase leakage current through the oscillator input buffer.



Figure 4-7. OSC0 LVCMOS Circuit Schematic

#### 4.2.2.3 OSC1 Internal Oscillator Clock Source

Figure 4-8 shows the recommended crystal circuit. It is recommended that pre-production printed circuit board (PCB) designs include the two optional resistors  $R_{\text{bias}}$  and  $R_{\text{d}}$  in case they are required for proper oscillator operation when combined with production crystal circuit components. In most cases, Rbias will not be required and Rd will be a zero ohm resistor. These resistors may be removed from production PCB designs after evaluating oscillator performance with production crystal circuit components installed on pre-production PCBs.

The RTC\_XTALIN terminal does not enable an internal pull-down resistor when OSC1 is disabled. If this oscillator is disabled, the RTC\_XTALIN terminal may float to an invalid logic level which may increase leakage current through the oscillator input buffer. This should not be an issue for most applications that use this oscillator to source the RTC clock since the RTC requires a continuous clock to maintain time.





- A. Oscillator components (Crystal, C<sub>1</sub>, C<sub>2</sub>, optional R<sub>bias</sub> and R<sub>d</sub>) must be located close to the AM335x package. Parasitic capacitance to the printed circuit board (PCB) ground and other signals should be minimized to reduce noise coupled into the oscillator.
- B.  $C_1$  and  $C_2$  represent the total capacitance of the respective PCB trace, load capacitor, and other components (excluding the crystal) connected to each crystal terminal. The value of capacitors  $C_1$  and  $C_2$  should be selected to provide the total load capacitance,  $C_L$ , specified by the crystal manufacturer. The total load capacitance is  $C_L = [(C_1*C_2)/(C_1+C_2)] + C_{\text{shunt}}$ , where  $C_{\text{shunt}}$  is the crystal shunt capacitance  $(C_0)$  specified by the crystal manufacturer plus any mutual capacitance  $(C_{\text{pkg}} + C_{\text{PCB}})$  seen across the AM335x RTC\_XTALIN and RTC\_XTALOUT signals. For recommended values of crystal circuit components, see Table 4-2.

Figure 4-8. OSC1 Crystal Circuit Schematic

Table 4-2. OSC1 Crystal Circuit Requirements

| NAME               | DESCRIPTION                           |                                                                                                                                            | MIN TYP | MAX  | UNIT |
|--------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------|------|------|
| f <sub>xtal</sub>  | Crystal parallel resonance frequency  | Fundamental mode oscillation only                                                                                                          | 32.768  |      | kHz  |
|                    | Crystal frequency stability/tolerance | Maximum RTC error = 10.512 minutes/year                                                                                                    | -20.0   | 20.0 | ppm  |
|                    |                                       | Maximum RTC error = 26.28 minutes/year                                                                                                     | -50.0   | 50.0 | ppm  |
| C <sub>C1</sub>    | C <sub>1</sub> capacitance            |                                                                                                                                            | 12.0    | 24.0 | pF   |
| C <sub>C2</sub>    | C <sub>2</sub> capacitance            |                                                                                                                                            | 12.0    | 24.0 | pF   |
| C <sub>shunt</sub> | Shunt capacitance                     |                                                                                                                                            |         | 5.0  | pF   |
| ESR                | Crystal effective series resistance   | $f_{xtal}$ = 32.768 kHz, oscillator has nominal negative resistance of 725 k $\Omega$ and worst-case negative resistance of 250 k $\Omega$ |         | 80   | kΩ   |

#### 4.2.2.4 OSC1 LVCMOS Digital Clock Source

Figure 4-9 shows the recommended oscillator connections when OSC1 is connected to an LVCMOS square-wave digital clock source. The LVCMOS clock source is connected to the RTC\_XTALIN terminal. In this mode of operation, the RTC\_XTALOUT terminal should not be used to source any external components. The printed circuit board design should provide a mechanism to disconnect the RTC\_XTALOUT terminal from any external components or signal traces that may couple noise into OSC1 via the RTC\_XTALOUT terminal.

The RTC\_XTALIN terminal does not enable an internal pull-down resistor when OSC1 is disabled. If this oscillator is disabled, the RTC\_XTALIN terminal may float to an invalid logic level which may increase leakage current through the oscillator input buffer. This should not be an issue for most applications that use this oscillator to source the RTC clock since the RTC requires a continuous clock to maintain time.





Figure 4-9. OSC1 LVCMOS Circuit Schematic

#### 4.2.2.5 OSC1 Not Used

Figure 4-10 shows the recommended oscillator connections when OSC1 is not being used. An external 10 kΩ maximum pull-down resistor should be connected to the RTC\_XTALIN terminal to prevent this input from floating to an invalid logic level which may increase leakage current through the oscillator input buffer. The RTC\_XTALOUT terminal is a no connect (NC).



Figure 4-10. OSC1 Not Used Schematic

## 4.2.3 Output Clock Specifications

The AM335x device has two clock output signals. The CLKOUT1 signal is always a replica of the OSC0 input clock which is referred to as the master oscillator (CLK M OSC) in the AM335x ARM Cortex-A8 Microprocessors (MPUs) Technical Reference Manual (literature number SPRUH73). The CLKOUT2 signal can be configured to output the OSC0 input clock, which is referred to as the 32K oscillator (CLK\_32K\_RTC) in the AM335x ARM Cortex-A8 Microprocessors (MPUs) Technical Reference Manual (literature number SPRUH73), or four other internal clocks. For more information related to configuring these clock output signals, see the CLKOUT Signals section of the AM335x ARM Cortex-A8 Microprocessors (MPUs) Technical Reference Manual (literature number SPRUH73).

#### **Output Clock Characteristics**

#### 4.2.4.1 CLKOUT1

The CLKOUT1 signal can be output on the XDMA\_EVENT\_INTR0 terminal. This terminal connects to one of seven internal signals via configurable multiplexers. The XDMA\_EVENT\_INTR0 multiplexer must be configured for Mode 3 to connect the CLKOUT1 signal to the XDMA\_EVENT\_INTR0 terminal.

The default reset configuration of the XDMA\_EVENT\_INTRO multiplexer is selected by the logic level applied to the LCD\_DATA5 terminal on the rising edge of PWRONRSTn. The XDMA\_EVENT\_INTR0 multiplexer will be configured to Mode 7 if the LCD\_DATA5 terminal is low on the rising edge of PWRONRSTn or Mode 3 if the LCD\_DATA5 terminal is high on the rising edge of PWRONRSTn. This allows the CLKOUT1 signal to be output on the XDMA\_EVENT\_INTR0 terminal without software intervention. In this mode, the output will be held low while PWRONRSTn is active and will begin to toggle after PWRONRSTn is released.



www.ti.com.cn

ZHCS488B - OCTOBER 2011 - REVISED JANUARY 2012

#### 4.2.4.2 CLKOUT2

The CLKOUT2 signal can be output on the XDMA\_EVENT\_INTR1 terminal. This terminal connects to one of seven internal signals via configurable multiplexers. The XDMA\_EVENT\_INTR1 multiplexer must be configured for Mode 3 to connect the CLKOUT2 signal to the XDMA\_EVENT\_INTR1 terminal.

The default reset configuration of the XDMA\_EVENT\_INTR1 multiplexer is always Mode 7. Software must configure the XDMA\_EVENT\_INTR1 multiplexer to Mode 3 for the CLKOUT2 signal to be output on the XDMA\_EVENT\_INTR1 terminal.



## 5 Peripheral Information and Timings

The AM335x device contains many peripheral interfaces. In order to reduce package size and cost while maintaining maximum functionality, many of the AM335x terminals can multiplex up to eight signal functions. Although there are many combinations of pin multiplexing that are possible, only a certain number of sets, called IO sets, are valid due to timing limitations. These valid IO sets were carefully chosen to provide many possible application scenarios for the user.

Texas Instruments has developed a Windows application called Pin Mux Utility that helps a system designer select the appropriate pin-multiplexing configuration for their AM335x-based product design. This tool provides a way to select valid IO sets of specific peripheral interfaces to ensure that the pin-multiplexing configuration selected for a design only uses valid IO sets supported by the AM335x device.

#### 5.1 Parameter Information

#### 5.1.1 Timing Parameters and Board Routing Analysis

The timing parameter values specified in this data manual do *not* include delays by board routings. As a good board design practice, such delays must *always* be taken into account. Timing values may be adjusted by increasing/decreasing such delays. TI recommends utilizing the available I/O buffer information specification (IBIS) models to analyze the timing characteristics correctly. If needed, external logic hardware such as buffers may be used to compensate any timing differences.

For the mDDR(LPDDR)/DDR2/DDR3 memory interface, it is *not* necessary to use the IBIS models to analyze timing characteristics. TI provides a PCB routing rules solution that describes the routing rules to ensure the mDDR(LPDDR)/DDR2/DDR3 memory interface timings are met.

## 5.2 Recommended Clock and Control Signal Transition Behavior

All clocks and control signals *must* transition between  $V_{IH}$  and  $V_{IL}$  (or between  $V_{IL}$  and  $V_{IH}$ ) in a monotonic manner.



## 5.3 Ethernet Media Access Controller (EMAC)/Switch

#### 5.3.1 Ethernet MAC/Switch Electrical Data/Timing

The Ethernet MAC/Switch implemented in the AM335x device supports GMII mode, but the AM335x design does not pin out 9 of the 24 GMII signals. This was done to reduce the total number of package terminals. Therefore, the AM335x device does not support GMII mode. MII mode is supported with the remaining GMII signals.

The AM335x ARM Cortex-A8 Microprocessors (MPUs) Technical Reference Manual (literature number SPRUH73) and this document may reference internal signal names when discussing peripheral input and output signals since many of the AM335x package terminals can be multiplexed to one of several peripheral signals. For example, the AM335x terminal names for port 1 of the Ethernet MAC/Switch have been changed from GMII to MII to indicate their Mode 0 function, but the internal signal is named GMII. However, documents that describe the Ethernet switch reference these signals by their internal signal name. For a cross-reference of internal signal names to terminal names, see Table 2-7.

Operation of the Ethernet MAC/Switch is not supported for OPP50.

Table 5-1. Ethernet MAC/Switch Timing Conditions

|                   | TIMING CONDITION PARAMETER | MIN TYP          | MAX              | UNIT |  |  |  |  |  |
|-------------------|----------------------------|------------------|------------------|------|--|--|--|--|--|
| Input Cor         | put Conditions             |                  |                  |      |  |  |  |  |  |
| t <sub>R</sub>    | Input signal rise time     | 1 <sup>(1)</sup> | 5 <sup>(1)</sup> | ns   |  |  |  |  |  |
| t <sub>F</sub>    | Input signal fall time     | 1 <sup>(1)</sup> | 5 <sup>(1)</sup> | ns   |  |  |  |  |  |
| Output C          | Output Condition           |                  |                  |      |  |  |  |  |  |
| C <sub>LOAD</sub> | Output load capacitance    | 3                | 30               | pF   |  |  |  |  |  |

<sup>(1)</sup> Except when specified otherwise.

#### 5.3.1.1 Ethernet MAC/Switch MII Electrical Data/Timing

Table 5-2. Timing Requirements for GMII[x]\_RXCLK - MII Mode

## (see Figure 5-1)

| NO  | 10                      |                             | 10 Mbps |     |        | 100 Mbps |     |        | LINUT |
|-----|-------------------------|-----------------------------|---------|-----|--------|----------|-----|--------|-------|
| NO. |                         |                             | MIN     | TYP | MAX    | MIN      | TYP | MAX    | UNIT  |
| 1   | t <sub>c(RX_CLK)</sub>  | Cycle time, RX_CLK          | 399.96  |     | 400.04 | 39.996   |     | 40.004 | ns    |
| 2   | t <sub>w(RX_CLKH)</sub> | Pulse Duration, RX_CLK high | 140     |     | 260    | 14       |     | 26     | ns    |
| 3   | t <sub>w(RX_CLKL)</sub> | Pulse Duration, RX_CLK low  | 140     |     | 260    | 14       |     | 26     | ns    |
| 4   | t <sub>t(RX CLK)</sub>  | Transition time, RX_CLK     |         |     | 5      |          |     | 5      | ns    |



Figure 5-1. GMII[x]\_RXCLK Timing - MII Mode

ZHCS488B - OCTOBER 2011 - REVISED JANUARY 2012

## Table 5-3. Timing Requirements for GMII[x]\_TXCLK - MII Mode

## (see Figure 5-2)

| NO. |                         |                             | 10 Mbps |     |        | ,      | UNIT |        |    |
|-----|-------------------------|-----------------------------|---------|-----|--------|--------|------|--------|----|
| NO. |                         |                             | MIN TYP | MAX | MIN    | TYP    | MAX  | UNII   |    |
| 1   | t <sub>c(TX_CLK)</sub>  | Cycle time, TX_CLK          | 399.96  |     | 400.04 | 39.996 |      | 40.004 | ns |
| 2   | t <sub>w(TX_CLKH)</sub> | Pulse Duration, TX_CLK high | 140     |     | 260    | 14     |      | 26     | ns |
| 3   | t <sub>w(TX_CLKL)</sub> | Pulse Duration, TX_CLK low  | 140     |     | 260    | 14     |      | 26     | ns |
| 4   | t <sub>t(TX_CLK)</sub>  | Transition time, TX_CLK     |         |     | 5      |        |      | 5      | ns |



Figure 5-2. GMII[x]\_TXCLK Timing - MII Mode

## Table 5-4. Timing Requirements for GMII[x]\_RXD[3:0], GMII[x]\_RXDV, and GMII[x]\_RXER - MII Mode

#### (see Figure 5-3)

**PRODUCT PREVIEW** 

| NO  |                               |                                          |     | 10 Mbps |     | 1   | 00 Mbps |     | LINUT |
|-----|-------------------------------|------------------------------------------|-----|---------|-----|-----|---------|-----|-------|
| NO. |                               |                                          | MIN | TYP     | MAX | MIN | TYP     | MAX | UNIT  |
|     | t <sub>su(RXD-RX_CLK)</sub>   | Setup time, RXD[3:0] valid before RX_CLK |     |         |     |     |         |     |       |
| 1   | t <sub>su(RX_DV-RX_CLK)</sub> | Setup time, RX_DV valid before RX_CLK    | 8   |         |     | 8   |         |     | ns    |
|     | t <sub>su(RX_ER-RX_CLK)</sub> | Setup time, RX_ER valid before RX_CLK    |     |         |     |     |         |     |       |
|     | t <sub>h(RX_CLK-RXD)</sub>    | Hold time RXD[3:0] valid after RX_CLK    |     |         |     |     |         |     |       |
| 2   | t <sub>h(RX_CLK-RX_DV)</sub>  | Hold time RX_DV valid after RX_CLK       | 8   |         |     | 8   |         |     | ns    |
|     | t <sub>h(RX CLK-RX ER)</sub>  | Hold time RX_ER valid after RX_CLK       |     |         |     |     |         |     |       |



Figure 5-3. GMII[x]\_RXD[3:0], GMII[x]\_RXDV, GMII[x]\_RXER Timing - MII Mode

## Table 5-5. Switching Characteristics for GMII[x]\_TXD[3:0], and GMII[x]\_TXEN - MII Mode

(see Figure 5-4)

| NO  | PARAMETER                    |                                           | 10 Mbps |     |     | 100 Mbps |     |     | LINIT |
|-----|------------------------------|-------------------------------------------|---------|-----|-----|----------|-----|-----|-------|
| NO. |                              | PARAMETER                                 | MIN     | TYP | MAX | MIN      | TYP | MAX | UNIT  |
| 4   | t <sub>d(TX_CLK-TXD)</sub>   | Delay time, TX_CLK high to TXD[3:0] valid | -       | E   | 25  | F        | 2   | 25  | 20    |
| '   | t <sub>d(TX_CLK-TX_EN)</sub> | Delay time, TX_CLK to TX_EN valid         | 5       |     | 25  | 5        |     | 25  | ns    |



Figure 5-4. GMII[x]\_TXD[3:0], GMII[x]\_TXEN Timing - MII Mode



#### 5.3.1.2 Ethernet MAC/Switch RMII Electrical Data/Timing

## Table 5-6. Timing Requirements for RMII[x]\_REFCLK - RMII Mode

#### (see Figure 5-5)

| NO. |                          |                              | MIN    | TYP MA | Х  | UNIT |
|-----|--------------------------|------------------------------|--------|--------|----|------|
| 1   | t <sub>c(REF_CLK)</sub>  | Cycle time, REF_CLK          | 19.999 | 20.00  | )1 | ns   |
| 2   | t <sub>w(REF_CLKH)</sub> | Pulse Duration, REF_CLK high | 7      | •      | 3  | ns   |
| 3   | t <sub>w(REF CLKL)</sub> | Pulse Duration, REF_CLK low  | 7      | ,      | 3  | ns   |



Figure 5-5. RMII[x]\_REFCLK Timing - RMII Mode

## Table 5-7. Timing Requirements for RMII[x]\_RXD[1:0], RMII[x]\_CRS\_DV, and RMII[x]\_RXER - RMII Mode

(see Figure 5-6)

| NO. |                                 |                                           | MIN | TYP | MAX | UNIT |
|-----|---------------------------------|-------------------------------------------|-----|-----|-----|------|
|     | t <sub>su(RXD-REF_CLK)</sub>    | Setup time, RXD[1:0] valid before REF_CLK |     |     |     |      |
| 1   | t <sub>su(CRS_DV-REF_CLK)</sub> | Setup time, CRS_DV valid before REF_CLK   | 4   |     |     | ns   |
|     | t <sub>su(RX_ER-REF_CLK)</sub>  | Setup time, RX_ER valid before REF_CLK    |     |     |     |      |
|     | t <sub>h(REF_CLK-RXD)</sub>     | Hold time RXD[1:0] valid after REF_CLK    |     |     |     |      |
| 2   | t <sub>h(REF_CLK-CRS_DV)</sub>  | Hold time, CRS_DV valid after REF_CLK     | 2   |     |     | ns   |
|     | th(REF CLK-RX ER)               | Hold time, RX_ER valid after REF_CLK      |     |     |     |      |



Figure 5-6. RMII[x]\_RXD[1:0], RMII[x]\_CRS\_DV, RMII[x]\_RXER Timing - RMII Mode



## Table 5-8. Switching Characteristics for RMII[x]\_TXD[1:0], and RMII[x]\_TXEN - RMII Mode

(see Figure 5-7)

| NO. |                              | PARAMETER                                  | MIN | TYP | MAX | UNIT |
|-----|------------------------------|--------------------------------------------|-----|-----|-----|------|
|     | t <sub>d(REF CLK-TXD)</sub>  | Delay time, REF_CLK high to TXD[1:0] valid |     |     |     | ns   |
| 1   | t <sub>d(REF_CLK-TXEN)</sub> | Delay time, REF_CLK to TXEN valid          | 2   |     | 13  |      |
| 0   | t <sub>r(TXD)</sub>          | Rise time, TXD outputs                     | 4   |     | 5   | 20   |
| 2   | t <sub>r(TX_EN)</sub>        | Rise time, TX_EN output                    | 1   |     |     | ns   |
| 2   | $t_{f(TXD)}$                 | Fall time, TXD outputs                     | 1   |     | 5   | ne   |
| 3   | t <sub>f(TX FN)</sub>        | Fall time, TX_EN output                    | '   |     |     | ns   |



Figure 5-7. RMII[x]\_TXD[1:0], RMII[x]\_TXEN Timing - RMII Mode



#### 5.3.1.3 Ethernet MAC/Switch RGMII Electrical Data/Timing

RGMII mode is not supported for OPP50.

## Table 5-9. Timing Requirements for RGMII[x]\_RCLK - RGMII Mode

#### (see Figure 5-8)

| NO. |                      |                          | ,   | 10 Mbps |      | 100 Mbps |     |      | 1000 Mbps |     |      | LINUT |
|-----|----------------------|--------------------------|-----|---------|------|----------|-----|------|-----------|-----|------|-------|
|     |                      |                          | MIN | TYP     | MAX  | MIN      | TYP | MAX  | MIN       | TYP | MAX  | UNIT  |
| 1   | t <sub>c(RXC)</sub>  | Cycle time, RXC          | 360 |         | 440  | 36       |     | 44   | 7.2       |     | 8.8  | ns    |
| 2   | t <sub>w(RXCH)</sub> | Pulse duration, RXC high | 160 |         | 240  | 16       |     | 24   | 3.6       |     | 4.4  | ns    |
| 3   | t <sub>w(RXCL)</sub> | Pulse duration, RXC low  | 160 |         | 240  | 16       |     | 24   | 3.6       |     | 4.4  | ns    |
| 4   | t <sub>t(RXC)</sub>  | Transition time, RXC     |     |         | 0.75 |          |     | 0.75 |           |     | 0.75 | ns    |



Figure 5-8. RGMII[x]\_RCLK Timing - RGMII Mode

Table 5-10. Timing Requirements for RGMII[x]\_RD[3:0], and RGMII[x]\_RCTL - RGMII Mode

#### (see Figure 5-9)

| NO. |                             |                                               | 10 Mbps |     |      | 100 Mbps |     |      | 1000 Mbps |     |      | UNIT |
|-----|-----------------------------|-----------------------------------------------|---------|-----|------|----------|-----|------|-----------|-----|------|------|
|     |                             |                                               | MIN     | TYP | MAX  | MIN      | TYP | MAX  | MIN       | TYP | MAX  | UNII |
| 1   | t <sub>su(RD-RXC)</sub>     | Setup time, RD[3:0] valid before RXC high/low | 1       |     |      | 1        |     |      | 1         |     |      | ns   |
|     | t <sub>su(RX_CTL-RXC)</sub> | Setup time, RX_CTL valid before RXC high/low  | 1       |     |      | 1        |     |      | 1         |     |      |      |
| 2   | t <sub>h(RXC-RD)</sub>      | Hold time, RD[3:0] valid after RXC high/low   | 1       |     |      | 1        |     |      | 1         |     |      | 20   |
|     | t <sub>h(RXC-RX_CTL)</sub>  | Hold time, RX_CTL valid after RXC high/low    | 1       |     |      | 1        |     |      | 1         |     |      | ns   |
| 3   | t <sub>t(RD)</sub>          | Transition time, RD                           |         |     | 0.75 |          |     | 0.75 |           |     | 0.75 | 20   |
|     | t <sub>t(RX_CTL)</sub>      | Transition time, RX_CTL                       |         |     | 0.75 |          |     | 0.75 |           |     | 0.75 | ns   |



- A. RGMII[x]\_RCLK must be externally delayed relative to the RGMII[x]\_RD[3:0] and RGMII[x]\_RCTL signals to meet the respective timing requirements.
- B. Data and control information is received using both edges of the clocks. RGMII[x]\_RD[3:0] carries data bits 3-0 on the rising edge of RGMII[x]\_RCLK and data bits 7-4 on the falling edge of RGMII[x]\_RCLK. Similarly, RGMII[x]\_RCTL carries RXDV on rising edge of RGMII[x]\_RCLK and RXERR on falling edge of RGMII[x]\_RCLK.

Figure 5-9. RGMII[x]\_RD[3:0], RGMII[x]\_RCTL Timing - RGMII Mode



## Table 5-11. Switching Characteristics for RGMII[x]\_TCLK - RGMII Mode

(see Figure 5-10)

|     | 0 ,                  |                          |         |     |          |     |     |           |     |     |      |      |
|-----|----------------------|--------------------------|---------|-----|----------|-----|-----|-----------|-----|-----|------|------|
| NO. |                      |                          | 10 Mbps |     | 100 Mbps |     |     | 1000 Mbps |     |     | UNIT |      |
| NO. |                      |                          | MIN     | TYP | MAX      | MIN | TYP | MAX       | MIN | TYP | MAX  | UNII |
| 1   | t <sub>c(TXC)</sub>  | Cycle time, TXC          | 360     |     | 440      | 36  |     | 44        | 7.2 |     | 8.8  | ns   |
| 2   | t <sub>w(TXCH)</sub> | Pulse duration, TXC high | 160     |     | 240      | 16  |     | 24        | 3.6 |     | 4.4  | ns   |
| 3   | t <sub>w(TXCL)</sub> | Pulse duration, TXC low  | 160     |     | 240      | 16  |     | 24        | 3.6 |     | 4.4  | ns   |
| 4   | t <sub>t(TXC)</sub>  | Transition time, TXC     |         |     | 0.75     |     |     | 0.75      |     |     | 0.75 | ns   |



Figure 5-10. RGMII[x]\_TCLK Timing - RGMII Mode

Table 5-12. Switching Characteristics for RGMII[x]\_TD[3:0], and RGMII[x]\_TCTL - RGMII Mode

(see Figure 5-11)

| (coorigate or tr) |                             |                           |         |     |          |      |     |           |      |     |      |      |
|-------------------|-----------------------------|---------------------------|---------|-----|----------|------|-----|-----------|------|-----|------|------|
| NO.               |                             |                           | 10 Mbps |     | 100 Mbps |      |     | 1000 Mbps |      | s   | UNIT |      |
| 140.              |                             |                           | MIN     | TYP | MAX      | MIN  | TYP | MAX       | MIN  | TYP | MAX  | UNIT |
| 1                 | t <sub>sk(TD-TXC)</sub>     | TD to TXC output skew     | -0.5    |     | 0.5      | -0.5 |     | 0.5       | -0.5 |     | 0.5  |      |
|                   | t <sub>sk(TX_CTL-TXC)</sub> | TX_CTL to TXC output skew | -0.5    |     | 0.5      | -0.5 |     | 0.5       | -0.5 |     | 0.5  | ns   |
| 2                 | t <sub>t(TD)</sub>          | Transition time, TD       |         |     | 0.75     |      |     | 0.75      |      |     | 0.75 |      |
|                   | t <sub>t(TX CTL)</sub>      | Transition time, TX_CTL   |         |     | 0.75     |      |     | 0.75      |      |     | 0.75 | ns   |



- A. The Ethernet MAC/Switch implemented in the AM335x device supports internal delay mode, but timing closure was not performed for this mode of operation. Therefore, the AM335x device does not support internal delay mode.
- B. Data and control information is transmitted using both edges of the clocks. RGMII[x]\_TD[3:0] carries data bits 3-0 on the rising edge of RGMII[x]\_TCLK and data bits 7-4 on the falling edge of RGMII[x]\_TCLK. Similarly, RGMII[x]\_TCLL carries TXEN on rising edge of RGMII[x]\_TCLK and TXERR of falling edge of RGMII[x]\_TCLK.

Figure 5-11. RGMII[x]\_TD[3:0], RGMII[x]\_TCTL Timing - RGMII Mode



#### ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

## 5.4 External Memory Interfaces

The device includes the following external memory interfaces:

- General-purpose memory controller (GPMC)
- mDDR(LPDDR)/DDR2/DDR3 Memory Interface (EMIF)

## 5.4.1 General-Purpose Memory Controller (GPMC)

#### NOTE

For more information, see the Memory Subsystem/General-Purpose Memory Controller section of the *AM335x ARM Cortex-A8 Microprocessors (MPUs) Technical Reference Manual* (literature number SPRUH73).

The GPMC is the unified memory controller used to interface external memory devices such as:

- Asynchronous SRAM-like memories and ASIC devices
- Asynchronous page mode and synchronous burst NOR flash
- NAND flash

## 5.4.1.1 GPMC/NOR Flash—Synchronous Mode

Synchronous mode is not supported for OPP50.

Table 5-14 and Table 5-15 assume testing over the recommended operating conditions and electrical characteristic conditions below (see Figure 5-12 through Figure 5-16).

Table 5-13. GPMC/NOR Flash Timing Conditions—Synchronous Mode

|                   | TIMING CONDITION PARAMETER | MIN | TYP MAX | UNIT |  |  |  |  |
|-------------------|----------------------------|-----|---------|------|--|--|--|--|
| Input Conditions  |                            |     |         |      |  |  |  |  |
| t <sub>R</sub>    | Input signal rise time     | 1   | 5       | ns   |  |  |  |  |
| t <sub>F</sub>    | Input signal fall time     | 1   | 5       | ns   |  |  |  |  |
| Output Condition  |                            |     |         |      |  |  |  |  |
| C <sub>LOAD</sub> | Output load capacitance    | 3   | 30      | pF   |  |  |  |  |

Table 5-14. GPMC/NOR Flash Timing Requirements—Synchronous Mode

| NO  |                             | OPP10                                                                                      | UNIT |     |      |
|-----|-----------------------------|--------------------------------------------------------------------------------------------|------|-----|------|
| NO. |                             | PARAMETER                                                                                  | MIN  | MAX | UNII |
| F12 | t <sub>su(dV-clkH)</sub>    | Setup time, input data gpmc_ad[15:0] valid before output clock gpmc_clk high               | 3.2  |     | ns   |
| F13 | t <sub>h(clkH-dV)</sub>     | Hold time, input data gpmc_ad[15:0] valid after output clock gpmc_clk high                 | 2.5  |     | ns   |
| F21 | t <sub>su(waitV-clkH)</sub> | Setup time, input wait gpmc_wait[x] <sup>(1)</sup> valid before output clock gpmc_clk high | 3.2  |     | ns   |
| F22 | t <sub>h(clkH-waitV)</sub>  | Hold time, input wait gpmc_wait[x] <sup>(1)</sup> valid after output clock gpmc_clk high   | 2.5  |     | ns   |

<sup>(1)</sup> In  $gpmc\_wait[x]$ , x is equal to 0 or 1.



# Table 5-15. GPMC/NOR Flash Switching Characteristics—Synchronous Mode<sup>(2)</sup>

| NO. |                               | PARAMETER                                                                                                                                             |                                                                                                                                                          | OPP1                   | 00                      | UNIT |
|-----|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|------|
|     |                               |                                                                                                                                                       |                                                                                                                                                          | MIN                    | MAX                     |      |
| F0  | 1 / t <sub>c(clk)</sub>       | Frequency <sup>(15)</sup> , output clock gpmc_clk                                                                                                     |                                                                                                                                                          |                        | 100                     | MHz  |
| F1  | t <sub>w(clkH)</sub>          | Typical pulse duration, output clock gpmc_clk high                                                                                                    |                                                                                                                                                          | 0.5P <sup>(12)</sup>   | 0.5P <sup>(12)</sup>    | ns   |
| F1  | t <sub>w(clkL)</sub>          | Typical pulse duration, output clock gpmc_clk low                                                                                                     |                                                                                                                                                          | 0.5P <sup>(12)</sup>   | 0.5P <sup>(12)</sup>    | ns   |
|     | t <sub>dc(clk)</sub>          | Duty cycle error, output clock gpmc_clk                                                                                                               |                                                                                                                                                          | -500                   | 500                     | ps   |
|     | t <sub>J(clk)</sub>           | Jitter standard deviation <sup>(16)</sup> , output clock gpmc_clk                                                                                     |                                                                                                                                                          |                        | 33.33                   | ps   |
|     | t <sub>R(clk)</sub>           | Rise time, output clock gpmc_clk                                                                                                                      |                                                                                                                                                          |                        | 2                       | ns   |
|     | t <sub>F(clk)</sub>           | Fall time, output clock gpmc_clk                                                                                                                      |                                                                                                                                                          |                        | 2                       | ns   |
|     | t <sub>R(do)</sub>            | Rise time, output data gpmc_ad[15:0]                                                                                                                  |                                                                                                                                                          |                        | 2                       | ns   |
|     | t <sub>F(do)</sub>            | Fall time, output data gpmc_ad[15:0]                                                                                                                  | e, output data gpmc_ad[15:0]                                                                                                                             |                        |                         | ns   |
| F2  | t <sub>d(clkH-csnV)</sub>     | Delay time, output clock gpmc_clk rising edge to outp select gpmc_csn[x] <sup>(11)</sup> transition                                                   | out chip                                                                                                                                                 | $F^{(6)} - 2.2$        |                         |      |
| F3  | t <sub>d(clkH-csnIV)</sub>    | Delay time, output clock gpmc_clk rising edge to outp select gpmc_csn[x] <sup>(11)</sup> invalid                                                      | out chip                                                                                                                                                 | $E^{(5)} - 2.2$        | E <sup>(5)</sup> + 4.5  | ns   |
| F4  | t <sub>d(aV-clk)</sub>        | Delay time, output address gpmc_a[27:1] valid to output clock gpmc_clk first edge                                                                     |                                                                                                                                                          | $B^{(2)} - 4.5$        | B <sup>(2)</sup> + 2.3  | ns   |
| F5  | t <sub>d(clkH-alV)</sub>      | Delay time, output clock gpmc_clk rising edge to output address gpmc_a[27:1] invalid                                                                  |                                                                                                                                                          |                        | 4.5                     | ns   |
| F6  | t <sub>d(be[x]nV-clk)</sub>   | Delay time, output lower byte enable/command latch enable gpmc_be0n_cle, output upper byte enable gpmc_be1n valid to output clock gpmc_clk first edge |                                                                                                                                                          | B <sup>(2)</sup> – 1.9 | B <sup>(2)</sup> + 2.3  | ns   |
| F7  | t <sub>d(clkH-be[x]nIV)</sub> |                                                                                                                                                       | Delay time, output clock gpmc_clk rising edge to output lower byte enable/command latch enable gpmc_be0n_cle, output upper byte enable gpmc_be1n invalid |                        | D <sup>(4)</sup> + 1.9  | ns   |
| F8  | t <sub>d(clkH-advn)</sub>     | Delay time, output clock gpmc_clk rising edge to outp valid/address latch enable gpmc_advn_ale transition                                             | out address                                                                                                                                              | $G^{(7)} + 2.3$        | G <sup>(7)</sup> + 4.5  | ns   |
| F9  | t <sub>d(clkH-advnIV)</sub>   | Delay time, output clock gpmc_clk rising edge to outp valid/address latch enable gpmc_advn_ale invalid                                                | out address                                                                                                                                              | $D^{(4)} - 2.3$        | $D^{(4)} + 3.5$         | ns   |
| F10 | t <sub>d(clkH-oen)</sub>      | Delay time, output clock gpmc_clk rising edge to outp gpmc_oen transition                                                                             | out enable                                                                                                                                               | H <sup>(8)</sup> – 2.3 | H <sup>(8)</sup> + 3.5  | ns   |
| F11 | t <sub>d(clkH-oenIV)</sub>    | Delay time, output clock gpmc_clk rising edge to outp gpmc_oen invalid                                                                                | out enable                                                                                                                                               | $E^{(5)} - 2.3$        | E <sup>(5)</sup> + 3.5  | ns   |
| F14 | t <sub>d(clkH-wen)</sub>      | Delay time, output clock gpmc_clk rising edge to outpenable gpmc_wen transition                                                                       | out write                                                                                                                                                | $I^{(9)} - 2.3$        | I <sup>(9)</sup> + 4.5  | ns   |
| F15 | $t_{d(clkH-do)}$              | Delay time, output clock gpmc_clk rising edge to outp gpmc_ad[15:0] transition                                                                        | out data                                                                                                                                                 | $J^{(10)} - 2.3$       | J <sup>(10)</sup> + 1.9 | ns   |
| F17 | $t_{d(clkH-be[x]n)}$          | Delay time, output clock gpmc_clk rising edge to outp<br>byte enable/command latch enable gpmc_be0n_cle to                                            |                                                                                                                                                          | $J^{(10)} - 2.3$       | J <sup>(10)</sup> + 1.9 | ns   |
| F18 | t <sub>w(csnV)</sub>          | Pulse duration, output chip select gpmc_csn[x] <sup>(11)</sup>                                                                                        | Read                                                                                                                                                     | A <sup>(1)</sup>       |                         | ns   |
|     |                               | low                                                                                                                                                   | Write                                                                                                                                                    | A <sup>(1)</sup>       |                         | ns   |
| F19 | t <sub>w(be[x]nV)</sub>       | Pulse duration, output lower byte enable/command                                                                                                      | Read                                                                                                                                                     | C <sup>(3)</sup>       |                         | ns   |
|     |                               | latch enable gpmc_be0n_cle, output upper byte enable gpmc_be1n low                                                                                    | Write                                                                                                                                                    | C <sup>(3)</sup>       |                         | ns   |
| F20 | t <sub>w(advnV)</sub>         | Pulse duration, output address valid/address latch                                                                                                    | Read                                                                                                                                                     | K <sup>(13)</sup>      |                         | ns   |
| 0   | -w(auviiv)                    | enable gpmc_advn_ale low                                                                                                                              | Write                                                                                                                                                    | K <sup>(13)</sup>      |                         | ns   |

<sup>(1)</sup> For single read: A = (CSRdOffTime – CSOnTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(14)</sup>
For burst read: A = (CSRdOffTime – CSOnTime + (n – 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(14)</sup>
For burst write: A = (CSWrOffTime – CSOnTime + (n – 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(14)</sup>
With n being the page burst access number.

<sup>(2)</sup> B = ClkActivationTime \* GPMC\_FCLK<sup>(14)</sup>

<sup>(3)</sup> For single read: C = RdCycleTime \* (TimeParaGranularity + 1) \* GPMC\_FCLK (14)
For burst read: C = (RdCycleTime + (n − 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK (14)
For burst write: C = (WrCycleTime + (n − 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK (14)
With n being the page burst access number.

<sup>(4)</sup> For single read: D = (RdCycleTime - AccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(14)</sup>



```
For burst read: D = (RdCycleTime - AccessTime) * (TimeParaGranularity + 1) * GPMC_FCLK<sup>(14)</sup> For burst write: <math>D = (WrCycleTime - AccessTime) * (TimeParaGranularity + 1) * GPMC_FCLK<sup>(14)</sup>)
(5) For single read: E = (CSRdOffTime - AccessTime) * (TimeParaGranularity + 1) * GPMC_FCLK^{(14)} For burst read: E = (CSRdOffTime - AccessTime) * (TimeParaGranularity + 1) * GPMC_FCLK^{(14)} For burst write: E = (CSWrOffTime - AccessTime) * (TimeParaGranularity + 1) * GPMC_FCLK^{(14)}
(6) For csn falling edge (CS activated):
                Case GpmcFCLKDivider = 0:
                        F = 0.5 * CSExtraDelay * GPMC_FCLK<sup>(14)</sup>
                 Case GpmcFCLKDivider = 1:
                        F = 0.5 * CSExtraDelay * GPMC_FCLK(14) if (ClkActivationTime and CSOnTime are odd) or (ClkActivationTime and CSOnTime
                      F = (1 + 0.5 * CSExtraDelay) * GPMC_FCLK<sup>(14)</sup> otherwise
                Case GpmcFCLKDivider = 2:
                       F = 0.5 * CSExtraDelay * GPMC_FCLK<sup>(14)</sup> if ((CSOnTime – ClkActivationTime) is a multiple of 3)
                 - F = (1 + 0.5 * CSExtraDelay) * GPMC_FCLK<sup>(14)</sup> if ((CSOnTime – ClkActivationTime – 1) is a multiple of 3)
- F = (2 + 0.5 * CSExtraDelay) * GPMC_FCLK<sup>(14)</sup> if ((CSOnTime – ClkActivationTime – 2) is a multiple of 3)
(7) For ADV falling edge (ADV activated):
                Case GpmcFCLKDivider = 0:
                        G = 0.5 * ADVExtraDelay * GPMC_FCLK<sup>(14)</sup>
                Case GpmcFCLKDivider = 1:
                         G = 0.5 * ADVExtraDelay * GPMC_FCLK<sup>(14)</sup> if (ClkActivationTime and ADVOnTime are odd) or (ClkActivationTime and
                         ADVOnTime are even)
                         G = (1 + 0.5 * ADVExtraDelay) * GPMC_FCLK<sup>(14)</sup> otherwise
                Case GpmcFCLKDivider = 2:
                        G = 0.5 * ADVExtraDelay * GPMC_FCLK<sup>(14)</sup> if ((ADVOnTime – ClkActivationTime) is a multiple of 3) 
G = (1 + 0.5 * ADVExtraDelay) * GPMC_FCLK<sup>(14)</sup> if ((ADVOnTime – ClkActivationTime – 1) is a multiple of 3) 
G = <math>(2 + 0.5 * ADVExtraDelay) * GPMC_FCLK<sup>(14)</sup> if ((ADVOnTime – ClkActivationTime – 2) is a multiple of 3)
        For ADV rising edge (ADV deactivated) in Reading mode:
                Case GpmcFCLKDivider = 0:
                         G = 0.5 * ADVExtraDelay * GPMC_FCLK<sup>(14)</sup>
                Case GpmcFCLKDivider = 1:
                         G = 0.5 * ADVExtraDelay * GPMC_FCLK<sup>(14)</sup> if (ClkActivationTime and ADVRdOffTime are odd) or (ClkActivationTime and
                          ADVRdOffTime are even)
                         G = (1 + 0.5 * ADVExtraĎelay) * GPMC_FCLK<sup>(14)</sup> otherwise
                Case GpmcFCLKDivider = 2:
                        G = 0.5 * ADVExtraDelay * GPMC_FCLK<sup>(14)</sup> if ((ADVRdOffTime – ClkActivationTime) is a multiple of 3) 
G = (1 + 0.5 * ADVExtraDelay) * GPMC_FCLK<sup>(14)</sup> if ((ADVRdOffTime – ClkActivationTime – 1) is a multiple of 3) 
G = (2 + 0.5 * ADVExtraDelay) * GPMC_FCLK<sup>(14)</sup> if ((ADVRdOffTime – ClkActivationTime – 2) is a multiple of 3)
        For ADV rising edge (ADV deactivated) in Writing mode:
                Case GpmcFCLKDivider = 0:
                         G = 0.5 * ADVExtraDelay * GPMC_FCLK<sup>(14)</sup>
                Case GpmcFCLKDivider = 1:
                         G = 0.5 * ADVExtraDelay * GPMC_FCLK^{(14)} if (ClkActivationTime and ADVWrOffTime are odd) or (ClkActivationTime are odd) or (ClkActivation
                          ADVWrOffTime are even)
                        G = (1 + 0.5 * ADVExtraDelay) * GPMC FCLK<sup>(14)</sup> otherwise
                Case GpmcFCLKDivider = 2:
                        G = 0.5 * ADVExtraDelay * GPMC_FCLK<sup>(14)</sup> if ((ADVWrOffTime – ClkActivationTime) is a multiple of 3)
G = (1 + 0.5 * ADVExtraDelay) * GPMC_FCLK<sup>(14)</sup> if ((ADVWrOffTime – ClkActivationTime – 1) is a multiple of 3)
G = (2 + 0.5 * ADVExtraDelay) * GPMC_FCLK<sup>(14)</sup> if ((ADVWrOffTime – ClkActivationTime – 2) is a multiple of 3)
(8) For OE falling edge (OE activated) / IO DIR rising edge (Data Bus input direction):
              Case GpmcFCLKDivider = 0:
                        H = 0.5 * OEExtraDelay * GPMC FCLK(14)
                Case GpmcFCLKDivider = 1:
                        H = 0.5 * OEExtraDelay * GPMC_FCLK<sup>(14)</sup> if (ClkActivationTime and OEOnTime are odd) or (ClkActivationTime and OEOnTime
                        H = (1 + 0.5 * OEExtraDelay) * GPMC_FCLK^{(14)} otherwise
                Case GpmcFCLKDivider = 2:
                        H = 0.5 * OEExtraDelay * GPMC_FCLK<sup>(14)</sup> if ((OEOnTime – ClkActivationTime) is a multiple of 3)
H = (1 + 0.5 * OEExtraDelay) * GPMC_FCLK<sup>(14)</sup> if ((OEOnTime – ClkActivationTime – 1) is a multiple of 3)
H = (2 + 0.5 * OEExtraDelay) * GPMC_FCLK<sup>(14)</sup> if ((OEOnTime – ClkActivationTime – 2) is a multiple of 3)
        For OE rising edge (OE deactivated):
                Case GpmcFCLKDivider = 0:
- H = 0.5 * OEExtraDelay * GPMC_FCLK<sup>(14)</sup>
                Case GpmcFCLKDivider = 1:
                         H = 0.5 * OEExtraDelay * GPMC FCLK(14) if (ClkActivationTime and OEOffTime are odd) or (ClkActivationTime and OEOffTime
                         H = (1 + 0.5 * OEExtraDelay) * GPMC FCLK<sup>(14)</sup> otherwise
```



#### www.ti.com.cn

ZHCS488B - OCTOBER 2011 - REVISED JANUARY 2012

- Case GpmcFCLKDivider = 2: - H = 0.5 \* OEExtraDelay \* GPMC\_FCLK<sup>(14)</sup> if ((OEOffTime – ClkActivationTime) is a multiple of 3)
  - H = (1 + 0.5 \* OEExtraDelay) \* GPMC\_FCLK<sup>(14)</sup> if ((OEOffTime – ClkActivationTime – 1) is a multiple of 3)
  - H = (2 + 0.5 \* OEExtraDelay) \* GPMC\_FCLK<sup>(14)</sup> if ((OEOffTime – ClkActivationTime – 2) is a multiple of 3) (9) For WE falling edge (WE activated): Case GpmcFCLKDivider = 0: -  $I = 0.5 * WEExtraDelay * GPMC_FCLK^{(14)}$ Case GpmcFCLKDivider = 1: I = 0.5 \* WEExtraDelay \* GPMC\_FCLK(14) if (ClkActivationTime and WEOnTime are odd) or (ClkActivationTime and WEOnTime  $I = (1 + 0.5 * WEExtraDelay) * GPMC_FCLK^{(14)} otherwise$ Case GpmcFCLKDivider = 2: - I = 0.5 \* WEExtraDelay \* GPMC\_FCLK<sup>(14)</sup> if ((WEOnTime – ClkActivationTime) is a multiple of 3)
  - I = (1 + 0.5 \* WEExtraDelay) \* GPMC\_FCLK<sup>(14)</sup> if ((WEOnTime – ClkActivationTime – 1) is a multiple of 3)
  - I = (2 + 0.5 \* WEExtraDelay) \* GPMC\_FCLK<sup>(14)</sup> if ((WEOnTime – ClkActivationTime – 2) is a multiple of 3) For WE rising edge (WE deactivated): Case GpmcFCLKDivider = 0: I = 0.5 \* WEExtraDelay \* GPMC\_FCLK (14) Case GpmcFCLKDivider = 1: I = 0.5 \* WEExtraDelay \* GPMC\_FCLK<sup>(14)</sup> if (ClkActivationTime and WEOffTime are odd) or (ClkActivationTime and WEOffTime I = (1 + 0.5 \* WEExtraDelay) \* GPMC FCLK<sup>(14)</sup> otherwiseCase GpmcFCLKDivider = 2: I = 0.5 \* WEExtraDelay \* GPMC\_FCLK<sup>(14)</sup> if ((WEOffTime – ClkActivationTime) is a multiple of 3)
  I = (1 + 0.5 \* WEExtraDelay) \* GPMC\_FCLK<sup>(14)</sup> if ((WEOffTime – ClkActivationTime – 1) is a multiple of 3)
  I = (2 + 0.5 \* WEExtraDelay) \* GPMC\_FCLK<sup>(14)</sup> if ((WEOffTime – ClkActivationTime – 2) is a multiple of 3)
- (10)  $J = GPMC_FCLK^{(14)}$
- (11) In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5. In gpmc\_wait[x], x is equal to 0 or 1.
- (12) P = gpmc\_clk period in ns
- (13) For read:  $K = (ADVRdOffTime ADVOnTime) * (TimeParaGranularity + 1) * GPMC_FCLK^{(14)}$  For write:  $K = (ADVWrOffTime ADVOnTime) * (TimeParaGranularity + 1) * GPMC_FCLK^{(14)}$
- (14) GPMC\_FCLK is general-purpose memory controller internal functional clock period in ns.
- (15) Related to the gpmc\_clk output clock maximum and minimum frequencies programmable in the GPMC module by setting the GPMC\_CONFIG1\_CSx configuration register bit field GpmcFCLKDivider.
- (16) The jitter probability density can be approximated by a Gaussian function.





- A. In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5.
- B. In gpmc\_wait[x], x is equal to 0 or 1.

Figure 5-12. GPMC/NOR Flash—Synchronous Single Read—(GpmcFCLKDivider = 0)





- A. In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5.
- B. In gpmc\_wait[x], x is equal to 0 or 1.

Figure 5-13. GPMC/NOR Flash—Synchronous Burst Read—4x16-bit (GpmcFCLKDivider = 0)





- A. In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5.
- B. In gpmc\_wait[x], x is equal to 0 or 1.

Figure 5-14. GPMC/NOR Flash—Synchronous Burst Write—(GpmcFCLKDivider > 0)





- A. In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5.
- B. In gpmc\_wait[x], x is equal to 0 or 1.

Figure 5-15. GPMC/Multiplexed NOR Flash—Synchronous Burst Read





- A. In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5.
- B. In gpmc\_wait[x], x is equal to 0 or 1.

Figure 5-16. GPMC/Multiplexed NOR Flash—Synchronous Burst Write



## 5.4.1.2 GPMC/NOR Flash—Asynchronous Mode

Table 5-17 and Table 5-18 assume testing over the recommended operating conditions and electrical characteristic conditions below (see Figure 5-17 through Figure 5-22).

Table 5-16. GPMC/NOR Flash Timing Conditions—Asynchronous Mode

|                   | TIMING CONDITION PARAMETER | MIN TYP | MAX | UNIT |  |  |  |  |
|-------------------|----------------------------|---------|-----|------|--|--|--|--|
| Input Conditions  |                            |         |     |      |  |  |  |  |
| t <sub>R</sub>    | Input signal rise time     | 1       | 5   | ns   |  |  |  |  |
| t <sub>F</sub>    | Input signal fall time     | 1       | 5   | ns   |  |  |  |  |
| Output Co         | Output Condition           |         |     |      |  |  |  |  |
| C <sub>LOAD</sub> | Output load capacitance    | 3       | 30  | pF   |  |  |  |  |

Table 5-17. GPMC/NOR Flash Internal Timing Parameters—Asynchronous Mode<sup>(1)(2)</sup>

| NO  | DADAMETED                                                                                                                                                                      | OPP100  | OPP50   | LINUT |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|-------|
| NO. | PARAMETER                                                                                                                                                                      | MIN MAX | MIN MAX | UNIT  |
| FI1 | Delay time, output data gpmc_ad[15:0] generation from internal functional clock GPMC_FCLK <sup>(3)</sup>                                                                       | 6.5     | 6.5     | ns    |
| FI2 | Delay time, input data gpmc_ad[15:0] capture from internal functional clock GPMC_FCLK <sup>(3)</sup>                                                                           | 4       | 4       | ns    |
| FI3 | Delay time, output chip select gpmc_csn[x] generation from internal functional clock GPMC_FCLK <sup>(3)</sup>                                                                  | 6.5     | 6.5     | ns    |
| FI4 | Delay time, output address gpmc_a[27:1] generation from internal functional clock GPMC_FCLK <sup>(3)</sup>                                                                     | 6.5     | 6.5     | ns    |
| FI5 | Delay time, output address gpmc_a[27:1] valid from internal functional clock GPMC_FCLK <sup>(3)</sup>                                                                          | 6.5     | 6.5     | ns    |
| FI6 | Delay time, output lower-byte enable/command latch enable gpmc_be0n_cle, output upper-byte enable gpmc_be1n generation from internal functional clock GPMC_FCLK <sup>(3)</sup> | 6.5     | 6.5     | ns    |
| FI7 | Delay time, output enable gpmc_oen generation from internal functional clock GPMC_FCLK <sup>(3)</sup>                                                                          | 6.5     | 6.5     | ns    |
| FI8 | Delay time, output write enable gpmc_wen generation from internal functional clock GPMC_FCLK <sup>(3)</sup>                                                                    | 6.5     | 6.5     | ns    |
| FI9 | Skew, internal functional clock GPMC_FCLK <sup>(3)</sup>                                                                                                                       | 100     | 100     | ps    |

<sup>(1)</sup> The internal parameters table must be used to calculate data access time stored in the corresponding CS register bit field.

<sup>(2)</sup> Internal parameters are referred to the GPMC functional internal clock which is not provided externally.

<sup>(3)</sup> GPMC\_FCLK is general-purpose memory controller internal functional clock.



#### ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

### Table 5-18. GPMC/NOR Flash Timing Requirements—Asynchronous Mode

| NO.                 | PARAMETER                   |                                       | OPP1 | 00               | OPP50 |                  | UNIT |
|---------------------|-----------------------------|---------------------------------------|------|------------------|-------|------------------|------|
|                     |                             |                                       | MIN  | MAX              | MIN   | MAX              |      |
| FA5 <sup>(1)</sup>  | t <sub>acc(d)</sub>         | Data access time                      |      | H <sup>(5)</sup> |       | H <sup>(5)</sup> | ns   |
| FA20 <sup>(2)</sup> | t <sub>acc1-pgmode(d)</sub> | Page mode successive data access time |      | P <sup>(4)</sup> |       | P <sup>(4)</sup> | ns   |
| FA21 <sup>(3)</sup> | t <sub>acc2-pgmode(d)</sub> | Page mode first data access time      |      | H <sup>(5)</sup> |       | H <sup>(5)</sup> | ns   |

- (1) The FA5 parameter illustrates the amount of time required to internally sample input data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA5 functional clock cycles, input data is internally sampled by active functional clock edge. FA5 value must be stored inside the AccessTime register bit field.
- (2) The FA20 parameter illustrates amount of time required to internally sample successive input page data. It is expressed in number of GPMC functional clock cycles. After each access to input page data, next input page data is internally sampled by active functional clock edge after FA20 functional clock cycles. The FA20 value must be stored in the PageBurstAccessTime register bit field.
- (3) The FA21 parameter illustrates amount of time required to internally sample first input page data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA21 functional clock cycles, first input page data is internally sampled by active functional clock edge. FA21 value must be stored inside the AccessTime register bit field.
- (4) P = PageBurstAccessTime \* (TimeParaGranularity + 1) \* GPMC\_FCLK(6)
- (5) H = AccessTime \* (TimeParaGranularity + 1) \* GPMC\_FCLK(6)
- (6) GPMC\_FCLK is general-purpose memory controller internal functional clock period in ns.

## Table 5-19. GPMC/NOR Flash Switching Characteristics—Asynchronous Mode

|      |                                                                                                      | D. D. M. T. T. D.                                                                                                                                |                               | OPP                     | 100                     | OPI                     | P50                     |      |
|------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|------|
| NO.  |                                                                                                      | PARAMETER                                                                                                                                        |                               | MIN                     | MAX                     | MIN                     | MAX                     | UNIT |
|      | t <sub>R(d)</sub>                                                                                    | Rise time, output data gpmc_ad[15:0]                                                                                                             |                               |                         | 2                       |                         | 2                       | ns   |
|      | t <sub>F(d)</sub>                                                                                    | Fall time, output data gpmc_ad[15:0]                                                                                                             |                               |                         | 2                       |                         | 2                       | ns   |
| FA0  | t <sub>w(be[x]nV)</sub>                                                                              | Pulse duration, output lower-byte                                                                                                                | Read                          |                         | N <sup>(12)</sup>       |                         | N <sup>(12)</sup>       | ns   |
|      |                                                                                                      | enable/command latch enable<br>gpmc_be0n_cle, output upper-byte<br>enable gpmc_be1n valid time                                                   | Write                         |                         | N <sup>(12)</sup>       |                         | N <sup>(12)</sup>       |      |
| FA1  | t <sub>w(csnV)</sub>                                                                                 | Pulse duration, output chip select                                                                                                               | Read                          |                         | A <sup>(1)</sup>        |                         | A <sup>(1)</sup>        | ns   |
|      |                                                                                                      | gpmc_csn[x] <sup>(13)</sup> low                                                                                                                  | Write                         |                         | A <sup>(1)</sup>        |                         | A <sup>(1)</sup>        |      |
| FA3  | t <sub>d(csnV-advnIV)</sub>                                                                          | Delay time, output chip select                                                                                                                   | Read                          | $B^{(2)} - 0.2$         | $B^{(2)} + 2.0$         | $B^{(2)} - 0.2$         | $B^{(2)} + 2.0$         | ns   |
|      | gpmc_csn[x] <sup>(13)</sup> valid to output address valid/address latch enable gpmc_advn_ale invalid | Write                                                                                                                                            | $B^{(2)} - 0.2$               | $B^{(2)} + 2.0$         | $B^{(2)} - 0.2$         | B <sup>(2)</sup> + 2.0  |                         |      |
| FA4  | t <sub>d(csnV-oenIV)</sub>                                                                           | Delay time, output chip select gpmc_csn[x] <sup>(13)</sup> valid to output enable gpmc_oen invalid (Single read)                                 |                               | $C^{(3)} - 0.2$         | C <sup>(3)</sup> + 2.0  | $C^{(3)} - 0.2$         | C <sup>(3)</sup> + 2.0  | ns   |
| FA9  | t <sub>d(aV-csnV)</sub>                                                                              | Delay time, output address gpmc_a[27 to output chip select gpmc_csn[x] <sup>(13)</sup> v                                                         |                               | J <sup>(9)</sup> – 0.2  | J <sup>(9)</sup> + 2.0  | J <sup>(9)</sup> – 0.2  | J <sup>(9)</sup> + 2.0  | ns   |
| FA10 | t <sub>d(be[x]nV-csnV)</sub>                                                                         | Delay time, output lower-byte enable/clatch enable gpmc_be0n_cle, output uenable gpmc_be1n valid to output chipgpmc_csn[x] <sup>(13)</sup> valid | pper-byte                     | J <sup>(9)</sup> – 0.2  | J <sup>(9)</sup> + 2.0  | J <sup>(9)</sup> – 0.2  | J <sup>(9)</sup> + 2.0  | ns   |
| FA12 | t <sub>d(csnV-advnV)</sub>                                                                           | Delay time, output chip select gpmc_c<br>valid to output address valid/address le<br>enable gpmc_advn_ale valid                                  | sn[x] <sup>(13)</sup><br>atch | K <sup>(10)</sup> – 0.2 | K <sup>(10)</sup> + 2.0 | K <sup>(10)</sup> – 0.2 | K <sup>(10)</sup> + 2.0 | ns   |
| FA13 | t <sub>d(csnV-oenV)</sub>                                                                            | Delay time, output chip select gpmc_c valid to output enable gpmc_oen valid                                                                      |                               | L <sup>(11)</sup> – 0.2 | L <sup>(11)</sup> + 2.0 | L (11) - 0.2            | L <sup>(11)</sup> + 2.0 | ns   |
| FA16 | t <sub>w(aIV)</sub>                                                                                  | Pulse durationm output address gpmc invalid between 2 successive R/W acc                                                                         |                               | G <sup>(7)</sup>        |                         | G <sup>(7)</sup>        |                         | ns   |
| FA18 | t <sub>d(csnV-oenIV)</sub>                                                                           | Delay time, output chip select gpmc_c valid to output enable gpmc_oen inval read)                                                                |                               | I <sup>(8)</sup> – 0.2  | I <sup>(8)</sup> + 2.0  | I <sup>(8)</sup> – 0.2  | I <sup>(8)</sup> + 2.0  | ns   |
| FA20 | t <sub>w(aV)</sub>                                                                                   | Pulse duration, output address gpmc_valid – 2nd, 3rd, and 4th accesses                                                                           | a[27:1]                       | D <sup>(4)</sup>        |                         | D <sup>(4)</sup>        |                         | ns   |
| FA25 | t <sub>d(csnV-wenV)</sub>                                                                            | Delay time, output chip select gpmc_c valid to output write enable gpmc_wer                                                                      |                               | E <sup>(5)</sup> - 0.2  | $E^{(5)} + 2.0$         | $E^{(5)} - 0.2$         | E <sup>(5)</sup> + 2.0  | ns   |



### Table 5-19. GPMC/NOR Flash Switching Characteristics—Asynchronous Mode (continued)

| NO   | PARAMETER                  |                                                                                                          | OPP                    | 100                    | OPP                    | LINUT                  |    |
|------|----------------------------|----------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|------------------------|----|
| NO.  |                            | MIN                                                                                                      | MAX                    | MIN                    | MAX                    | UNIT                   |    |
| FA27 | t <sub>d(csnV-wenIV)</sub> | Delay time, output chip select gpmc_csn[x] <sup>(13)</sup> valid to output write enable gpmc_wen invalid | F <sup>(6)</sup> – 0.2 | F <sup>(6)</sup> + 2.0 | F <sup>(6)</sup> – 0.2 | F <sup>(6)</sup> + 2.0 | ns |
| FA28 | t <sub>d(wenV-dV)</sub>    | Delay time, output write enable gpmc_ wen valid to output data gpmc_ad[15:0] valid                       |                        | 2.0                    |                        | 2.0                    | ns |
| FA29 | t <sub>d(dV-csnV)</sub>    | Delay time, output data gpmc_ad[15:0] valid to output chip select gpmc_csn[x] <sup>(13)</sup> valid      | $J^{(9)} - 0.2$        | J <sup>(9)</sup> + 2.0 | $J^{(9)} - 0.2$        | J <sup>(9)</sup> + 2.0 | ns |
| FA37 | t <sub>d(oenV-aIV)</sub>   | Delay time, output enable gpmc_oen valid to output address gpmc_ad[15:0] phase end                       |                        | 2.0                    |                        | 2.0                    | ns |

- (1) For single read: A = (CSRdOffTime CSOnTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(14)</sup>
  For single write: A = (CSWrOffTime CSOnTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(14)</sup>
  For burst read: A = (CSRdOffTime CSOnTime + (n 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(14)</sup>
  For burst write: A = (CSWrOffTime CSOnTime + (n 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(14)</sup>
  with n being the page burst access number
- (2) For reading: B = ((ADVRdOffTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (ADVExtraDelay CSExtraDelay)) \* GPMC\_FCLK<sup>(14)</sup>
  For writing: B = ((ADVWrOffTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (ADVExtraDelay CSExtraDelay)) \* GPMC\_FCLK<sup>(14)</sup>
- (3) C = ((OEOffTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (OEExtraDelay CSExtraDelay)) \* GPMC\_FCLK(14)
- (4) D = PageBurstAccessTime \* (TimeParaGranularity + 1) \* GPMC\_FCLK(14)
- (5) E = ((WEOnTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (WEExtraDelay CSExtraDelay)) \* GPMC\_FCLK(14)
- (6) F = ((WEOffTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (WEExtraDelay CSExtraDelay)) \* GPMC\_FCLK(14)
- (7) G = Cycle2CycleDelay \* GPMC\_FCLK(14)
- (8) I = ((OEOffTime + (n 1) \* PageBurstAccessTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (OEExtraDelay CSExtraDelay)) \* GPMC\_FCLK<sup>(14)</sup>
- (9) J = (CSOnTime \* (TimeParaGranularity + 1) + 0.5 \* CSExtraDelay) \* GPMC\_FCLK<sup>(14)</sup>
- (10) K = ((ADVOnTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (ADVExtraDelay CSExtraDelay)) \* GPMC\_FCLK(14)
- (11) L = ((OEOnTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (OEExtraDelay CSExtraDelay)) \* GPMC\_FCLK<sup>(14)</sup>
- (12) For single read: N = RdCycleTime \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(14)</sup>
  For single write: N = WrCycleTime \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(14)</sup>
  For burst read: N = (RdCycleTime + (n 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(14)</sup>
  For burst write: N = (WrCycleTime + (n 1) \* PageBurstAccessTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(14)</sup>
- (13) In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5.
- (14) GPMC\_FCLK is general-purpose memory controller internal functional clock period in ns.





- A. In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5. In gpmc\_wait[x], x is equal to 0 or 1.
- B. FA5 parameter illustrates amount of time required to internally sample input data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA5 functional clock cycles, input data will be internally sampled by active functional clock edge. FA5 value must be stored inside AccessTime register bits field.
- C. GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally.

Figure 5-17. GPMC/NOR Flash—Asynchronous Read—Single Word



ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012



- In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5. In gpmc\_wait[x], x is equal to 0 or 1.
- FA5 parameter illustrates amount of time required to internally sample input data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA5 functional clock cycles, input data will be internally sampled by active functional clock edge. FA5 value must be stored inside AccessTime register bits field.
- GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally.

Figure 5-18. GPMC/NOR Flash—Asynchronous Read—32-bit





- In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5. In gpmc\_wait[x], x is equal to 0 or 1.
- FA21 parameter illustrates amount of time required to internally sample first input page data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA21 functional clock cycles, first input page data will be internally sampled by active functional clock edge. FA21 calculation must be stored inside AccessTime register bits field.
- FA20 parameter illustrates amount of time required to internally sample successive input page data. It is expressed in number of GPMC functional clock cycles. After each access to input page data, next input page data will be internally sampled by active functional clock edge after FA20 functional clock cycles. FA20 is also the duration of address phases for successive input page data (excluding first input page data). FA20 value must be stored in PageBurstAccessTime register bits field.
- GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally.

Figure 5-19. GPMC/NOR Flash—Asynchronous Read—Page Mode 4x16-bit





Figure 5-20. GPMC/NOR Flash—Asynchronous Write—Single Word

INSTRUMENTS



- In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5. In gpmc\_wait[x], x is equal to 0 or 1.
- FA5 parameter illustrates amount of time required to internally sample input data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA5 functional clock cycles, input data will be internally sampled by active functional clock edge. FA5 value must be stored inside AccessTime register bits field.
- GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally.

Figure 5-21. GPMC / Multiplexed NOR Flash—Asynchronous Read—Single Word



gpmc\_wait[x]

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012 www.ti.com.cn gpmc\_fclk gpmc\_clk FA1 gpmc\_csn[x] FA9 gpmc\_a[27:17] Address (MSB) FA0 FA10 gpmc\_be0n\_cle FA0 FA10 gpmc\_be1n FA3 FA12 gpmc\_advn\_ale FA25 gpmc\_wen FA29 ►FA28 gpmc\_ad[15:0] Valid Address (LSB) Data OUT

A. In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5. In gpmc\_wait[x], x is equal to 0 or 1.

AM3356, AM3354, AM3352

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012



### 5.4.1.3 GPMC/NAND Flash—Asynchronous Mode

Table 5-21 and Table 5-22 assume testing over the recommended operating conditions and electrical characteristic conditions below (see Figure 5-23 through Figure 5-26).

Table 5-20. GPMC/NAND Flash Timing Conditions—Asynchronous Mode

|                   | TIMING CONDITION PARAMETER | MIN | TYP MAX | UNIT |  |  |  |  |
|-------------------|----------------------------|-----|---------|------|--|--|--|--|
| Input Conditions  |                            |     |         |      |  |  |  |  |
| t <sub>R</sub>    | Input signal rise time     | 1   | 5       | ns   |  |  |  |  |
| t <sub>F</sub>    | Input signal fall time     | 1   | 5       | ns   |  |  |  |  |
| Output Cor        | Output Condition           |     |         |      |  |  |  |  |
| C <sub>LOAD</sub> | Output load capacitance    | 3   | 30      | pF   |  |  |  |  |

## Table 5-21. GPMC/NAND Flash Internal Timing Parameters—Asynchronous Mode(1)(2)

| NO.   | PARAMETER                                                                                                                                  | OPP100  | OPP50   | UNIT |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|------|
| NO.   | FARAMETER                                                                                                                                  | MIN MAX | MIN MAX | UNII |
| GNFI1 | Delay time, output data gpmc_ad[15:0] generation from internal functional clock GPMC_FCLK <sup>(3)</sup>                                   | 6.5     | 6.5     | ns   |
| GNFI2 | Delay time, input data gpmc_ad[15:0] capture from internal functional clock GPMC_FCLK <sup>(3)</sup>                                       | 4.0     | 4.0     | ns   |
| GNFI3 | Delay time, output chip select gpmc_csn[x] generation from internal functional clock GPMC_FCLK <sup>(3)</sup>                              | 6.5     | 6.5     | ns   |
| GNFI4 | Delay time, output address valid/address latch enable gpmc_advn_ale generation from internal functional clock GPMC_FCLK <sup>(3)</sup>     | 6.5     | 6.5     | ns   |
| GNFI5 | Delay time, output lower-byte enable/command latch enable gpmc_be0n_cle generation from internal functional clock GPMC_FCLK <sup>(3)</sup> | 6.5     | 6.5     | ns   |
| GNFI6 | Delay time, output enable gpmc_oen generation from internal functional clock GPMC_FCLK <sup>(3)</sup>                                      | 6.5     | 6.5     | ns   |
| GNFI7 | Delay time, output write enable gpmc_wen generation from internal functional clock GPMC_FCLK <sup>(3)</sup>                                | 6.5     | 6.5     | ns   |
| GNFI8 | Skew, functional clock GPMC_FCLK <sup>(3)</sup>                                                                                            | 100     | 100     | ps   |

- (1) Internal parameters table must be used to calculate data access time stored in the corresponding CS register bit field.
- (2) Internal parameters are referred to the GPMC functional internal clock which is not provided externally.
- (3) GPMC\_FCLK is general-purpose memory controller internal functional clock.

### Table 5-22. GPMC/NAND Flash Timing Requirements—Asynchronous Mode

| NO DADAMETED         |                                                           | PARAMETER OPP100 |                  | OPP50 |                  | UNIT |
|----------------------|-----------------------------------------------------------|------------------|------------------|-------|------------------|------|
| NO.                  | PARAMETER                                                 | MIN              | MAX              | MIN   | MAX              | UNIT |
| GNF12 <sup>(1)</sup> | t <sub>acc(d)</sub> Access time, input data gpmc_ad[15:0] |                  | J <sup>(2)</sup> |       | J <sup>(2)</sup> | ns   |

- (1) The GNF12 parameter illustrates the amount of time required to internally sample input data. It is expressed in number of GPMC functional clock cycles. From start of the read cycle and after GNF12 functional clock cycles, input data is internally sampled by the active functional clock edge. The GNF12 value must be stored inside AccessTime register bit field.
- (2) J = AccessTime \* (TimeParaGranularity + 1) \* GPMC\_FCLK<sup>(3)</sup>
- (3) GPMC\_FCLK is general-purpose memory controller internal functional clock period in ns.



## Table 5-23. GPMC/NAND Flash Switching Characteristics—Asynchronous Mode

| NO    |                             | DADAMETED                                                                                                               | OPP                    | 100                    | OPI                    | P50                    |      |
|-------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|------------------------|------|
| NO.   |                             | PARAMETER                                                                                                               | MIN                    | MAX                    | MIN                    | MAX                    | UNIT |
|       | t <sub>R(d)</sub>           | Rise time, output data gpmc_ad[15:0]                                                                                    |                        | 2                      |                        | 2                      | ns   |
|       | t <sub>F(d)</sub>           | Fall time, output data gpmc_ad[15:0]                                                                                    |                        | 2                      |                        | 2                      | ns   |
| GNF0  | t <sub>w(wenV)</sub>        | Pulse duration, output write enable gpmc_wen valid                                                                      | A <sup>(1)</sup>       |                        | A <sup>(1)</sup>       |                        | ns   |
| GNF1  | t <sub>d(csnV-wenV)</sub>   | Delay time, output chip select gpmc_csn[x] <sup>(13)</sup> valid to output write enable gpmc_wen valid                  | $B^{(2)} - 0.2$        | $B^{(2)} + 2.0$        | $B^{(2)} - 0.2$        | $B^{(2)} + 2.0$        | ns   |
| GNF2  | t <sub>w(cleH-wenV)</sub>   | Delay time, output lower-byte enable/command latch enable gpmc_be0n_cle high to output write enable gpmc_wen valid      | $C^{(3)} - 0.2$        | C <sup>(3)</sup> + 2.0 | $C^{(3)} - 0.2$        | $C^{(3)} + 2.0$        | ns   |
| GNF3  | t <sub>w(wenV-dV)</sub>     | Delay time, output data gpmc_ad[15:0] valid to output write enable gpmc_wen valid                                       | $D^{(4)} - 0.2$        | $D^{(4)} + 2.0$        | $D^{(4)} - 0.2$        | $D^{(4)} + 2.0$        | ns   |
| GNF4  | t <sub>w(wenIV-dIV)</sub>   | Delay time, output write enable gpmc_wen invalid to output data gpmc_ad[15:0] invalid                                   | $E^{(5)} - 0.2$        | $E^{(5)} + 2.0$        | $E^{(5)} - 0.2$        | E <sup>(5)</sup> + 2.0 | ns   |
| GNF5  | t <sub>w(wenIV-cleIV)</sub> | Delay time, output write enable gpmc_wen invalid to output lower-byte enable/command latch enable gpmc_be0n_cle invalid | F <sup>(6)</sup> – 0.2 | F <sup>(6)</sup> + 2.0 | F <sup>(6)</sup> – 0.2 | F <sup>(6)</sup> + 2.0 | ns   |
| GNF6  | t <sub>w(wenIV-csnIV)</sub> | Delay time, output write enable gpmc_wen invalid to output chip select gpmc_csn[x] <sup>(13)</sup> invalid              | $G^{(7)} - 0.2$        | G <sup>(7)</sup> + 2.0 | $G^{(7)} - 0.2$        | G <sup>(7)</sup> + 2.0 | ns   |
| GNF7  | t <sub>w(aleH-wenV)</sub>   | Delay time, output address valid/address latch enable gpmc_advn_ale high to output write enable gpmc_wen valid          | $C^{(3)} - 0.2$        | C <sup>(3)</sup> + 2.0 | $C^{(3)} - 0.2$        | C <sup>(3)</sup> + 2.0 | ns   |
| GNF8  | t <sub>w(wenIV-aleIV)</sub> | Delay time, output write enable gpmc_wen invalid to output address valid/address latch enable gpmc_advn_ale invalid     | F <sup>(6)</sup> – 0.2 | F <sup>(6)</sup> + 2.0 | F <sup>(6)</sup> – 0.2 | F <sup>(6)</sup> + 2.0 | ns   |
| GNF9  | t <sub>c(wen)</sub>         | Cycle time, write                                                                                                       |                        | H <sup>(8)</sup>       |                        | H <sup>(8)</sup>       | ns   |
| GNF10 | t <sub>d(csnV-oenV)</sub>   | Delay time, output chip select gpmc_csn[x] <sup>(13)</sup> valid to output enable gpmc_oen valid                        | $I^{(9)} - 0.2$        | I <sup>(9)</sup> + 2.0 | $I^{(9)} - 0.2$        | I <sup>(9)</sup> + 2.0 | ns   |
| GNF13 | t <sub>w(oenV)</sub>        | Pulse duration, output enable gpmc_oen valid                                                                            |                        | K <sup>(10)</sup>      |                        | K <sup>(10)</sup>      | ns   |
| GNF14 | t <sub>c(oen)</sub>         | Cycle time, read                                                                                                        | L <sup>(11)</sup>      |                        | L(11)                  |                        | ns   |
| GNF15 | t <sub>w(oenIV-csnIV)</sub> | Delay time, output enable gpmc_oen invalid to output chip select gpmc_csn[x] <sup>(13)</sup> invalid                    | $M^{(12)} - 0.2$       | $M^{(12)} + 2.0$       | $M^{(12)} - 0.2$       | $M^{(12)} + 2.0$       | ns   |

- (1) A = (WEOffTime WEOnTime) \* (TimeParaGranularity + 1) \* GPMC\_FCLK(14)
- (2) B = ((WEOnTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (WEExtraDelay CSExtraDelay)) \* GPMC\_FCLK(14)
- (3) C = ((WEOnTime ADVOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (WEExtraDelay ADVExtraDelay)) \* GPMC\_FCLK<sup>(14)</sup>
- (4) D = (WEOnTime \* (TimeParaGranularity + 1) + 0.5 \* WEExtraDelay) \* GPMC\_FCLK(14)
- (5) E = ((WrCycleTime WEOffTime) \* (TimeParaGranularity + 1) 0.5 \* WEExtraDelay) \* GPMC\_FCLK<sup>(14)</sup>
- (6) F = ((ADVWrOffTime WEOffTime) \* (TimeParaGranularity + 1) + 0.5 \* (ADVExtraDelay WEExtraDelay)) \* GPMC\_FCLK(14)
- (7) G = ((CSWrOffTime WEOffTime) \* (TimeParaGranularity + 1) + 0.5 \* (CSExtraDelay WEExtraDelay)) \* GPMC\_FCLK(14)
- (8) H = WrCycleTime \* (1 + TimeParaGranularity) \* GPMC\_FCLK<sup>(14)</sup>
- (9) I = ((OEOnTime CSOnTime) \* (TimeParaGranularity + 1) + 0.5 \* (OEExtraDelay CSExtraDelay)) \* GPMC\_FCLK(14)
- (10) K = (OEOffTime OEOnTime) \* (1 + TimeParaGranularity) \* GPMC\_FCLK<sup>(14)</sup>
- (11) L = RdCycleTime \* (1 + TimeParaGranularity) \* GPMC\_FCLK<sup>(14)</sup>
- (12) M = ((CSRdOffTime OEOffTime) \* (TimeParaGranularity + 1) + 0.5 \* (CSExtraDelay OEExtraDelay)) \* GPMC\_FCLK<sup>(14)</sup>
- (13) In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5.
- (14) GPMC\_FCLK is general-purpose memory controller internal functional clock period in ns.



www.ti.com.cn

ZHCS488B – OCTOBER 2011 – REVISED JANUARY 2012



(1) In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5.

Figure 5-23. GPMC/NAND Flash—Command Latch Cycle



(1) In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5.

Figure 5-24. GPMC/NAND Flash—Address Latch Cycle



www.ti.com.cn

ZHCS488B - OCTOBER 2011-REVISED JANUARY 2012



- (1) GNF12 parameter illustrates amount of time required to internally sample input data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after GNF12 functional clock cycles, input data will be internally sampled by active functional clock edge. GNF12 value must be stored inside AccessTime register bits field.
- (2) GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally.
- (3) In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5. In gpmc\_wait[x], x is equal to 0 or 1.

Figure 5-25. GPMC/NAND Flash—Data Read Cycle



(1) In gpmc\_csn[x], x is equal to 0, 1, 2, 3, 4 or 5.

Figure 5-26. GPMC / NAND Flash—Data Write Cycle



## 5.4.2 mDDR(LPDDR)/DDR2/DDR3 Memory Interface

The device has a dedicated interface to mDDR(LPDDR), DDR2, and DDR3 SDRAM. It supports JEDEC standard compliant mDDR(LPDDR), DDR2, and DDR3 SDRAM devices with a 16-bit data path to external SDRAM memory.

For more details on the mDDR(LPDDR)/DDR2/DDR3 memory interface, see the EMIF chapter of the AM335x Sitara ARM Cortex A-8 Microprocessors (MPUs) Technical Reference Manual (literature number SPRUH73).

### 5.4.2.1 mDDR(LPDDR) Routing Guidelines

It is common to find industry references to mobile double data rate (mDDR) when discussing JEDEC defined low-power double-data rate (LPDDR) memory devices. The following guidelines use LPDDR when referencing JEDEC defined low-power double-data rate memory devices.

## 5.4.2.1.1 Board Designs

TI only supports board designs that follow the guidelines outlined in this document. The switching characteristics and the timing diagram for the LPDDR memory interface are shown in Table 5-24 and Figure 5-27.

Table 5-24. Switching Characteristics Over Recommended Operating Conditions for LPDDR Memory Interface

| NO. | PARAMETER                                            | MIN | MAX | UNIT |
|-----|------------------------------------------------------|-----|-----|------|
| 1   | $t_{c(DDR\_CK/DDR\_CKn)}$ Cycle time, DDR_CK/DDR_CKn | 5   | (1) | ns   |

 The JEDEC JESD209B specification only defines the maximum clock period for LPDDR333 and faster speed bin LPDDR memory devices. To determine the maximum clock period, see the respective LPDDR memory data sheet.



Figure 5-27. LPDDR Memory Interface Clock Timing

#### 5.4.2.1.2 LPDDR Interface

This section provides the timing specification for the LPDDR interface as a PCB design and manufacturing specification. The design rules constrain PCB trace length, PCB trace skew, signal integrity, cross-talk, and signal timing. These rules, when followed, result in a reliable LPDDR memory system without the need for a complex timing closure process. For more information regarding the guidelines for using this LPDDR specification, see the *Understanding TI's PCB Routing Rule-Based DDR Timing Specification* application report (literature number <a href="SPRAAVO">SPRAAVO</a>). This application report provides generic guidelines and approach. All the specifications provided in the data manual take precedence over the generic guidelines and must be adhered to for a reliable LPDDR interface operation.

#### 5.4.2.1.2.1 LPDDR Interface Schematic

Figure 5-28 shows the schematic connections for 16-bit interface on AM335x device using one x16 LPDDR device. The AM335x LPDDR memory interface only supports 16-bit wide mode of operation. The AM335x device can only source one load connected to the DQS[x] and DQ[x] net class signals and one load connected to the CK and ADDR\_CTRL net class signals. For more information related to net classes, see Section 5.4.2.1.2.8.





- A. Enable internal weak pulldown on these pins. For details, see the EMIF chapter of the AM335x Sitara ARM Cortex A-8 Microprocessors (MPUs) Technical Reference Manual (literature number SPRUH73).
- B. For all the termination requirements, see Section 5.4.2.1.2.9.

Figure 5-28. 16-Bit LPDDR Interface Using One 16-Bit LPDDR Device



## 5.4.2.1.2.2 Compatible JEDEC LPDDR Devices

Table 5-25 shows the parameters of the JEDEC LPDDR devices that are compatible with this interface. Generally, the LPDDR interface is compatible with x16 LPDDR400 speed grade LPDDR devices.

Table 5-25. Compatible JEDEC LPDDR Devices (Per Interface)(1)

| NO. | PARAMETER                         | MIN      | MAX | UNIT      |
|-----|-----------------------------------|----------|-----|-----------|
| 1   | JEDEC LPDDR device speed grade    | LPDDR400 |     |           |
| 2   | JEDEC LPDDR device bit width      | x16      | x16 | Bits      |
| 3   | JEDEC LPDDR device count          |          | 1   | Devices   |
| 4   | JEDEC LPDDR device terminal count |          | 60  | Terminals |

<sup>(1)</sup> If the LPDDR interface is operated with a clock frequency less than 200 MHz, lower-speed grade LPDDR devices may be used if the minimum clock period specified for the LPDDR device is less than or equal to the minimum clock period selected for the AM335x LPDDR interface.

## 5.4.2.1.2.3 PCB Stackup

The minimum stackup required for routing the AM335x device is a four-layer stackup as shown in Table 5-26. Additional layers may be added to the PCB stackup to accommodate other circuitry, enhance signal integrity and electromagnetic interference performance, or to reduce the size of the PCB footprint.

Table 5-26. Minimum PCB Stackup<sup>(1)</sup>

| LAYER | TYPE   | DESCRIPTION           |
|-------|--------|-----------------------|
| 1     | Signal | Top signal routing    |
| 2     | Plane  | Ground                |
| 3     | Plane  | Split Power Plane     |
| 4     | Signal | Bottom signal routing |

(1) All signals that have critical signal integrity requirements should be routed first on layer 1. It may not be possible to route all of these signals on layer 1 which requires some to be routed on layer 4. When this is done, the signal routes on layer 4 should not cross splits in the power plane.



Complete stackup specifications are provided in Table 5-27.

# Table 5-27. PCB Stackup Specifications<sup>(1)</sup>

| NO. | PARAMETER                                                               |                | MIN  | TYP | MAX  | UNIT |
|-----|-------------------------------------------------------------------------|----------------|------|-----|------|------|
| 1   | PCB routing/plane layers                                                |                | 4    |     |      |      |
| 2   | ignal routing layers                                                    |                | 2    |     |      |      |
| 3   | Full ground layers under LPDDR routing region                           |                | 1    |     |      |      |
| 4   | Number of ground plane cuts allowed within LPDDR                        | routing region |      |     | 0    |      |
| 5   | Full VDDS_DDR power reference layers under LPDDR routing region         |                | 1    |     |      |      |
| 6   | Number of layers between LPDDR routing layer and reference ground plane |                |      |     | 0    |      |
| 7   | PCB routing feature size                                                |                |      | 4   |      | mils |
| 8   | PCB trace width, w                                                      |                |      | 4   |      | mils |
| 9   | PCB BGA escape via pad size <sup>(2)</sup>                              |                |      | 18  | 20   | mils |
| 10  | PCB BGA escape via hole size <sup>(2)</sup>                             |                |      | 10  |      | mils |
| 11  | AM225: DCA and sine                                                     | ZCZ package    |      | 0.5 |      |      |
| ''  | AM335x BGA pad size                                                     | ZCE package    |      | 0.4 |      | mm   |
| 13  | Single-ended impedance, Zo <sup>(3)</sup>                               |                | 50   |     | 75   | ohms |
| 14  | Impedance control <sup>(4)(5)</sup>                                     |                | Zo-5 | Zo  | Zo+5 | ohms |

<sup>(1)</sup> For the LPDDR device BGA pad size, see the LPDDR device manufacturer documentation.

- (3) Zo is the nominal singled-ended impedance selected for the PCB.
- (4) This parameter specifies the AC characteristic impedance tolerance for each segment of a PCB signal trace relative to the chosen Zo defined by the single-ended impedance parameter.
- (5) Tighter impedance control is required to ensure flight time skew is minimal.

<sup>(2)</sup> A 20/10 via may be used if enough power routing resources are available. An 18/10 via allows for more flexible power routing to the AM335x device.



#### 5.4.2.1.2.4 Placement

Figure 5-29 shows the required placement for the LPDDR devices. The dimensions for this figure are defined in Table 5-28. The placement does not restrict the side of the PCB on which the devices are mounted. The ultimate purpose of the placement is to limit the maximum trace lengths and allow for proper routing space. For single-memory LPDDR systems, the second LPDDR device is omitted from the placement.



Figure 5-29. AM335x Device and LPDDR Device Placement

Table 5-28. Placement Specifications<sup>(1)</sup>

| NO. | PARAMETER                                                                 | MIN MAX | UNIT |
|-----|---------------------------------------------------------------------------|---------|------|
| 1   | X <sup>(2)(3)</sup>                                                       | 1750    | mils |
| 2   | Y <sup>(2)(3)</sup>                                                       | 1280    | mils |
| 3   | Y Offset <sup>(2)(3)(4)</sup>                                             | 650     | mils |
| 4   | Clearance from non-LPDDR signal to LPDDR keepout region <sup>(5)(6)</sup> | 4       | w    |

- (1) LPDDR keepout region to encompass entire LPDDR routing area.
- (2) For dimension definitions, see Figure 5-29.
- (3) Measurements from center of AM335x device to center of LPDDR device.
- (4) For single-memory systems, it is recommended that Y offset be as small as possible.
- (5) w is defined as the signal trace width.
- (6) Non-LPDDR signals allowed within LPDDR keepout region provided they are separated from LPDDR routing layers by a ground plane.



## 5.4.2.1.2.5 LPDDR Keepout Region

The region of the PCB used for the LPDDR circuitry must be isolated from other signals. The LPDDR keepout region is defined for this purpose and is shown in Figure 5-30. This region should encompass all LPDDR circuitry and the region size varies with component placement and LPDDR routing. Additional clearances required for the keepout region are shown in Table 5-28. Non-LPDDR signals should not be routed on the same signal layer as LPDDR signals within the LPDDR keepout region. Non-LPDDR signals may be routed in the region provided they are routed on layers separated from LPDDR signal layers by a ground layer. No breaks should be allowed in the reference ground or VDDS\_DDR power plane in this region. In addition, the VDDS\_DDR power plane should cover the entire keepout region.



Figure 5-30. LPDDR Keepout Region

## 5.4.2.1.2.6 Bulk Bypass Capacitors

Bulk bypass capacitors are required for moderate speed bypassing of the LPDDR and other circuitry. Table 5-29 contains the minimum numbers and capacitance required for the bulk bypass capacitors. Note that this table only covers the bypass needs of the AM335x LPDDR interface and LPDDR device(s). Additional bulk bypass capacitance may be needed for other circuitry.

Table 5-29. Bulk Bypass Capacitors<sup>(1)</sup>

| NO. | PARAMETER                                            | MIN | MAX | UNIT    |
|-----|------------------------------------------------------|-----|-----|---------|
| 1   | AM335x VDDS_DDR bulk bypass capacitor count          | 1   |     | Devices |
| 2   | AM335x VDDS_DDR bulk bypass total capacitance        | 10  |     | μF      |
| 3   | LPDDR#1 bulk bypass capacitor count                  | 1   |     | Devices |
| 4   | LPDDR#1 bulk bypass total capacitance                | 10  |     | μF      |
| 5   | LPDDR#2 bulk bypass capacitor count <sup>(2)</sup>   | 1   |     | Devices |
| 6   | LPDDR#2 bulk bypass total capacitance <sup>(2)</sup> | 10  |     | μF      |

<sup>(1)</sup> These devices should be placed near the device they are bypassing, but preference should be given to the placement of the high-speed (HS) bypass capacitors.

(2) Only used when two LPDDR devices are used.



## 5.4.2.1.2.7 High-Speed Bypass Capacitors

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

High-speed (HS) bypass capacitors are critical for proper LPDDR interface operation. It is particularly important to minimize the parasitic series inductance of the HS bypass capacitors, AM335x/LPDDR power, and AM335x/LPDDR ground connections. Table 5-30 contains the specification for the HS bypass capacitors as well as for the power connections on the PCB.

Table 5-30. High-Speed Bypass Capacitors

| NO. | PARAMETER                                                              | MIN | MAX  | UNIT    |
|-----|------------------------------------------------------------------------|-----|------|---------|
| 1   | HS bypass capacitor package size <sup>(1)</sup>                        |     | 0402 | 10 mils |
| 2   | Distance from HS bypass capacitor to device being bypassed             |     | 250  | mils    |
| 3   | Number of connection vias for each HS bypass capacitor <sup>(2)</sup>  | 2   |      | Vias    |
| 4   | Trace length from bypass capacitor contact to connection via           |     | 30   | mils    |
| 5   | Number of connection vias for each AM335x VDDS_DDR/VSS terminal        | 1   |      | Vias    |
| 6   | Trace length from AM335x VDDS_DDR/VSS terminal to connection via       |     | 35   | mils    |
| 7   | Number of connection vias for each LPDDR device power/ground terminal  | 1   |      | Vias    |
| 8   | Trace length from LPDDR device power/ground terminal to connection via |     | 35   | mils    |
| 9   | AM335x VDDS_DDR HS bypass capacitor count <sup>(3)</sup>               | 10  |      | Devices |
| 10  | AM335x VDDS_DDR HS bypass capacitor total capacitance                  | 0.6 |      | μF      |
| 11  | LPDDR device HS bypass capacitor count <sup>(3)(4)</sup>               | 8   |      | Devices |
| 12  | LPDDR device HS bypass capacitor total capacitance <sup>(4)</sup>      | 0.4 |      | μF      |

- (1) LxW, 10-mil units; i.e., a 0402 is a 40x20-mil surface-mount capacitor.
- (2) An additional HS bypass capacitor can share the connection vias only if it is mounted on the opposite side of the board.
- (3) These devices should be placed as close as possible to the device being bypassed.
- (4) Per LPDDR device.

#### 5.4.2.1.2.8 Net Classes

Table 5-31 lists the clock net classes for the LPDDR interface. Table 5-32 lists the signal net classes, and associated clock net classes, for the signals in the LPDDR interface. These net classes are used for the termination and routing rules that follow.

Table 5-31. Clock Net Class Definitions

| CLOCK NET CLASS | AM335x PIN NAMES |
|-----------------|------------------|
| CK              | DDR_CK/DDR_CKn   |
| DQS0            | DDR_DQS0         |
| DQS1            | DDR_DQS1         |

Table 5-32. Signal Net Class Definitions

| SIGNAL NET CLASS | ASSOCIATED CLOCK<br>NET CLASS | AM335x PIN NAMES                                                         |
|------------------|-------------------------------|--------------------------------------------------------------------------|
| ADDR_CTRL        | СК                            | DDR_BA[1:0], DDR_A[15:0], DDR_CSn0, DDR_CASn, DDR_RASn, DDR_WEn, DDR_CKE |
| DQ0              | DQS0                          | DDR_D[7:0], DDR_DQM0                                                     |
| DQ1              | DQS1                          | DDR_D[15:8], DDR_DQM1                                                    |



## 5.4.2.1.2.9 LPDDR Signal Termination

There is no specific need for adding terminations on the LPDDR interface. However, system designers may evaluate the need for serial terminators for EMI and overshoot reduction. Placement of serial terminations for DQS[x] and DQ[x] net class signals should be determined based on PCB analysis. Placement of serial terminations for ADDR\_CTRL net class signals should be close to the AM335x device. Table 5-33 shows the specifications for the serial terminators in such cases.

## Table 5-33. LPDDR Signal Terminations

| No. | Parameter                                | Min | Тур | Max               | Unit |
|-----|------------------------------------------|-----|-----|-------------------|------|
| 1   | CK net class <sup>(1)</sup>              | 0   | 22  | Zo <sup>(2)</sup> | ohms |
| 2   | ADDR_CTRL net class <sup>(1)(3)(4)</sup> | 0   | 22  | Zo <sup>(2)</sup> | ohms |
| 3   | DQS0, DQS1, DQ0, and DQ1 net classes     | 0   | 22  | Zo <sup>(2)</sup> | ohms |

- (1) Only series termination is permitted.
- (2) Zo is the LPDDR PCB trace characteristic impedance.
- (3) Series termination values larger than typical only recommended to address EMI issues.
- (4) Series termination values should be uniform across net class.



## 5.4.2.1.3 LPDDR CK and ADDR\_CTRL Routing

Figure 5-31 shows the topology of the routing for the CK and ADDR\_CTRL net classes. The length of signal path AB and AC should be minimized with emphasis to minimize lengths C and D such that length A is the majority of the total length of signal path AB and AC.



Figure 5-31. CK and ADDR\_CTRL Routing and Topology

Table 5-34. CK and ADDR\_CTRL Routing Specification (1)(2)

| NO. | PARAMETER                                                                  | MIN      | TYP   | MAX      | UNIT |
|-----|----------------------------------------------------------------------------|----------|-------|----------|------|
| 1   | Center-to-center CK spacing                                                |          |       | 2w       |      |
| 2   | CK differential pair skew length mismatch <sup>(2)(3)</sup>                |          |       | 25       | mils |
| 3   | CK B-to-CK C skew length mismatch                                          |          |       | 25       | mils |
| 4   | Center-to-center CK to other LPDDR trace spacing <sup>(4)</sup>            | 4w       |       |          |      |
| 5   | CK/ADDR_CTRL nominal trace length <sup>(5)</sup>                           | CACLM-50 | CACLM | CACLM+50 | mils |
| 6   | ADDR_CTRL-to-CK skew length mismatch                                       |          |       | 100      | mils |
| 7   | ADDR_CTRL-to-ADDR_CTRL skew length mismatch                                |          |       | 100      | mils |
| 8   | Center-to-center ADDR_CTRL to other LPDDR trace spacing <sup>(4)</sup>     | 4w       |       |          |      |
| 9   | Center-to-center ADDR_CTRL to other ADDR_CTRL trace spacing <sup>(4)</sup> | 3w       |       |          |      |
| 10  | ADDR_CTRL A-to-B/ADDR_CTRL A-to-C skew length mismatch <sup>(2)</sup>      |          |       | 100      | mils |
| 11  | ADDR_CTRL B-to-C skew length mismatch                                      |          |       | 100      | mils |

- (1) CK represents the clock net class, and ADDR\_CTRL represents the address and control signal net class.
- (2) Series terminator, if used, should be located closest to the AM335x device.
- (3) Differential impedance should be Zo x 2, where Zo is the single-ended impedance defined in Table 5-27.
- (4) Center-to-center spacing is allowed to fall to minimum (w) for up to 500 mils of routed length to accommodate BGA escape and routing congestion.
- (5) CACLM is the longest Manhattan distance of the CK and ADDR\_CTRL net classes.



Figure 5-32 shows the topology and routing for the DQS[x] and DQ[x] net classes; the routes are point to point. Skew matching across bytes is not needed nor recommended.



Figure 5-32. DQS[x] and DQ[x] Routing and Topology

# Table 5-35. DQS[x] and DQ[x] Routing Specification<sup>(1)</sup>

| NO. | PARAMETER                                                               | MIN     | TYP  | MAX     | UNIT |
|-----|-------------------------------------------------------------------------|---------|------|---------|------|
| 1   | Center-to-center DQS[x] spacing                                         |         |      | 2w      |      |
| 2   | Center-to-center DDR_DQS[x] to other LPDDR trace spacing <sup>(2)</sup> | 4w      |      |         |      |
| 3   | DQS[x]/DQ[x] nominal trace length <sup>(3)</sup>                        | DQLM-50 | DQLM | DQLM+50 | mils |
| 4   | DQ[x]-to-DQS[x] skew length mismatch <sup>(3)</sup>                     |         |      | 100     | mils |
| 5   | DQ[x]-to-DQ[x] skew length mismatch <sup>(3)</sup>                      |         |      | 100     | mils |
| 6   | Center-to-center DQ[x] to other LPDDR trace spacing <sup>(2)(4)</sup>   | 4w      |      |         |      |
| 7   | Center-to-center DQ[x] to other DQ[x] trace spacing <sup>(2)(5)</sup>   | 3w      |      |         |      |

- (1) DQS[x] represents the DQS0 and DQS1 clock net classes, and DQ[x] represents the DQ0 and DQ1 signal net classes.
- (2) Center-to-center spacing is allowed to fall to minimum (w) for up to 500 mils of routed length to accommodate BGA escape and routing congestion.
- (3) There is no requirement, and it is not recommended, to skew match between data bytes; i.e., from net classes DQS0 and DQ0 to net classes DQS1 and DQ1.
- (4) Signals from one DQ net class should be considered other LPDDR traces to another DQ net class.
- (5) DQLM is the longest Manhattan distance of each of the DQS[x] and DQ[x] net classes.



## 5.4.2.2 DDR2 Routing Guidelines

### 5.4.2.2.1 Board Designs

TI only supports board designs that follow the guidelines outlined in this document. The switching characteristics and the timing diagram for the DDR2 memory interface are shown in Table 5-36 and Figure 5-33.

Table 5-36. Switching Characteristics Over Recommended Operating Conditions for DDR2 Memory Interface

| NO. | PARAMETER                                            | MIN  | MAX              | UNIT |
|-----|------------------------------------------------------|------|------------------|------|
| 1   | $t_{c(DDR\_CK/DDR\_CKn)}$ Cycle time, DDR_CK/DDR_CKn | 3.75 | 8 <sup>(1)</sup> | ns   |

(1) The JEDEC JESD79-2F specification defines the maximum clock period of 8 ns for all standard-speed bin DDR2 memory devices. Therefore, all standard-speed bin DDR2 memory devices are required to operate at 125 MHz.



Figure 5-33. DDR2 Memory Interface Clock Timing

#### 5.4.2.2.2 DDR2 Interface

This section provides the timing specification for the DDR2 interface as a PCB design and manufacturing specification. The design rules constrain PCB trace length, PCB trace skew, signal integrity, cross-talk, and signal timing. These rules, when followed, result in a reliable DDR2 memory system without the need for a complex timing closure process. For more information regarding the guidelines for using this DDR2 specification, see the *Understanding Tl's PCB Routing Rule-Based DDR Timing Specification* application report (literature number <a href="SPRAAVO">SPRAAVO</a>). This application report provides generic guidelines and approach. All the specifications provided in the data manual take precedence over the generic guidelines and must be adhered to for a reliable DDR2 interface operation.

## 5.4.2.2.2.1 DDR2 Interface Schematic

Figure 5-34 shows the schematic connections for 16-bit interface on AM335x device using one x16 DDR2 device and Figure 5-35 shows the schematic connections for 16-bit interface on AM335x using two x8 DDR2 devices. The AM335x DDR2 memory interface only supports 16-bit wide mode of operation. The AM335x device can only source one load connected to the DQS[x] and DQ[x] net class signals and two loads connected to the CK and ADDR\_CTRL net class signals. For more information related to net classes, see Section 5.4.2.2.2.8.





- A. VDDS\_DDR is the power supply for the DDR2 memories and the AM335x DDR2 interface.
- B. One of these capacitors can be eliminated if the divider and its capacitors are placed near a DDR\_VREF pin.
- C. For all the termination requirements, see Section 5.4.2.2.2.9.

Figure 5-34. 16-Bit DDR2 Interface Using One 16-Bit DDR2 Device





- A. VDDS\_DDR is the power supply for the DDR2 memories and the AM335x DDR2 interface.
- B. One of these capacitors can be eliminated if the divider and its capacitors are placed near a DDR\_VREF pin.
- C. For all the termination requirements, see Section 5.4.2.2.2.9.

Figure 5-35. 16-Bit DDR2 Interface Using Two 8-Bit DDR2 Devices



## 5.4.2.2.2.2 Compatible JEDEC DDR2 Devices

Table 5-37 shows the parameters of the JEDEC DDR2 devices that are compatible with this interface. Generally, the DDR2 interface is compatible with x16 or x8 DDR2-533 speed grade DDR2 devices.

Table 5-37. Compatible JEDEC DDR2 Devices (Per Interface)(1)

| NO. | PARAMETER                                       | MIN      | MAX | UNIT      |
|-----|-------------------------------------------------|----------|-----|-----------|
| 1   | JEDEC DDR2 device speed grade <sup>(2)</sup>    | DDR2-533 |     |           |
| 2   | JEDEC DDR2 device bit width                     | x8       | x16 | Bits      |
| 3   | JEDEC DDR2 device count                         | 1        | 2   | Devices   |
| 4   | JEDEC DDR2 device terminal count <sup>(3)</sup> | 60       | 84  | Terminals |

<sup>(1)</sup> If the DDR2 interface is operated with a clock frequency less than 266 MHz, lower-speed grade DDR2 devices may be used if the minimum clock period specified for the DDR2 device is less than or equal to the minimum clock period selected for the AM335x DDR2 interface.

- (2) Higher DDR2 speed grades are supported due to inherent JEDEC DDR2 backwards compatibility.
- (3) 92-terminal devices are also supported for legacy reasons. New designs will migrate to 84-terminal DDR2 devices. Electrically, the 92-and 84-terminal DDR2 devices are the same.

## 5.4.2.2.2.3 PCB Stackup

The minimum stackup required for routing the AM335x device is a four-layer stackup as shown in Table 5-38. Additional layers may be added to the PCB stackup to accommodate other circuitry, enhance signal integrity and electromagnetic interference performance, or to reduce the size of the PCB footprint.

Table 5-38. Minimum PCB Stackup<sup>(1)</sup>

| LAYER | TYPE DESCRIPTION            |                       |
|-------|-----------------------------|-----------------------|
| 1     | 1 Signal Top signal routing |                       |
| 2     | Plane                       | Ground                |
| 3     | Plane                       | Split Power Plane     |
| 4     | Signal                      | Bottom signal routing |

(1) All signals that have critical signal integrity requirements should be routed first on layer 1. It may not be possible to route all of these signals on layer 1 which requires some to be routed on layer 4. When this is done, the signal routes on layer 4 should not cross splits in the power plane.



Complete stackup specifications are provided in Table 5-39.

# Table 5-39. PCB Stackup Specifications<sup>(1)</sup>

| NO. | PARAMETER                                                              |               | MIN  | TYP | MAX  | UNIT |  |
|-----|------------------------------------------------------------------------|---------------|------|-----|------|------|--|
| 1   | PCB routing/plane layers                                               |               | 4    |     |      |      |  |
| 2   | Signal routing layers                                                  |               | 2    |     |      |      |  |
| 3   | Full ground layers under DDR2 routing region                           |               | 1    |     |      |      |  |
| 4   | Number of ground plane cuts allowed within DDR2 r                      | outing region |      |     | 0    |      |  |
| 5   | Full VDDS_DDR power reference layers under DDR2 routing region         |               | 1    |     |      |      |  |
| 6   | Number of layers between DDR2 routing layer and reference ground plane |               |      |     | 0    |      |  |
| 7   | PCB routing feature size                                               |               |      | 4   |      | mils |  |
| 8   | PCB trace width, w                                                     |               |      | 4   |      | mils |  |
| 9   | PCB BGA escape via pad size <sup>(2)</sup>                             |               |      | 18  | 20   | mils |  |
| 10  | PCB BGA escape via hole size <sup>(2)</sup>                            |               |      | 10  |      | mils |  |
| 11  | AM335x BGA pad size                                                    | ZCZ package   |      | 0.5 |      | mm   |  |
| ''  | ANIOSOX BGA pad Size                                                   | ZCE package   |      | 0.4 |      |      |  |
| 13  | Single-ended impedance, Zo <sup>(3)</sup>                              |               | 50   |     | 75   | ohms |  |
| 14  | Impedance control <sup>(4)(5)</sup>                                    |               | Zo-5 | Zo  | Zo+5 | ohms |  |

- (1) For the DDR2 device BGA pad size, see the DDR2 device manufacturer documentation.
- (2) A 20/10 via may be used if enough power routing resources are available. An 18/10 via allows for more flexible power routing to the AM335x device.
- (3) Zo is the nominal singled-ended impedance selected for the PCB.
- (4) This parameter specifies the AC characteristic impedance tolerance for each segment of a PCB signal trace relative to the chosen Zo defined by the single-ended impedance parameter.
- (5) Tighter impedance control is required to ensure flight time skew is minimal.



#### 5.4.2.2.2.4 Placement

Figure 5-36 shows the required placement for the DDR2 devices. The dimensions for this figure are defined in Table 5-40. The placement does not restrict the side of the PCB on which the devices are mounted. The ultimate purpose of the placement is to limit the maximum trace lengths and allow for proper routing space. For single-memory DDR2 systems, the second DDR2 device is omitted from the placement.



Figure 5-36. AM335x Device and DDR2 Device Placement

## Table 5-40. Placement Specifications<sup>(1)</sup>

| NO. | PARAMETER                                                               | MIN MAX | UNIT |
|-----|-------------------------------------------------------------------------|---------|------|
| 1   | X <sup>(2)(3)</sup>                                                     | 1750    | mils |
| 2   | Y <sup>(2)(3)</sup>                                                     | 1280    | mils |
| 3   | Y Offset <sup>(2)(3)(4)</sup>                                           | 650     | mils |
| 4   | Clearance from non-DDR2 signal to DDR2 keepout region <sup>(5)(6)</sup> | 4       | w    |

- (1) DDR2 keepout region to encompass entire DDR2 routing area.
- (2) For dimension definitions, see Figure 5-36.
- (3) Measurements from center of AM335x device to center of DDR2 device.
- (4) For single-memory systems, it is recommended that Y offset be as small as possible.
- (5) w is defined as the signal trace width.
- (6) Non-DDR2 signals allowed within DDR2 keepout region provided they are separated from DDR2 routing layers by a ground plane.



## 5.4.2.2.2.5 DDR2 Keepout Region

The region of the PCB used for the DDR2 circuitry must be isolated from other signals. The DDR2 keepout region is defined for this purpose and is shown in Figure 5-37. This region should encompass all DDR2 circuitry and the region size varies with component placement and DDR2 routing. Additional clearances required for the keepout region are shown in Table 5-40. Non-DDR2 signals should not be routed on the same signal layer as DDR2 signals within the DDR2 keepout region. Non-DDR2 signals may be routed in the region provided they are routed on layers separated from DDR2 signal layers by a ground layer. No breaks should be allowed in the reference ground or VDDS\_DDR power plane in this region. In addition, the VDDS\_DDR power plane should cover the entire keepout region.



Figure 5-37. DDR2 Keepout Region

## 5.4.2.2.2.6 Bulk Bypass Capacitors

Bulk bypass capacitors are required for moderate speed bypassing of the DDR2 and other circuitry. Table 5-41 contains the minimum numbers and capacitance required for the bulk bypass capacitors. Note that this table only covers the bypass needs of the AM335x DDR2 interface and DDR2 device(s). Additional bulk bypass capacitance may be needed for other circuitry.

Table 5-41. Bulk Bypass Capacitors (1)

| NO. | PARAMETER                                           | MIN | MAX | UNIT    |
|-----|-----------------------------------------------------|-----|-----|---------|
| 1   | AM335x VDDS_DDR bulk bypass capacitor count         | 1   |     | Devices |
| 2   | AM335x VDDS_DDR bulk bypass total capacitance       | 10  |     | μF      |
| 3   | DDR2#1 bulk bypass capacitor count                  | 1   |     | Devices |
| 4   | DDR2#1 bulk bypass total capacitance                | 10  |     | μF      |
| 5   | DDR2#2 bulk bypass capacitor count <sup>(2)</sup>   | 1   |     | Devices |
| 6   | DDR2#2 bulk bypass total capacitance <sup>(2)</sup> | 10  |     | μF      |

<sup>(1)</sup> These devices should be placed near the device they are bypassing, but preference should be given to the placement of the high-speed (HS) bypass capacitors.

(2) Only used when two DDR2 devices are used.



## 5.4.2.2.2.7 High-Speed Bypass Capacitors

High-speed (HS) bypass capacitors are critical for proper DDR2 interface operation. It is particularly important to minimize the parasitic series inductance of the HS bypass capacitors, AM335x/DDR2 power, and AM335x/DDR2 ground connections. Table 5-42 contains the specification for the HS bypass capacitors as well as for the power connections on the PCB.

Table 5-42. High-Speed Bypass Capacitors

| NO. | PARAMETER                                                             | MIN | MAX  | UNIT    |
|-----|-----------------------------------------------------------------------|-----|------|---------|
| 1   | HS bypass capacitor package size <sup>(1)</sup>                       |     | 0402 | 10 mils |
| 2   | Distance from HS bypass capacitor to device being bypassed            |     | 250  | mils    |
| 3   | Number of connection vias for each HS bypass capacitor <sup>(2)</sup> | 2   |      | Vias    |
| 4   | Trace length from bypass capacitor contact to connection via          |     | 30   | mils    |
| 5   | Number of connection vias for each AM335x VDDS_DDR/VSS terminal       | 1   |      | Vias    |
| 6   | Trace length from AM335x VDDS_DDR/VSS terminal to connection via      |     | 35   | mils    |
| 7   | Number of connection vias for each DDR2 device power/ground terminal  | 1   |      | Vias    |
| 8   | Trace length from DDR2 device power/ground terminal to connection via |     | 35   | mils    |
| 9   | AM335x VDDS_DDR HS bypass capacitor count <sup>(3)</sup>              | 10  |      | Devices |
| 10  | AM335x VDDS_DDR HS bypass capacitor total capacitance                 | 0.6 |      | μF      |
| 11  | DDR2 device HS bypass capacitor count <sup>(3)(4)</sup>               | 8   |      | Devices |
| 12  | DDR2 device HS bypass capacitor total capacitance <sup>(4)</sup>      | 0.4 |      | μF      |

- (1) LxW, 10-mil units; i.e., a 0402 is a 40x20-mil surface-mount capacitor.
- (2) An additional HS bypass capacitor can share the connection vias only if it is mounted on the opposite side of the board.
- (3) These devices should be placed as close as possible to the device being bypassed.
- (4) Per DDR2 device.

#### 5.4.2.2.2.8 Net Classes

Table 5-43 lists the clock net classes for the DDR2 interface. Table 5-44 lists the signal net classes, and associated clock net classes, for the signals in the DDR2 interface. These net classes are used for the termination and routing rules that follow.

Table 5-43. Clock Net Class Definitions

| CLOCK NET CLASS | AM335x PIN NAMES   |
|-----------------|--------------------|
| CK              | DDR_CK/DDR_CKn     |
| DQS0            | DDR_DQS0/DDR_DQSn0 |
| DQS1            | DDR_DQS1/DDR_DQSn1 |

**Table 5-44. Signal Net Class Definitions** 

| SIGNAL NET CLASS | ASSOCIATED CLOCK<br>NET CLASS | AM335x PIN NAMES                                                                  |
|------------------|-------------------------------|-----------------------------------------------------------------------------------|
| ADDR_CTRL        | СК                            | DDR_BA[2:0], DDR_A[15:0], DDR_CSn0, DDR_CASn, DDR_RASn, DDR_WEn, DDR_CKE, DDR_ODT |
| DQ0              | DQS0                          | DDR_D[7:0], DDR_DQM0                                                              |
| DQ1              | DQS1                          | DDR_D[15:8], DDR_DQM1                                                             |





## 5.4.2.2.2.9 DDR2 Signal Termination

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

Signal terminations are required on the CK and ADDR\_CTRL net class signals. Serial terminations should be used on the CK and ADDR\_CTRL lines and is the preferred termination scheme. On-device terminations (ODTs) are required on the DQS[x] and DQ[x] net class signals. They should be enabled to ensure signal integrity. Table 5-45 shows the specifications for the series terminators. Placement of serial terminations for ADDR CTRL net class signals should be close to the AM335x device.

Table 5-45. DDR2 Signal Terminations

| NO. | PARAMETER                                           | MIN | TYP | MAX               | UNIT |
|-----|-----------------------------------------------------|-----|-----|-------------------|------|
| 1   | CK net class <sup>(1)</sup>                         | 0   |     | 10                | ohms |
| 2   | ADDR_CTRL net class <sup>(1)(2)(3)</sup>            | 0   | 22  | Zo <sup>(4)</sup> | ohms |
| 3   | DQS0, DQS1, DQ0, and DQ1 net classes <sup>(5)</sup> | NA  |     | NA                | ohms |

- (1) Only series termination is permitted.
- (2) Series termination values larger than typical only recommended to address EMI issues.
- (3) Series termination values should be uniform across net class.
- (4) Zo is the DDR2 PCB trace characteristic impedance.
- (5) No external termination resistors are allowed and ODT must be used for these net classes.

If the DDR2 interface is operated at a lower frequency (<200-MHz clock rate), on-device terminations are not specifically required for the DQS[x] and DQ[x] net class signals and serial terminations for the CK and ADDR CTRL net class signals are not mandatory. System designers may evaluate the need for serial terminators for EMI and overshoot reduction. Placement of serial terminations for DQS[x] and DQ[x] net class signals should be determined based on PCB analysis. Placement of serial terminations for ADDR CTRL net class signals should be close to the AM335x device. Table 5-46 shows the specifications for the serial terminators in such cases.

Table 5-46. Lower-Frequency DDR2 Signal Terminations

| No. | Parameter                                | Min | Тур | Max               | Unit |
|-----|------------------------------------------|-----|-----|-------------------|------|
| 1   | CK net class <sup>(1)</sup>              | 0   | 22  | Zo <sup>(2)</sup> | ohms |
| 2   | ADDR_CTRL net class <sup>(1)(3)(4)</sup> | 0   | 22  | Zo <sup>(2)</sup> | ohms |
| 3   | DQS0, DQS1, DQ0, and DQ1 net classes     | 0   | 22  | Zo <sup>(2)</sup> | ohms |

- Only series termination is permitted.
- (2) Zo is the DDR2 PCB trace characteristic impedance.
- (3) Series termination values larger than typical only recommended to address EMI issues.
- (4) Series termination values should be uniform across net class.



## 5.4.2.2.2.10 DDR VREF Routing

DDR\_VREF is used as a reference by the input buffers of the DDR2 memories as well as the AM335x device. DDR\_VREF is intended to be half the DDR2 power supply voltage and should be created using a resistive divider as shown in Figure 5-34 and Figure 5-35. Other methods of creating DDR\_VREF are not recommended. Figure 5-38 shows the layout guidelines for DDR\_VREF.



Figure 5-38. DDR\_VREF Routing and Topology



## 5.4.2.2.3 DDR2 CK and ADDR CTRL Routing

Figure 5-39 shows the topology of the routing for the CK and ADDR\_CTRL net classes. The length of signal path AB and AC should be minimized with emphasis to minimize lengths C and D such that length A is the majority of the total length of signal path AB and AC.



Figure 5-39. CK and ADDR\_CTRL Routing and Topology

Table 5-47. CK and ADDR\_CTRL Routing Specification (1)(2)

| NO. | PARAMETER                                                                  | MIN      | TYP   | MAX      | UNIT |
|-----|----------------------------------------------------------------------------|----------|-------|----------|------|
| 1   | Center-to-center CK spacing                                                |          |       | 2w       |      |
| 2   | CK differential pair skew length mismatch <sup>(2)(3)</sup>                |          |       | 25       | mils |
| 3   | CK B-to-CK C skew length mismatch                                          |          |       | 25       | mils |
| 4   | Center-to-center CK to other DDR2 trace spacing <sup>(4)</sup>             | 4w       |       |          |      |
| 5   | CK/ADDR_CTRL nominal trace length <sup>(5)</sup>                           | CACLM-50 | CACLM | CACLM+50 | mils |
| 6   | ADDR_CTRL-to-CK skew length mismatch                                       |          |       | 100      | mils |
| 7   | ADDR_CTRL-to-ADDR_CTRL skew length mismatch                                |          |       | 100      | mils |
| 8   | Center-to-center ADDR_CTRL to other DDR2 trace spacing <sup>(4)</sup>      | 4w       |       |          |      |
| 9   | Center-to-center ADDR_CTRL to other ADDR_CTRL trace spacing <sup>(4)</sup> | 3w       |       |          |      |
| 10  | ADDR_CTRL A-to-B/ADDR_CTRL A-to-C skew length mismatch <sup>(2)</sup>      |          |       | 100      | mils |
| 11  | ADDR_CTRL B-to-C skew length mismatch                                      |          |       | 100      | mils |

- (1) CK represents the clock net class, and ADDR\_CTRL represents the address and control signal net class.
- (2) Series terminator, if used, should be located closest to the AM335x device.
- (3) Differential impedance should be Zo x 2, where Zo is the single-ended impedance defined in Table 5-39.
- (4) Center-to-center spacing is allowed to fall to minimum (w) for up to 500 mils of routed length to accommodate BGA escape and routing congestion.
- (5) CACLM is the longest Manhattan distance of the CK and ADDR\_CTRL net classes.

Figure 5-40 shows the topology and routing for the DQS[x] and DQ[x] net classes; the routes are point to point. Skew matching across bytes is not needed nor recommended.



Figure 5-40. DQS[x] and DQ[x] Routing and Topology



# Table 5-48. DQS[x] and DQ[x] Routing Specification(1)

| NO. | PARAMETER                                                              | MIN     | TYP  | MAX     | UNIT |
|-----|------------------------------------------------------------------------|---------|------|---------|------|
| 1   | Center-to-center DQS[x] spacing                                        |         |      | 2w      |      |
| 2   | DQS[x] differential pair skew length mismatch <sup>(2)</sup>           |         |      | 25      | mils |
| 3   | Center-to-center DDR_DQS[x] to other DDR2 trace spacing <sup>(3)</sup> | 4w      |      |         |      |
| 4   | DQS[x]/DQ[x] nominal trace length <sup>(4)</sup>                       | DQLM-50 | DQLM | DQLM+50 | mils |
| 5   | DQ[x]-to-DQS[x] skew length mismatch <sup>(4)</sup>                    |         |      | 100     | mils |
| 6   | DQ[x]-to-DQ[x] skew length mismatch <sup>(4)</sup>                     |         |      | 100     | mils |
| 7   | Center-to-center DQ[x] to other DDR2 trace spacing <sup>(3)(5)</sup>   | 4w      |      |         |      |
| 8   | Center-to-center DQ[x] to other DQ[x] trace spacing <sup>(3)(6)</sup>  | 3w      |      |         |      |

- (1) DQS[x] represents the DQS0 and DQS1 clock net classes, and DQ[x] represents the DQ0 and DQ1 signal net classes.
- (2) Differential impedance should be Zo x 2, where Zo is the single-ended impedance defined in Table 5-39.
- (3) Center-to-center spacing is allowed to fall to minimum (w) for up to 500 mils of routed length to accommodate BGA escape and routing congestion.
- (4) There is no requirement, and it is not recommended, to skew match between data bytes; i.e., from net classes DQS0 and DQ0 to net classes DQS1 and DQ1.
- (5) Signals from one DQ net class should be considered other DDR2 traces to another DQ net class.
- (6) DQLM is the longest Manhattan distance of each of the DQS[x] and DQ[x] net classes.

AM3356, AM3354, AM3352



#### 5.4.2.3 DDR3 Routing Guidelines

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

#### 5.4.2.3.1 Board Designs

TI only supports board designs utilizing DDR3 memory that follow the guidelines in this document. The switching characteristics and timing diagram for the DDR3 memory interface are shown in Table 5-49 and Figure 5-41.

Table 5-49. Switching Characteristics Over Recommended Operating Conditions for DDR3 Memory Interface

| NO. | PARAMETER                                                 | MIN | MAX                | UNIT |
|-----|-----------------------------------------------------------|-----|--------------------|------|
| 1   | t <sub>c(DDR_CK/DDR_CKn)</sub> Cycle time, DDR_CK/DDR_CKn | 3.3 | 3.3 <sup>(1)</sup> | ns   |

The JEDEC JESD79-3E specification defines the maximum clock period of 3.3 ns for all standard-speed bin DDR3 memory devices. Therefore, all standard-speed bin DDR3 memory devices are required to operate at 303 MHz.



Figure 5-41. DDR3 Memory Interface Clock Timing

#### 5.4.2.3.1.1 DDR3 versus DDR2

This specification only covers AM335x PCB designs that utilize DDR3 memory. Designs using DDR2 memory should use the DDR2 routing guidleines described in Section 5.4.2.2. While similar, the two memory systems have different requirements. It is currently not possible to design one PCB that meets the requirements of both DDR2 and DDR3.

#### 5.4.2.3.2 DDR3 Device Combinations

Since there are several possible combinations of device counts and single-side or dual-side mounting, Table 5-50 summarizes the supported device configurations.

Table 5-50. Supported DDR3 Device Combinations

| NUMBER OF DDR3 DEVICES | DDR3 DEVICE WIDTH (BITS) | MIRRORED?        | DDR3 EMIF WIDTH (BITS) |
|------------------------|--------------------------|------------------|------------------------|
| 1                      | 16                       | N                | 16                     |
| 2                      | 8                        | Y <sup>(1)</sup> | 16                     |

<sup>(1)</sup> Two DDR3 devices are mirrored when one device is placed on the top of the board and the second device is placed on the bottom of the board.

## 5.4.2.3.3 DDR3 Interface

## 5.4.2.3.3.1 DDR3 Interface Schematic

The DDR3 interface schematic varies, depending upon the width of the DDR3 devices used. Figure 5-42 shows the schematic connections for 16-bit interface on AM335x device using one x16 DDR3 device and Figure 5-43 shows the schematic connections for 16-bit interface on AM335x device using two x8 DDR3 devices. The AM335x DDR3 memory interface only supports 16-bit wide mode of operation. The AM335x device can only source one load connected to the DQS[x] and DQ[x] net class signals and two loads connected to the CK and ADDR\_CTRL net class signals. For more information related to net classes, see Section 5.4.2.3.3.8.





**ZQ**—\/\/
Value determined according to the DDR3 memory device data sheet.

Figure 5-42. 16-Bit DDR3 Interface Using One 16-Bit DDR3 Device





Figure 5-43. 16-Bit DDR3 Interface Using Two 8-Bit DDR3 Devices



## 5.4.2.3.3.2 Compatible JEDEC DDR3 Devices

Table 5-51 shows the parameters of the JEDEC DDR3 devices that are compatible with this interface. Generally, the DDR3 interface is compatible with DDR3-800 devices in the x8 or x16 widths.

Table 5-51. Compatible JEDEC DDR3 Devices (Per Interface)

| NO. | PARAMETER                                    | MIN      | MAX | UNIT    |
|-----|----------------------------------------------|----------|-----|---------|
| 1   | JEDEC DDR3 device speed grade <sup>(1)</sup> | DDR3-800 |     |         |
| 2   | JEDEC DDR3 device bit width                  | x8       | x16 | Bits    |
| 3   | JEDEC DDR3 device count <sup>(2)</sup>       | 1        | 2   | Devices |

<sup>(1)</sup> DDR3 speed grade depends on desired clock rate. Data rate is 2x the clock rate. For DDR3-800, the clock rate is 400 MHz.

## 5.4.2.3.3.3 PCB Stackup

The minimum stackup for routing the DDR3 interface is a four-layer stack up as shown in Table 5-52. Additional layers may be added to the PCB stackup to accommodate other circuitry, enhance signal integrity and electromagnetic interference performance, or to reduce the size of the PCB footprint.

Table 5-52. Minimum PCB Stackup<sup>(1)</sup>

| LAYER | TYPE   | DESCRIPTION           |
|-------|--------|-----------------------|
| 1     | Signal | Top signal routing    |
| 2     | Plane  | Ground                |
| 3     | Plane  | Split Power Plane     |
| 4     | Signal | Bottom signal routing |

<sup>(1)</sup> All signals that have critical signal integrity requirements should be routed first on layer 1. It may not be possible to route all of these signals on layer 1 which requires some to be routed on layer 4. When this is done, the signal routes on layer 4 should not cross splits in the power plane.

<sup>(2)</sup> For valid DDR3 device configurations and device counts, see Section 5.4.2.3.3.1, Figure 5-42, and Figure 5-43.



# Table 5-53. PCB Stackup Specifications<sup>(1)</sup>

| NO. | PARAMETER                                                                        |                                    | MIN  | TYP | MAX  | UNIT |
|-----|----------------------------------------------------------------------------------|------------------------------------|------|-----|------|------|
| 1   | PCB routing/plane layers                                                         |                                    | 4    |     |      |      |
| 2   | Signal routing layers                                                            |                                    | 2    |     |      |      |
| 3   | Full ground reference layers under DDR3 routing re                               | gion <sup>(2)</sup>                | 1    |     |      |      |
| 4   | Full VDDS_DDR power reference layers under the                                   | DDR3 routing region <sup>(2)</sup> | 1    |     |      |      |
| 5   | Number of reference plane cuts allowed within DDR3 routing region <sup>(3)</sup> |                                    |      |     | 0    |      |
| 6   | Number of layers between DDR3 routing layer and reference plane <sup>(4)</sup>   |                                    |      |     | 0    |      |
| 7   | PCB routing feature size                                                         |                                    |      | 4   |      | mils |
| 8   | PCB trace width, w                                                               |                                    |      | 4   |      | mils |
| 9   | PCB BGA escape via pad size <sup>(5)</sup>                                       |                                    |      | 18  | 20   | mils |
| 10  | PCB BGA escape via hole size                                                     |                                    |      | 10  |      | mils |
| 11  | AM225y DCA nod size                                                              | ZCZ package                        |      | 0.5 |      |      |
| 11  | AM335x BGA pad size                                                              | ZCE package                        |      | 0.4 |      | mm   |
| 13  | Single-ended impedance, Zo <sup>(6)</sup>                                        |                                    | 50   |     | 75   | ohms |
| 14  | Impedance control <sup>(7)(8)</sup>                                              |                                    | Zo-5 | Zo  | Zo+5 | ohms |

- (1) For the DDR3 device BGA pad size, see the DDR3 device manufacturer documentation.
- (2) Ground reference layers are preferred over power reference layers. Be sure to include bypass caps to accommodate reference layer return current as the trace routes switch routing layers.
- (3) No traces should cross reference plane cuts within the DDR3 routing region. High-speed signal traces crossing reference plane cuts create large return current paths which can lead to excessive crosstalk and EMI radiation.
- (4) Reference planes are to be directly adjacent to the signal plane to minimize the size of the return current loop.
- (5) An 18-mil pad assumes Via Channel is the most economical BGA escape. A 20-mil pad may be used if additional layers are available for power routing. An 18-mil pad is required for minimum layer count escape.
- (6) Zo is the nominal singled-ended impedance selected for the PCB.
- (7) This parameter specifies the AC characteristic impedance tolerance for each segment of a PCB signal trace relative to the chosen Zo defined by the single-ended impedance parameter.
- (8) Tighter impedance control is required to ensure flight time skew is minimal.



#### 5.4.2.3.3.4 Placement

Figure 5-44 shows the required placement for the AM335x device as well as the DDR3 devices. The dimensions for this figure are defined in Table 5-54. The placement does not restrict the side of the PCB on which the devices are mounted. The ultimate purpose of the placement is to limit the maximum trace lengths and allow for proper routing space.



Figure 5-44. Placement Specifications

Table 5-54. Placement Specifications<sup>(1)</sup>

| NO. | PARAMETER                                                               | MIN MAX | UNIT |
|-----|-------------------------------------------------------------------------|---------|------|
| 1   | X1 <sup>(2)(3)(4)</sup>                                                 | 1000    | mils |
| 2   | X2 <sup>(2)(3)</sup>                                                    | 600     | mils |
| 3   | Y Offset <sup>(2)(3)(4)</sup>                                           | 1500    | mils |
| 4   | Clearance from non-DDR3 signal to DDR3 keepout region <sup>(5)(6)</sup> | 4       | W    |

- (1) DDR3 keepout region to encompass entire DDR3 routing area.
- (2) For dimension definitions, see Figure 5-44.
- (3) Measurements from center of AM335x device to center of DDR3 device.
- (4) Minimizing X1 and Y improves timing margins.
- (5) w is defined as the signal trace width.
- (6) Non-DDR3 signals allowed within DDR3 keepout region provided they are separated from DDR3 routing layers by a ground plane.



#### 5.4.2.3.3.5 DDR3 Keepout Region

The region of the PCB used for DDR3 circuitry must be isolated from other signals. The DDR3 keepout region is defined for this purpose and is shown in Figure 5-45. This region should encompass all DDR3 circuitry and the region size varies with component placement and DDR3 routing. Additional clearances required for the keepout region are shown in Table 5-54. Non-DDR3 signals should not be routed on the same signal layer as DDR3 signals within the DDR3 keepout region. Non-DDR3 signals may be routed in the region provided they are routed on layers separated from DDR3 signal layers by a ground layer. No breaks should be allowed in the reference ground or VDDS\_DDR power plane in this region. In addition, the VDDS\_DDR power plane should cover the entire keepout region.



Figure 5-45. DDR3 Keepout Region

## 5.4.2.3.3.6 Bulk Bypass Capacitors

Bulk bypass capacitors are required for moderate speed bypassing of the DDR3 and other circuitry. Table 5-55 contains the minimum numbers and capacitance required for the bulk bypass capacitors. Note that this table only covers the bypass needs of the AM335x DDR3 interface and DDR3 device(s). Additional bulk bypass capacitance may be needed for other circuitry.

Table 5-55. Bulk Bypass Capacitors<sup>(1)</sup>

| NO. | PARAMETER                                           | MIN | MAX | UNIT    |
|-----|-----------------------------------------------------|-----|-----|---------|
| 1   | AM335x VDDS_DDR bulk bypass capacitor count         | 2   |     | Devices |
| 2   | AM335x VDDS_DDR bulk bypass total capacitance       | 20  |     | μF      |
| 3   | DDR3#1 bulk bypass capacitor count                  | 2   |     | Devices |
| 4   | DDR3#1 bulk bypass total capacitance                | 20  |     | μF      |
| 5   | DDR3#2 bulk bypass capacitor count <sup>(2)</sup>   | 2   |     | Devices |
| 6   | DDR3#2 bulk bypass total capacitance <sup>(2)</sup> | 20  |     | μF      |

<sup>(1)</sup> These devices should be placed near the devices they are bypassing, but preference should be given to the placement of the high-speed (HS) bypass capacitors and DDR3 signal routing.

(2) Only used when two DDR3 devices are used.



## 5.4.2.3.3.7 High-Speed Bypass Capacitors

High-speed (HS) bypass capacitors are critical for proper DDR3 interface operation. It is particularly important to minimize the parasitic series inductance of the HS bypass capacitors, AM335x/DDR3 power, and AM335x/DDR3 ground connections. Table 5-56 contains the specification for the HS bypass capacitors as well as for the power connections on the PCB. Generally speaking, it is good to:

- 1. Fit as many HS bypass capacitors as possible.
- 2. Minimize the distance from the bypass cap to the power terminals being bypassed.
- 3. Use the smallest physical sized capacitors possible with the highest capacitance readily available.
- 4. Connect the bypass capacitor pads to their vias using the widest traces possible and using the largest hole size via possible.
- 5. Minimize via sharing. Note the limites on via sharing shown in Table 5-56.

## Table 5-56. High-Speed Bypass Capacitors

| NO. | PARAMETER                                                                                         | MIN  | TYP  | MAX  | UNIT    |
|-----|---------------------------------------------------------------------------------------------------|------|------|------|---------|
| 1   | HS bypass capacitor package size <sup>(1)</sup>                                                   |      | 0201 | 0402 | 10 mils |
| 2   | Distance, HS bypass capacitor to AM335x VDDS_DDR/VSS terminal being bypassed <sup>(2)(3)(4)</sup> |      |      | 400  | mils    |
| 3   | AM335x VDDS_DDR HS bypass capacitor count                                                         | 20   |      |      | Devices |
| 4   | AM335x VDDS_DDR HS bypass capacitor total capacitance                                             | 1    |      |      | μF      |
| 5   | Trace length from AM335x VDDS_DDR/VSS terminal to connection via <sup>(2)</sup>                   |      | 35   | 70   | mils    |
| 6   | Distance, HS bypass capacitor to DDR3 device being bypassed <sup>(5)</sup>                        |      |      | 150  | mils    |
| 7   | DDR3 device HS bypass capacitor count <sup>(6)</sup>                                              | 12   |      |      | Devices |
| 8   | DDR3 device HS bypass capacitor total capacitance <sup>(6)</sup>                                  | 0.85 |      |      | μF      |
| 9   | Number of connection vias for each HS bypass capacitor <sup>(7)(8)</sup>                          | 2    |      |      | Vias    |
| 10  | Trace length from bypass capacitor connect to connection via <sup>(2)(8)</sup>                    |      | 35   | 100  | mils    |
| 11  | Number of connection vias for each DDR3 device power/ground terminal <sup>(9)</sup>               | 1    |      |      | Vias    |
| 12  | Trace length from DDR3 device power/ground terminal to connection via <sup>(2)(7)</sup>           |      | 35   | 60   | mils    |

- (1) LxW, 10-mil units, i.e., a 0402 is a 40x20-mil surface-mount capacitor.
- (2) Closer/shorter is better.
- (3) Measured from the nearest AM335x VDDS\_DDR and ground terminal to the center of the capacitor package.
- (4) Three of these capacitors should be located underneath the AM335x device, between the cluster of VDDS\_DDR and ground terminals, between the DDR3 interfaces on the package.
- (5) Measured from the DDR3 device power/ground terminal to the center of the capacitor package.
- (6) Per DDR3 device.
- (7) An additional HS bypass capacitor can share the connection vias only if it is mounted on the opposite side of the board. No sharing of vias is permitted on the same side of the board.
- (8) An HS bypass capacitor may share a via with a DDR3 device mounted on the same side of the PCB. A wide trace should be used for the connection and the length from the capacitor pad to the DDR3 device pad should be less than 150 mils.
- (9) Up to a total of two pairs of DDR3 power/ground terminals may share a via.

## 5.4.2.3.3.7.1 Return Current Bypass Capacitors

Use additional bypass capacitors if the return current reference plane changes due to DDR3 signals hopping from one signal layer to another. The bypass capacitor here provides a path for the return current to hop planes along with the signal. As many of these return current bypass capacitors should be used as possible. Since these are returns for signal current, the signal via size may be used for these capacitors.

#### 5.4.2.3.3.8 Net Classes

Table 5-57 lists the clock net classes for the DDR3 interface. Table 5-58 lists the signal net classes, and associated clock net classes, for signals in the DDR3 interface. These net classes are used for the termination and routing rules that follow.



ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012

#### **Table 5-57. Clock Net Class Definitions**

| CLOCK NET CLASS | AM335x PIN NAMES   |
|-----------------|--------------------|
| CK              | DDR_CK/DDR_CKn     |
| DQS0            | DDR_DQS0/DDR_DQSn0 |
| DQS1            | DDR_DQS1/DDR_DQSn1 |

## Table 5-58. Signal Net Class Definitions

| SIGNAL NET CLASS | ASSOCIATED CLOCK<br>NET CLASS | AM335x PIN NAMES                                                                  |
|------------------|-------------------------------|-----------------------------------------------------------------------------------|
| ADDR_CTRL        | СК                            | DDR_BA[2:0], DDR_A[15:0], DDR_CSn0, DDR_CASn, DDR_RASn, DDR_WEn, DDR_CKE, DDR_ODT |
| DQ0              | DQS0                          | DDR_D[7:0], DDR_DQM0                                                              |
| DQ1              | DQS1                          | DDR_D[15:8], DDR_DQM1                                                             |

## 5.4.2.3.3.9 DDR3 Signal Termination

Signal terminations are required for the CK and ADDR\_CTRL net class signals. On-device terminations (ODTs) are required on the DQS[x] and DQ[x] net class signals. Detailed termination specifications are covered in the routing rules in the following sections.

## 5.4.2.3.3.10 DDR VREF Routing

DDR\_VREF is used as a reference by the input buffers of the DDR3 memories as well as the AM335x device. DDR\_VREF is intended to be half the DDR3 power supply voltage and is typically generated with a voltage divider connected to the VDDS\_DDR power supply. It should be routed as a nominal 20-mil wide trace with 0.1 µF bypass capacitors near each device connection. Narrowing of DDR VREF is allowed to accommodate routing congestion.

#### 5.4.2.3.3.11 VTT

Like DDR\_VREF, the nominal value of the VTT supply is half the DDR3 supply voltage. Unlike DDR\_VREF, VTT is expected to source and sink current, specifically the termination current for the ADDR\_CTRL net class Thevinen terminators. VTT is needed at the end of the address bus and it should be routed as a power sub-plane. VTT should be bypassed near the terminator resistors.

## 5.4.2.3.4 DDR3 CK and ADDR CTRL Topologies and Routing Definition

The CK and ADDR CTRL net classes are routed similarly and are length matched to minimize skew between them. CK is a bit more complicated because it runs at a higher transition rate and is differential. The following subsections show the topology and routing for various DDR3 configurations for CK and ADDR\_CTRL. The figures in the following subsections define the terms for the routing specification detailed in Table 5-59.

## 5.4.2.3.4.1 Two DDR3 Devices

Two DDR3 devices are supported on the DDR3 interface consisting of two x8 DDR3 devices arranged as one 16-bit bank. These two devices may be mounted on a single side of the PCB, or may be mirrored in a pair to save board space at a cost of increased routing complexity and parts on the backside of the PCB.

## 5.4.2.3.4.1.1 CK and ADDR\_CTRL Topologies, Two DDR3 Devices

Figure 5-46 shows the topology of the CK net classes and Figure 5-47 shows the topology for the corresponding ADDR CTRL net classes.



DDR3 Differential CK Input Buffers



Figure 5-46. CK Topology for Two DDR3 Devices

DDR3 Address/Control Input Buffers



Figure 5-47. ADDR\_CTRL Topology for Two DDR3 Devices

# 5.4.2.3.4.1.2 CK and ADDR\_CTRL Routing, Two DDR3 Devices

Figure 5-48 shows the CK routing for two DDR3 devices placed on the same side of the PCB. Figure 5-49 shows the corresponding ADDR\_CTRL routing.





Figure 5-48. CK Routing for Two Single-Side DDR3 Devices



Figure 5-49. ADDR\_CTRL Routing for Two Single-Side DDR3 Devices



To save PCB space, the two DDR3 memories may be mounted as a mirrored pair at a cost of increased routing and assembly complexity. Figure 5-50 and Figure 5-51 show the routing for CK and ADDR\_CTRL, respectively, for two DDR3 devices mirrored in a single-pair configuration.



Figure 5-50. CK Routing for Two Mirrored DDR3 Devices



Figure 5-51. ADDR\_CTRL Routing for Two Mirrored DDR3 Devices



#### 5.4.2.3.4.2 One DDR3 Device

A single DDR3 device is supported on the DDR3 interface consisting of one x16 DDR3 device arranged as one 16-bit bank.

## 5.4.2.3.4.2.1 CK and ADDR\_CTRL Topologies, One DDR3 Device

Figure 5-52 shows the topology of the CK net classes and Figure 5-53 shows the topology for the corresponding ADDR\_CTRL net classes.

DDR3 Differential CK Input Buffer



Figure 5-52. CK Topology for One DDR3 Device

DDR3 Address/Control Input Buffers



Figure 5-53. ADDR\_CTRL Topology for One DDR3 Device



## 5.4.2.3.4.2.2 CK and ADDR/CTRL Routing, One DDR3 Device

Figure 5-54 shows the CK routing for one DDR3 device. Figure 5-55 shows the corresponding ADDR\_CTRL routing.



Figure 5-54. CK Routing for One DDR3 Device



Figure 5-55. ADDR\_CTRL Routing for One DDR3 Device

# 5.4.2.3.5 Data Topologies and Routing Definition

No matter the number of DDR3 devices used, the data line topology is always point to point, so its definition is simple.

## 5.4.2.3.5.1 DQS[x] and DQ[x] Topologies, Any Number of Allowed DDR3 Devices

DQS[x] lines are point-to-point differential, and DQ[x] lines are point-to-point singled ended. Figure 5-56 and Figure 5-57 show these topologies.





Figure 5-56. DQS[x] Topology



Figure 5-57. DQ[x] Topology

## 5.4.2.3.5.2 DQS[x] and DQ[x] Routing, Any Number of Allowed DDR3 Devices

Figure 5-58 and Figure 5-59 show the DQS[x] and DQ[x] routing.



Figure 5-58. DQS[x] Routing With Any Number of Allowed DDR3 Devices



Figure 5-59. DQ[x] Routing With Any Number of Allowed DDR3 Devices



## 5.4.2.3.6 Routing Specification

## 5.4.2.3.6.1 CK and ADDR CTRL Routing Specification

Skew within the CK and ADDR\_CTRL net classes directly reduces setup and hold margin and, thus, this skew must be controlled. The only way to practically match lengths on a PCB is to lengthen the shorter traces up to the length of the longest net in the net class and its associated clock. A metric to establish this maximum length is Manhattan distance. The Manhattan distance between two points on a PCB is the length between the points when connecting them only with horizontal or vertical segments. A reasonable trace route length is to within a percentage of its Manhattan distance. CACLM is defined as Clock Address Control Longest Manhattan distance.

Given the clock and address pin locations on the AM335x device and the DDR3 memories, the maximum possible Manhattan distance can be determined given the placement. Figure 5-60 shows this distance for two loads. It is from this distance that the specifications on the lengths of the transmission lines for the address bus are determined. CACLM is determined similarly for other address bus configurations; i.e., it is based on the longest net of the CK/ADDR\_CTRL net class. For CK and ADDR\_CTRL routing, these specifications are contained in Table 5-59.



A. It is very likely that the longest CK/ADDR\_CTRL Manhattan distance will be for Address Input 8 (A8) on the DDR3 memories. CACLM is based on the longest Manhattan distance due to the device placement. Verify the net class that satisfies this criteria and use as the baseline for CK/ADDR\_CTRL skew matching and length control.

The length of shorter CK/ADDR\_CTRL stubs as well as the length of the terminator stub are not included in this length calculation. Non-included lengths are grayed out in the figure.

Assuming A8 is the longest, CALM = CACLMY + CACLMX + 300 mils.

The extra 300 mils allows for routing down lower than the DDR3 memories and returning up to reach A8.

Figure 5-60. CACLM for Two Address Loads on One Side of PCB

Table 5-59. CK and ADDR\_CTRL Routing Specification(1)(2)(3)

| NO. | PARAMETER              | MIN | TYP | MAX  | UNIT |
|-----|------------------------|-----|-----|------|------|
| 1   | A1+A2 length           |     |     | 2500 | mils |
| 2   | A1+A2 skew             |     |     | 25   | mils |
| 3   | A3 length              |     |     | 660  | mils |
| 4   | A3 skew <sup>(4)</sup> |     |     | 25   | mils |
| 5   | A3 skew <sup>(5)</sup> |     |     | 125  | mils |
| 6   | AS length              |     |     | 100  | mils |



# Table 5-59. CK and ADDR\_CTRL Routing Specification(1)(2)(3) (continued)

| NO. | PARAMETER                                                                   | MIN      | TYP   | MAX      | UNIT |
|-----|-----------------------------------------------------------------------------|----------|-------|----------|------|
| 7   | AS skew                                                                     |          |       | 25       | mils |
| 8   | AS+/AS- length                                                              |          |       | 70       | mils |
| 9   | AS+/AS- skew                                                                |          |       | 5        | mils |
| 10  | AT length <sup>(6)</sup>                                                    |          | 500   |          | mils |
| 11  | AT skew <sup>(7)</sup>                                                      |          | 100   |          | mils |
| 12  | AT skew <sup>(8)</sup>                                                      |          |       | 5        | mils |
| 13  | CK/ADDR_CTRL nominal trace length <sup>(9)</sup>                            | CACLM-50 | CACLM | CACLM+50 | mils |
| 14  | Center-to-center CK to other DDR3 trace spacing <sup>(10)</sup>             | 4w       |       |          |      |
| 15  | Center-to-center ADDR_CTRL to other DDR3 trace spacing <sup>(10)(11)</sup>  | 4w       |       |          |      |
| 16  | Center-to-center ADDR_CTRL to other ADDR_CTRL trace spacing <sup>(10)</sup> | 3w       |       |          |      |
| 17  | CK center-to-center spacing <sup>(12)</sup>                                 |          |       |          |      |
| 18  | CK spacing to other net <sup>(10)</sup>                                     | 4w       |       |          |      |
| 19  | Rcp <sup>(13)</sup>                                                         | Zo-1     | Zo    | Zo+      | ohms |
| 20  | Rtt <sup>(13)(14)</sup>                                                     | Zo-5     | Zo    | Zo+5     | ohms |

- (1) CK represents the clock net class, and ADDR\_CTRL represents the address and control signal net class.
- (2) The use of vias should be minimized.
- (3) Additional bypass capacitors are required when using the VDDS\_DDR plane as the reference plane to allow the return current to jump between the VDDS\_DDR plane and the ground plane when the net class switches layers at a via.
- (4) Mirrored configuration (one DDR3 device on top of the board and one DDR3 device on the bottom).
- (5) Non-mirrored configuration (all DDR3 memories on same side of PCB).
- (6) While this length can be increased for convenience, its length should be minimized.
- (7) ADDR\_CTRL net class only (not CK net class). Minimizing this skew is recommended, but not required.
- (8) CK net class only.
- (9) CACLM is the longest Manhattan distance of the CK and ADDR\_CTRL net classes + 300 mils. For definition, see Section 5.4.2.3.6.1 and Figure 5-60.
- (10) Center-to-center spacing is allowed to fall to minimum (w) for up to 1250 mils of routed length.
- (11) Signals from one DQ net class should be considered other DDR3 traces to another DQ net class.
- (12) CK spacing set to ensure proper differential impedance.
- (13) Source termination (series resistor at driver) is specifically not allowed.
- (14) Termination values should be uniform across the net class.

## 5.4.2.3.6.2 DQS[x] and DQ[x] Routing Specification

Skew within the DQS[x] and DQ[x] net classes directly reduces setup and hold margin and, thus, this skew must be controlled. The only way to practically match lengths on a PCB is to lengthen the shorter traces up to the length of the longest net in the net class and its associated clock. DQLMn is defined as DQ Longest Manhattan distance n, where n is the byte number. For a 16-bit interface, there are two DQLMs, DQLM0-DQLM1.

#### NOTE

It is not required, nor is it recommended, to match the lengths across all bytes. Length matching is only required within each byte.

Given the DQS[x] and DQ[x] pin locations on the AM335x device and the DDR3 memories, the maximum possible Manhattan distance can be determined given the placement. Figure 5-61 shows this distance for a two-load case. It is from this distance that the specifications on the lengths of the transmission lines for the data bus are determined. For DQS[x] and DQ[x] routing, these specifications are contained in Table 5-60.





There are two DQLMs, one for each byte (16-bit interface). Each DQLM is the longest Manhattan distance of the byte; therefore:

DQLM0 = DQLMX0 + DQLMY0DQLM1 = DQLMX1 + DQLMY1

Figure 5-61. DQLM for Any Number of Allowed DDR3 Devices

## Table 5-60. DQS[x] and DQ[x] Routing Specification (1)(2)

| NO. | PARAMETER                                                              | MIN | TYP | MAX   | UNIT |
|-----|------------------------------------------------------------------------|-----|-----|-------|------|
| 1   | DQ0 nominal length <sup>(3)(4)</sup>                                   |     |     | DQLM0 | mils |
| 2   | DQ1 nominal length <sup>(3)(5)</sup>                                   |     |     | DQLM1 | mils |
| 3   | DQ[x] skew <sup>(6)</sup>                                              |     |     | 25    | mils |
| 4   | DQS[x] skew                                                            |     |     | 5     | mils |
| 5   | DQS[x]-to-DQ[x] skew <sup>(6)(7)</sup>                                 |     |     | 25    | mils |
| 6   | Center-to-center DQ[x] to other DDR3 trace spacing <sup>(8)(9)</sup>   | 4w  |     |       |      |
| 7   | Center-to-center DQ[x] to other DQ[x] trace spacing <sup>(8)(10)</sup> | 3w  |     |       |      |
| 8   | DQS[x] center-to-center spacing <sup>(11)</sup>                        |     |     |       |      |
| 9   | DQS[x] center-to-center spacing to other net <sup>(8)</sup>            | 4w  |     |       |      |

- (1) DQS[x] represents the DQS0 and DQS1 clock net classes, and DQ[x] represents the DQ0 and DQ1 signal net classes.
- (2) External termination disallowed. Data termination should use built-in ODT functionality.
- (3) DQLMn is the longest Manhattan distance of a byte. For definition, see Section 5.4.2.3.6.2 and Figure 5-61.
- (4) DQLM0 is the longest Manhattan length for the DQ0 net class.
- (5) DQLM1 is the longest Manhattan length for the DQ1 net class.
- (6) Length matching is only done within a byte. Length matching across bytes is neither required nor recommended.
- (7) Each DQS clock net class is length matched to its associated DQ signal net class.
- (8) Center-to-center spacing is allowed to fall to minimum for up to 1250 mils of routed length.
- (9) Other DDR3 trace spacing means signals that are not part of the same DQ[x] signal net class.
- (10) This applies to spacing within same DQ[x] signal net class.
- (11) DQS[x] pair spacing is set to ensure proper differential impedance.



## 5.5 LCD Controller (LCDC)

The LCD controller consists of two independent controllers, the raster controller and the LCD interface display driver (LIDD) controller. Each controller operates independently from the other and only one of them is active at any given time.

- The raster controller handles the synchronous LCD interface. It provides timing and data for constant graphics refresh to a passive display. It supports a wide variety of monochrome and full-color display types and sizes by use of programmable timing controls, a built-in palette, and a gray-scale/serializer. Graphics data is processed and stored in frame buffers. A frame buffer is a contiguous memory block in the system. A built-in DMA engine supplies the graphics data to the raster engine which, in turn, outputs to the external LCD device.
- The LIDD controller supports the asynchronous LCD interface. It provides full-timing programmability of control signals (CS, WE, OE, ALE) and output data.

The maximum resolution for the LCD controller is 2048 x 2048 pixels. The maximum frame rate is determined by the image size in combination with the pixel clock rate.

**Table 5-61. LCD Controller Timing Conditions** 

| TIMING CONDITION PARAMETER                |                        | MIN       | TYP | MAX | UNIT |    |  |
|-------------------------------------------|------------------------|-----------|-----|-----|------|----|--|
| Output Condition                          |                        |           |     |     |      |    |  |
| C                                         | Output load considered | LIDD mode | 5   |     | 60   | pF |  |
| C <sub>LOAD</sub> Output load capacitance | Raster mode            | 3         |     | 30  | pF   |    |  |

## 5.5.1 LCD Interface Display Driver (LIDD Mode)

#### Table 5-62. Timing Requirements for LCD LIDD Mode

(see Figure 5-63 through Figure 5-71)

| NO. | DADAMETED                                |                                                             | OPP100 |         | UNIT |
|-----|------------------------------------------|-------------------------------------------------------------|--------|---------|------|
|     |                                          | PARAMETER                                                   | MIN    | MIN MAX |      |
| 16  | t <sub>su(LCD_DATA-LCD_MEMORY_CLK)</sub> | Setup time, LCD_DATA[15:0] valid before LCD_MEMORY_CLK high | 18     |         | ns   |
| 17  | th(LCD_MEMORY_CLK-LCD_DATA)              | Hold time, LCD_DATA[15:0] valid after LCD_MEMORY_CLK high   | 0      |         | ns   |
| 18  | t <sub>t(LCD_DATA)</sub>                 | Transition time, LCD_DATA[15:0]                             | 1      | 3       | pf   |

Table 5-63. Switching Characteristics Over Recommended Operating Conditions for LCD LIDD Mode

(see Figure 5-63 through Figure 5-71)

| NO. | DADAMETED                                 |                                                                   | OPP100                  | LINIT             |
|-----|-------------------------------------------|-------------------------------------------------------------------|-------------------------|-------------------|
|     |                                           | PARAMETER                                                         | MIN MA                  | X                 |
| 1   | $t_{c(LCD\_MEMORY\_CLK)}$                 | Cycle time, LCD_MEMORY_CLK                                        | 23.7                    | ns                |
| 2   | t <sub>w(LCD_MEMORY_CLKH)</sub>           | Pulse duration, LCD_MEMORY_CLK high                               | 0.45t <sub>c</sub> 0.55 | t <sub>c</sub> ns |
| 3   | t <sub>w(LCD_MEMORY_CLKL)</sub>           | Pulse duration, LCD_MEMORY_CLK low                                | 0.45t <sub>c</sub> 0.55 | t <sub>c</sub> ns |
| 4   | t <sub>d</sub> (LCD_MEMORY_CLK-LCD_DATAV) | Delay time, LCD_MEMORY_CLK high to LCD_DATA[15:0] valid (write)   |                         | 7 ns              |
| 5   | t <sub>d</sub> (LCD_MEMORY_CLK-LCD_DATAI) | Delay time, LCD_MEMORY_CLK high to LCD_DATA[15:0] invalid (write) | 0                       | ns                |
| 6   | td(LCD_MEMORY_CLK-LCD_AC_BIAS_EN)         | Delay time, LCD_MEMORY_CLK high to LCD_AC_BIAS_EN                 | 0 6.                    | 8 ns              |
| 7   | t <sub>t</sub> (LCD_AC_BIAS_EN)           | Transition time, LCD_AC_BIAS_EN                                   | 1 1                     | 0 ns              |
| 8   | t <sub>d(LCD_MEMORY_CLK-LCD_VSYNC)</sub>  | Delay time, LCD_MEMORY_CLK high to LCD_VSYNC                      | 0                       | 7 ns              |
| 9   | t <sub>t</sub> (LCD_VSYNC)                | Transition time, LCD_VSYNC                                        | 1 1                     | 0 ns              |
| 10  | t <sub>d</sub> (LCD_MEMORY_CLK-LCD_HYSNC) | Delay time, LCD_MEMORY_CLK high to LCD_HSYNC                      | 0                       | 7 ns              |



# Table 5-63. Switching Characteristics Over Recommended Operating Conditions for LCD LIDD Mode (continued)

(see Figure 5-63 through Figure 5-71)

| NO. | PARAMETER                                 |                                                          | OPP100  |     | UNIT |
|-----|-------------------------------------------|----------------------------------------------------------|---------|-----|------|
| NO. |                                           | PARAMETER                                                | MIN MAX |     | UNII |
| 11  | t <sub>t(LCD_HSYNC)</sub>                 | Transition time, LCD_HYSNC                               | 1       | 10  | ns   |
| 12  | t <sub>d</sub> (LCD_MEMORY_CLK-LCD_PCLK)  | Delay time, LCD_MEMORY_CLK high to LCD_PCLK              | 0       | 7   | ns   |
| 13  | t <sub>t(LCD_PCLK)</sub>                  | Transition time, LCD_PCLK                                | 1       | 10  | ns   |
| 14  | t <sub>d</sub> (LCD_MEMORY_CLK-LCD_DATAZ) | Delay time, LCD_MEMORY_CLK high to LCD_DATA[15:0] high-Z | 0       | 7   | ns   |
| 15  | t <sub>d</sub> (LCD_MEMORY_CLK-LCD_DATA)  | Delay time, LCD_MEMORY_CLK high to LCD_DATA[15:0] driven | 0       | 7   | ns   |
| 19  | t <sub>t(LCD_MEMORY_CLK)</sub>            | Transition time, LCD_MEMORY_CLK                          | 1       | 2.5 | ns   |
| 20  | t <sub>t(LCD_DATA)</sub>                  | Transition time, LCD_DATA                                | 1       | 10  | ns   |



A. Hitachi mode performs asynchronous operations that do not require an external LCD\_MEMORY\_CLK. The first LCD\_MEMORY\_CLK waveform is only shown as a reference of the internal clock that sequences the other signals. The second LCD\_MEMORY\_CLK waveform is shown as E1 since the LCD\_MEMORY\_CLK signal is used to implement the E1 function in Hitachi mode.

Figure 5-62. Command Write in Hitachi Mode





A. Hitachi mode performs asynchronous operations that do not require an external LCD\_MEMORY\_CLK. The first LCD\_MEMORY\_CLK waveform is only shown as a reference of the internal clock that sequences the other signals. The second LCD\_MEMORY\_CLK waveform is shown as E1 since the LCD\_MEMORY\_CLK signal is used to implement the E1 function in Hitachi mode.

Figure 5-63. Data Write in Hitachi Mode



A. Hitachi mode performs asynchronous operations that do not require an external LCD\_MEMORY\_CLK. The first LCD\_MEMORY\_CLK waveform is only shown as a reference of the internal clock that sequences the other signals. The second LCD\_MEMORY\_CLK waveform is shown as E1 since the LCD\_MEMORY\_CLK signal is used to implement the E1 function in Hitachi mode.

Figure 5-64. Command Read in Hitachi Mode





A. Hitachi mode performs asynchronous operations that do not require an external LCD\_MEMORY\_CLK. The first LCD\_MEMORY\_CLK waveform is only shown as a reference of the internal clock that sequences the other signals. The second LCD\_MEMORY\_CLK waveform is shown as E1 since the LCD\_MEMORY\_CLK signal is used to implement the E1 function in Hitachi mode.

Figure 5-65. Data Read in Hitachi Mode





A. Motorola mode can be configured to perform asynchronous operations or synchronous operations. When configured in asynchronous mode, LCD\_MEMORY\_CLK is not required, so it performs the CS1 function. When configured in synchronous mode, LCD\_MEMORY\_CLK performs the MCLK function. LCD\_MEMORY\_CLK is also shown as a reference of the internal clock that sequences the other signals.

Figure 5-66. Micro-Interface Graphic Display Motorola Write





A. Motorola mode can be configured to perform asynchronous operations or synchronous operations. When configured in asynchronous mode, LCD\_MEMORY\_CLK is not required, so it performs the CS1 function. When configured in synchronous mode, LCD\_MEMORY\_CLK performs the MCLK function. LCD\_MEMORY\_CLK is also shown as a reference of the internal clock that sequences the other signals.

Figure 5-67. Micro-Interface Graphic Display Motorola Read





A. Motorola mode can be configured to perform asynchronous operations or synchronous operations. When configured in asynchronous mode, LCD\_MEMORY\_CLK is not required, so it performs the CS1 function. When configured in synchronous mode, LCD\_MEMORY\_CLK performs the MCLK function. LCD\_MEMORY\_CLK is also shown as a reference of the internal clock that sequences the other signals.

Figure 5-68. Micro-Interface Graphic Display Motorola Status





A. Intel mode can be configured to perform asynchronous operations or synchronous operations. When configured in asynchronous mode, LCD\_MEMORY\_CLK is not required, so it performs the CS1 function. When configured in synchronous mode, LCD\_MEMORY\_CLK performs the MCLK function. LCD\_MEMORY\_CLK is also shown as a reference of the internal clock that sequences the other signals.

Figure 5-69. Micro-Interface Graphic Display Intel Write





A. Intel mode can be configured to perform asynchronous operations or synchronous operations. When configured in asynchronous mode, LCD\_MEMORY\_CLK is not required, so it performs the CS1 function. When configured in synchronous mode, LCD\_MEMORY\_CLK performs the MCLK function. LCD\_MEMORY\_CLK is also shown as a reference of the internal clock that sequences the other signals.

Figure 5-70. Micro-Interface Graphic Display Intel Read





A. Intel mode can be configured to perform asynchronous operations or synchronous operations. When configured in asynchronous mode, LCD\_MEMORY\_CLK is not required, so it performs the CS1 function. When configured in synchronous mode, LCD\_MEMORY\_CLK performs the MCLK function. LCD\_MEMORY\_CLK is also shown as a reference of the internal clock that sequences the other signals.

Figure 5-71. Micro-Interface Graphic Display Intel Status

ZHCS488B-OCTOBER 2011-REVISED JANUARY 2012



#### 5.5.2 LCD Raster Mode

# Table 5-64. Switching Characteristics Over Recommended Operating Conditions for LCD Raster Mode

(see Figure 5-73 through Figure 5-76)

| NO  |                                         | OPP50                                                  |                    | OPP100      |             | LINUT       |      |
|-----|-----------------------------------------|--------------------------------------------------------|--------------------|-------------|-------------|-------------|------|
| NO. | PARAMETER                               |                                                        |                    | MAX         | MIN         | MAX         | UNIT |
| 1   | t <sub>c(LCD_PCLK)</sub>                | Cycle time, pixel clock                                | 7.9                |             | 7.9         |             | ns   |
| 2   | t <sub>w(LCD_PCLKH)</sub>               | Pulse duration, pixel clock high                       | 0.45t <sub>c</sub> | $0.55t_{c}$ | $0.45t_{c}$ | $0.55t_{c}$ | ns   |
| 3   | t <sub>w(LCD_PCLKL)</sub>               | Pulse duration, pixel clock low                        | 0.45t <sub>c</sub> | $0.55t_{c}$ | $0.45t_{c}$ | $0.55t_{c}$ | ns   |
| 4   | t <sub>d</sub> (LCD_PCLK-LCD_DATAV)     | Delay time, LCD_PCLK to LCD_DATA[23:0] valid (write)   |                    | 1           |             | 1           | ns   |
| 5   | t <sub>d(LCD_PCLK-LCD_DATAI)</sub>      | Delay time, LCD_PCLK to LCD_DATA[23:0] invalid (write) | -1.5               |             | -1          |             | ns   |
| 6   | t <sub>d(LCD_PCLK-LCD_AC_BIAS_EN)</sub> | Delay time, LCD_PCLK to LCD_AC_BIAS_EN                 | -1.5               | 1           | -1          | 1           | ns   |
| 7   | t <sub>t(LCD_AC_BIAS_EN)</sub>          | Transition time, LCD_AC_BIAS_EN                        | 0.5                | 2.4         | 0.5         | 2.4         | ns   |
| 8   | t <sub>d(LCD_PCLK-LCD_VSYNC)</sub>      | Delay time, LCD_PCLK to LCD_VSYNC                      | -1.5               | 1           | -1          | 1           | ns   |
| 9   | t <sub>t(LCD_VSYNC)</sub>               | Transition time, LCD_VSYNC                             | 0.5                | 2.4         | 0.5         | 2.4         | ns   |
| 10  | t <sub>d(LCD_PCLK-LCD_HSYNC)</sub>      | Delay time, LCD_PCLK to LCD_HSYNC                      | -1.5               | 1           | -1          | 1           | ns   |
| 11  | t <sub>t(LCD_HSYNC)</sub>               | Transition time, LCD_HSYNC                             | 0.5                | 2.4         | 0.5         | 2.4         | ns   |
| 12  | t <sub>t(LCD_PCLK)</sub>                | Transition time, LCD_PCLK                              | 0.5                | 2.4         | 0.5         | 2.4         | ns   |
| 13  | t <sub>t(LCD_DATA)</sub>                | Transition time, LCD_DATA                              | 0.5                | 2.4         | 0.5         | 2.4         | ns   |

Frame-to-frame timing is derived through the following parameters in the LCD (RASTER\_TIMING\_1) register:

- Vertical front porch (VFP)
- Vertical sync pulse width (VSW)
- Vertical back porch (VBP)
- Lines per panel (LPP\_B10 + LPP)

Line-to-line timing is derived through the following parameters in the LCD (RASTER\_TIMING\_0) register:

- Horizontal front porch (HFP)
- Horizontal sync pulse width (HSW)
- Horizontal back porch (HBP)
- Pixels per panel (PPLMSB + PPLLSB)

LCD\_AC\_BIAS\_EN timing is derived through the following parameter in the LCD (RASTER\_TIMING\_2) register:

· AC bias frequency (ACB)

The display format produced in raster mode is shown in Figure 5-72. An entire frame is delivered one line at a time. The first line delivered starts at data pixel (1, 1) and ends at data pixel (P, 1). The last line delivered starts at data pixel (1, L) and ends at data pixel (P, L). The beginning of each new frame is denoted by the activation of I/O signal LCD\_VSYNC. The beginning of each new line is denoted by the activation of I/O signal LCD HSYNC.





Figure 5-72. LCD Raster-Mode Display Format





Figure 5-73. LCD Raster-Mode Active





A. The dashed portion of LCD\_PCLK is only shown as a reference of the internal clock that sequences the other signals.

Figure 5-74. LCD Raster-Mode Passive

ZHCS488B - OCTOBER 2011 - REVISED JANUARY 2012





The dashed portion of LCD\_PCLK is only shown as a reference of the internal clock that sequences the other signals.

Figure 5-75. LCD Raster-Mode Control Signal Activation





A. The dashed portion of LCD\_PCLK is only shown as a reference of the internal clock that sequences the other signals.

Figure 5-76. LCD Raster-Mode Control Signal Deactivation

PRODUCT PREVIEW

## 6 Device and Documentation Support

## 6.1 Device Support

## 6.1.1 Development Support

TI offers an extensive line of development tools, including tools to evaluate the performance of the processors, generate code, develop algorithm implementations, and fully integrate and debug software and hardware modules. The tool's support documentation is electronically available within the Code Composer Studio™ Integrated Development Environment (IDE).

The following products support development of AM335x device applications:

**Software Development Tools:** Code Composer Studio<sup>™</sup> Integrated Development Environment (IDE): including Editor C/C++/Assembly Code Generation, and Debug plus additional development tools Scalable, Real-Time Foundation Software (DSP/BIOS<sup>™</sup>), which provides the basic run-time target software needed to support any AM335x device application.

Hardware Development Tools: Extended Development System (XDS™) Emulator

For a complete listing of development-support tools for the AM335x microprocessor platform, visit the Texas Instruments website at <a href="www.ti.com">www.ti.com</a>. For information on pricing and availability, contact the nearest TI field sales office or authorized distributor.

#### 6.1.2 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all microprocessors (MPUs) and support tools. Each device has one of three prefixes: X, P, or null (no prefix) (e.g., XAM3358ZCE). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMDX) through fully qualified production devices/tools (TMDS).

Device development evolutionary flow:

- **X** Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow.
- P Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications.

**null** Production version of the silicon die that is fully qualified.

Support tool development evolutionary flow:

**TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing.

**TMDS** Fully-qualified development-support product.

X and P devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

Production devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies.

Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.



TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, ZCE), the temperature range (for example, blank is the default commercial temperature range), and the device speed range, in megahertz (for example, 27 is 275-MHz). Figure 6-1 provides a legend for reading the complete device name for any AM335x device.

For orderable part numbers of AM335x devices in the ZCE and ZCZ package types, see the Package Option Addendum of this document, the TI website (www.ti.com), or contact your TI sales representative.

For additional description of the device nomenclature markings on the die, see the AM335x ARM Cortex-A8 Microprocessors (MPUs) Silicon Errata (literature number SPRZ360).



- A. The AM3358 device shown in this device nomenclature example is one of several valid part numbers for the AM335x family of devices. For orderable device part numbers, see the Package Option Addendum of this document.
- B. BGA = Ball Grid Array.

Figure 6-1. AM335x Device Nomenclature

## 6.2 Documentation Support

#### 6.2.1 Related Documentation from Texas Instruments

The following documents describe the AM335x MPU. Copies of these documents are available on the Internet at <a href="https://www.ti.com">www.ti.com</a>. Tip: Enter the literature number in the search box.

The current documentation that describes the AM335x MPU, related peripherals, and other technical collateral, is available in the product folder at: www.ti.com.

SPRUH73

AM335x ARM Cortex-A8 Microprocessors (MPUs) Technical Reference Manual.

Collection of documents providing detailed information on the AM335x device including power, reset, and clock control, interrupts, memory map, and switch fabric interconnect. Detailed information on the microprocessor unit (MPU) subsystem as well as a functional description of the peripherals supported on AM335x devices is also included.

<u>SPRZ360</u> AM335x ARM Cortex-A8 Microprocessors (MPUs) Silicon Errata. Describes the known exceptions to the functional specifications for the AM335x ARM Cortex-A8 Microprocessors.

## 6.2.2 Related Documentation from Other Sources

The following documents are related to the AM335x MPU. Copies of these documents can be obtained directly from the internet or from your Texas Instruments representative.

**Cortex-A8 Technical Reference Manual.** This is the technical reference manual for the Cortex-A8 processor. A copy of this document can be obtained via the internet at <a href="http://infocenter.arm.com">http://infocenter.arm.com</a>. To determine the revision of the Cortex-A8 core used on your device, see the AM335x ARM Cortex-A8 Microprocessors (MPUs) Silicon Errata (literature number <a href="https://spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spreadings.com/spre



ARM Core Cortex<sup>TM</sup> -A8 (AT400/AT401) Errata Notice. Provides a list of advisories for the different revisions of the Cortex-A8 processor. Contact your TI representative for a copy of this document. To determine the revision of the Cortex-A8 core used on your device, see the AM335x ARM Cortex-A8 Microprocessors (MPUs) Silicon Errata (literature number SPRZ360).



# 7 Mechanical Packaging and Orderable Information

## 7.1 Thermal Data for ZCE and ZCZ Packages

Table 7-1 provides thermal characteristics for the packages used on this device.

#### NOTE

Table 7-1 provides simulation data and may not represent actual use-case values.

Table 7-1. Thermal Resistance Characteristics (PBGA Package) [ZCE and ZCZ]

| NAME          | DESCRIPTION                                   | AIR<br>FLOW <sup>(1)</sup> | ZCE<br>(°C/W) <sup>(2)</sup> | ZCZ<br>(°C/W) <sup>(2)</sup> |
|---------------|-----------------------------------------------|----------------------------|------------------------------|------------------------------|
| $\Theta_{JC}$ | Junction-to-case (1S0P) <sup>(3)</sup>        | N/A                        | 10.3                         | 10.2                         |
| $\Theta_{JB}$ | Junction-to-board (2S2P) <sup>(3)</sup>       | N/A                        | 11.6                         | 12.1                         |
| $\Theta_{JA}$ | Junction-to-free air (2S2P) <sup>(3)</sup>    | 0.0                        | 24.7                         | 24.2                         |
|               |                                               | 1.0                        | 20.5                         | 20.1                         |
|               |                                               | 2.0                        | 19.7                         | 19.3                         |
|               |                                               | 3.0                        | 19.2                         | 18.8                         |
| $\Psi_{JT}$   | Junction-to-package top (2S2P) <sup>(3)</sup> | 0.0                        | 0.4                          | 0.3                          |
|               |                                               | 1.0                        | 0.6                          | 0.6                          |
|               |                                               | 2.0                        | 0.7                          | 0.7                          |
|               |                                               | 3.0                        | 0.9                          | 0.8                          |
| $\Psi_{JB}$   | Junction-to-board (2S2P) <sup>(3)</sup>       | 0.0                        | 11.9                         | 12.7                         |
|               |                                               | 1.0                        | 11.7                         | 12.3                         |
|               |                                               | 2.0                        | 11.7                         | 12.3                         |
|               |                                               | 3.0                        | 11.6                         | 12.2                         |

<sup>(1)</sup> m/s = meters per second.

#### 7.2 Via Channel

The ZCE package has been specially engineered with Via Channel<sup>™</sup> technology. This allows larger than normal PCB via and trace sizes and reduced PCB signal layers to be used in a PCB design with the 0.65-mm pitch package, and substantially reduces PCB costs. It allows PCB routing in only two signal layers (four layers total) due to the increased layer efficiency of the Via Channel<sup>™</sup> BGA technology.

Via Channel™ technology implemented on the ZCE package makes it possible to build an AM335x-based product with a 4-layer PCB, but a 4-layer PCB may not meet system performance goals. Therefore, system performance using a 4-layer PCB design must be evaluated during product design.

### 7.3 Packaging Information

The following packaging information and addendum reflect the most current data available for the designated device(s). This data is subject to change without notice and without revision of this document.

The figures below show the package drawings for the ZCE and ZCZ package options.

<sup>(2) °</sup>C/W = degress celsius per watt.

<sup>(3)</sup> The board types are defined by JEDEC (reference JEDEC standard JESD51-9, Test Board for Area Array Surface Mount Package Thermal Measurements).



# PACKAGE OPTION ADDENDUM



21-Jan-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| XAM3358ZCE       | ACTIVE                | NFBGA        | ZCE                | 298  | 1           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR          |                             |
| XAM3359ZCZ       | ACTIVE                | NFBGA        | ZCZ                | 324  | 1           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR          |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# ZCZ (S-PBGA-N324)

## PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. This is a Pb-free solder ball design.



# ZCE (S-PBGA-N298)

## PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. This is a Pb-free solder ball design.



#### 重要声明

德州仪器(TI) 及其下属子公司有权在不事先通知的情况下,随时对所提供的产品和服务进行更正、修改、增强、改进或其它更改,并有权随时中止提供任何产品和服务。客户在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的硬件产品的性能符合 TI 标准保修的适用规范。仅在 TI 保证的范围内,且 TI 认为有必要时才会使用测试或其它质量控制技术。除非政府做出了硬性规定,否则没有必要对每种产品的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用TI 组件的产品和应用自行负责。为尽量减小与客户产品和应用相关的风险,客户应提供充分的设计与操作安全措施。

TI不对任何TI专利权、版权、屏蔽作品权或其它与使用了TI产品或服务的组合设备、机器、流程相关的TI知识产权中授予的直接或隐含权限作出任何保证或解释。TI所发布的与第三方产品或服务有关的信息,不能构成从TI获得使用这些产品或服务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是TI的专利权或其它知识产权方面的许可。

对于TI 的产品手册或数据表,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况下才允许进行复制。在复制信息的过程中对内容的篡改属于非法的、欺诈性商业行为。TI 对此类篡改过的文件不承担任何责任。

在转售TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关TI 产品或服务的明示或暗示授权,且这是非法的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

TI产品未获得用于关键的安全应用中的授权,例如生命支持应用(在该类应用中一旦TI产品故障将预计造成重大的人员伤亡),除非各方官员已经达成了专门管控此类使用的协议。购买者的购买行为即表示,他们具备有关其应用安全以及规章衍生所需的所有专业技术和知识,并且认可和同意,尽管任何应用相关信息或支持仍可能由TI提供,但他们将独力负责满足在关键安全应用中使用其产品及TI产品所需的所有法律、法规和安全相关要求。此外,购买者必须全额赔偿因在此类关键安全应用中使用TI产品而对TI及其代表造成的损失。

TI 产品并非设计或专门用于军事/航空应用,以及环境方面的产品,除非TI 特别注明该产品属于"军用"或"增强型塑料"产品。只有TI 指定的军用产品才满足军用规格。购买者认可并同意,对TI 未指定军用的产品进行军事方面的应用,风险由购买者单独承担,并且独力负责在此类相关使用中满足所有法律和法规要求。

TI产品并非设计或专门用于汽车应用以及环境方面的产品,除非TI特别注明该产品符合ISO/TS 16949 要求。购买者认可并同意,如果他们在汽车应用中使用任何未被指定的产品,TI对未能满足应用所需要求不承担任何责任。

可访问以下URL 地址以获取有关其它TI 产品和应用解决方案的信息:

|               | 产品                                 |                     | 应用                       |
|---------------|------------------------------------|---------------------|--------------------------|
| 数字音频          | www.ti.com.cn/audio                | 通信与电信               | www.ti.com.cn/telecom    |
| 放大器和线性器件      | www.ti.com.cn/amplifiers           | 计算机及周边              | www.ti.com.cn/computer   |
| 数据转换器         | www.ti.com.cn/dataconverters       | 消费电子                | www.ti.com/consumer-apps |
| DLP®产品        | www.dlp.com                        | 能源                  | www.ti.com/energy        |
| DSP - 数字信号处理器 | www.ti.com.cn/dsp                  | 工业应用                | www.ti.com.cn/industrial |
| 时钟和计时器        | www.ti.com.cn/clockandtimers       | 医疗电子                | www.ti.com.cn/medical    |
| 接口            | www.ti.com.cn/interface            | 安防应用                | www.ti.com.cn/security   |
| 逻辑            | www.ti.com.cn/logic                | 汽车电子                | www.ti.com.cn/automotive |
| 电源管理          | www.ti.com.cn/power                | 视频和影像               | www.ti.com.cn/video      |
| 微控制器 (MCU)    | www.ti.com.cn/microcontrollers     |                     |                          |
| RFID 系统       | www.ti.com.cn/rfidsys              |                     |                          |
| OMAP 机动性处理器   | www.ti.com/omap                    |                     |                          |
| 无线连通性         | www.ti.com.cn/wirelessconnectivity |                     |                          |
|               | 德州仪器在线技术支持社区                       | www.deyisupport.com |                          |

邮寄地址: 上海市浦东新区世纪大道 1568 号,中建大厦 32 楼 邮政编码: 200122 Copyright © 2012 德州仪器 半导体技术(上海)有限公司