# 9 VHDL Design of Timed (Category 2) State Machines

#### 9.1 Introduction

This chapter presents several VHDL designs of category 2 state machines. It starts by presenting two VHDL templates, for Moore- and Mealy-based implementations, which are used subsequently to develop a series of designs related to the examples introduced in chapter 8.

The codes are always complete (not only partial sketches) and are accompanied by comments and simulation results, illustrating the design's main features. All circuits were synthesized using Quartus II (from Altera) or ISE (from Xilinx). The simulations were performed with Quartus II or ModelSim (from Mentor Graphics). The default encoding scheme for the states of the FSMs was regular sequential encoding (see encoding options in section 3.7; see ways of selecting the encoding scheme at the end of section 6.3).

The same designs are presented in chapter 10 using SystemVerilog, so the reader can make a direct comparison between the codes.

Note: See suggestions of VHDL books in the bibliography.

# 9.2 VHDL Template for Timed (Category 2) Moore Machines

The template is presented below. Because it is an extension to the Moore template for category 1, described in section 6.3, a review of that template is suggested before this one is examined because only the differences are described.

The only differences are those needed for the inclusion of a timer (external to the FSM—see figure 8.2a). Recall, however, that the FSM itself is responsible for controlling the timer. For that purpose, two strategies were developed in chapter 8, being the first generic (section 8.5.2), and the second (section 8.5.3), non-generic. It is very important that the reader review those two sections before proceeding.

The first of the two templates that follow is for timed Moore machines with the timer implemented using strategy #1. The timer-related constants ( $T_1, T_2, \ldots$ ) can be declared either as *generic* constants (lines 6–7; see details in the template for category 1 in section 6.3), therefore in the entity, or in the declarative part of the architecture, as shown in lines 18–20. The signal t must obviously stay where it is (line 21). As seen in section 8.5.2, the timer must obey  $t_{max} \ge \max(T_1, T_2, \ldots) - 1$ .

The first process (lines 26–37) implements the timer. Note that it is a straight copy of the code presented in section 8.5.2.

The second process (line 40) implements the machine's state register, exactly as for category 1 Moore (section 6.3).

The third process (lines 43–71) implements the machine's combinational logic. It is the same as for category 1 except for the fact that t might appear in the conditions for  $nx\_state$  (lines 50, 52, . . .). The use of  $t \ge T-1$  instead of t = T-1 is required in the conditional-timed transitions with  $T-1 < t_{max}$ . Note that  $t_{max}$  does not need to be defined in all states, which is not true for strategy #2.

The fourth and final process (line 74) implements the optional output register, exactly as for category 1.

Note: See also the comments in section 6.4 on template variations.

```
--Timed Moore machine with timer control strategy #1-----
    library ieee;
    use ieee.std_logic_1164.all;
    entity circuit is
5
6
       generic (
          (timer-related constants of lines 18-20 can go here)
          (same as for category 1 Moore, section 6.3)
    end entity;
10
    architecture moore fsm of circuit is
12
13
       --FSM-related declarations:
14
       (same as for category 1 Moore, section 6.3)
15
16
       --Timer-related declarations:
17
       constant T1: natural := <value>;
18
       constant T2: natural := <value>; ...
19
       constant tmax: natural := <value>; --tmax≥max(T1,T2,...)-1
20
       signal t: natural range 0 to tmax;
21
22
     begin
23
24
       -- Timer (strategy #1, section 8.5.2):
25
       process (clk, rst)
26
27
          if (rst='1') then
28
             t <= 0;
29
```

```
elsif rising edge(clk) then
             if pr state /= nx state then
31
32
                t <= 0:
33
             elsif t /= tmax then
34
               t <= t + 1;
             end if;
35
36
          end if:
37
        end process;
38
39
        --FSM state register:
40
        (same as for category 1 Moore, section 6.3)
41
42
        -- FSM combinational logic:
        process (all) --list proc. inputs if "all" not supported
43
44
45
          case pr state is
46
             when A =>
47
                output1 <= <value>;
                output2 <= <value>;
48
49
50
                if ... and t>=T1-1 then
51
                   nx state <= B;
52
                elsif ... and t>=T2-1 then
53
                   nx state <= ...;
54
                else
55
                   nx state <= A;
56
                end if:
57
             when B =>
58
                output1 <= <value>;
59
                output2 <= <value>;
60
61
                if ... and t>=T3-1 then
62
                  nx state <= C;
63
                elsif ... then
                  nx state <= ...;
                else
66
                   nx_state <= B;</pre>
67
                end if:
             when C =>
69
                . ...
70
          end case;
71
        end process;
72
73
        --Optional output register:
74
        (same as for category 1 Moore, section 6.3)
75
76
    end architecture:
```

The next template is for timed Moore machines employing strategy #2 to implement the timer.

The first difference is in line 18, which now includes also  $t_{max}$ .

The second difference is in the process for the timer (lines 23–34), which is a copy of the code presented in section 8.5.3.

The third and final difference is in the process for the combinational logic block (lines 40–70), which requires now the value of  $t_{max}$  to be specified in each state (lines 47, 59, . . .), even if the state is untimed ( $t_{max} = 0$ ). This code can obviously be simplified in several ways when there are no conditional-timed transitions and/or  $t_{max}$  is the same in all or most states.

```
--Timed Moore machine with timer control strategy #2------
    library ieee;
    use ieee.std logic 1164.all;
    ------
    entity circuit is
         (same as template above)
   end entity;
7
    8
    architecture moore fsm of circuit is
10
       --FSM-related declarations:
11
       (same as for category 1 Moore, section 6.3)
12
13
       --Timer-related declarations:
14
       constant T1: natural := <value>;
15
       constant T2: natural := <value>; ...
16
       constant tmax timer: natural := <value>; -- ≥max(T1,T2,...)-1
17
       signal t, tmax: natural range 0 to tmax_timer;
18
19
20
    begin
21
       --Timer (strategy #2, section 8.5.3):
22
       process (clk, rst)
23
24
       begin
         if (rst='1') then
25
              t <= 0;
26
         elsif rising edge(clk) then
27
              if t < tmax then
28
                 t <= t + 1;
29
               else
30
                 t <= 0;
31
32
               end if;
          end if;
33
34
       end process;
35
36
       --FSM state register:
        (same as for category 1 Moore, section 6.3)
37
38
       --FSM combinational logic:
39
       process (all) --list proc. inputs if "all" not supported
40
41
       begin
          case pr state is
42
            when A =>
43
               output1 <= <value>;
44
               output2 <= <value>;
45
46
               tmax <= T1-1;
47
               if ... and t=tmax then
48
49
                  nx state <= B;
```

```
elsif ... then
                   nx state <= ...;
51
52
                else
                   nx state <= A;
53
54
                end if;
             when B =>
55
                output1 <= <value>;
56
                output2 <= <value>;
57
58
59
                tmax <= T2-1;
                if ... and t=tmax then
60
61
                  nx state <= C;
                elsif ... then
62
63
                  nx state <= ...;
64
                else
                  nx state <= B;
65
                end if;
66
67
             when C =>
68
69
          end case;
70
        end process;
71
72
        --Optional output register:
        (same as for category 1 Moore, section 6.3)
73
74
75
     end architecture:
76
```

### 9.3 VHDL Template for Timed (Category 2) Mealy Machines

The template is presented below, using strategy #1 to implement the timer. The only difference with respect to the Moore template (section 9.2) is in the process for the combinational logic block (lines 20–60) because the outputs are specified differently here (see the template for category 1 Mealy machines in section 6.5). Recall that in a Mealy machine the output depends not only on the FSM's state, but also on the input, so if statements are expected for the output in one or more states because the output values might not be unique.

Please review the following comments, which can be easily adapted from the Moore case to the Mealy case:

- —On the Moore template for category 1, in section 6.3, especially comment 10.
- —On the *enum\_encoding* and *fsm\_encoding* attributes, also in section 6.3.
- —On possible code variations, in section 6.4.
- —On the Mealy template for category 1, in section 6.5.
- —On the Moore templates for category 2, in section 9.2.

```
--Timed Mealy machine with timer control strategy #1----
library ieee;
use ieee.std_logic_1164.all;
```

```
entity circuit is
        (same as for Moore, Section 9.2));
8
     9
     architecture mealy fsm of circuit is
10
        (same as for Moore, section 9.2)
11
    begin
12
13
        -- Timer (using timer control strategy #1):
        (same as for Moore, section 9.2)
14
15
16
        -- FSM state register:
17
        (same as for Moore, section 9.2)
18
19
        -- FSM combinational logic:
20
       process (all)
21
       begin
22
          case pr_state is
23
             when A =>
24
               if ... and t>=T1-1 then
                  output1 <= <value>;
25
26
                  output2 <= <value>;
27
                  nx state <= B;
29
                elsif ... and t>=T2-1 then
30
                  output1 <= <value>;
31
                  output2 <= <value>;
32
                  . . .
33
                  nx state <= ...;
34
                else
35
                  output1 <= <value>;
36
                  output2 <= <value>;
37
38
                  nx state <= A;
39
                end if;
40
             when B =>
41
                if ... and t>=T3-1 then
42
                  output1 <= <value>;
43
                  output2 <= <value>:
44
45
                  nx state <= C;
               elsif ... then
46
47
                  output1 <= <value>;
48
                  output2 <= <value>;
49
50
                  nx state <= ...;
51
52
                  output1 <= <value>;
53
                  output2 <= <value>;
54
55
                  nx state <= B;
56
               end if;
57
             when C =>
58
               59
          end case;
       end process;
```

```
61
62 --Optional output register:
63 (same as for Moore, section 9.2)
64
65 end architecture;
66 -----
```

#### 9.4 Design of a Light Rotator

This section presents a VHDL-based design for the light rotator introduced in section 8.11.2. The Moore template of section 9.2 is used to implement the FSM of figure 8.14b. Either strategy #1 (section 8.5.2) or #2 (section 8.5.3) can be used to build the timer (both templates were presented in section 9.2); the former is employed in the code below, while the latter is explored in exercise 9.1.

The entity, called *light\_rotator*, is in lines 5–9. All ports are of type *std\_logic* or *std\_logic\_vector* (industry standard).

The architecture, called *moore\_fsm*, is in lines 11–105. As usual, it contains a declarative part and a statements part, with three processes in the latter.

The declarative part of the architecture (lines 13–21) contains FSM- and timer-related declarations. In the former, the enumerated type *state* is created to represent the machine's present and next states. In the latter, the values chosen for  $T_1$  and  $T_2$  are such that 120 ms and 35 ms result, respectively, assuming  $f_{clk}$  = 50 MHz.

The first process (lines 26–37) implements the timer (using strategy #1). Except for the inclusion of *stp* (lines 26 and 30), this code is exactly as in the template.

The second process (lines 40–47) implements the FSM's state register, exactly as in the template.

The third and final process (lines 50–103) implements the entire combinational logic section. It is just a list of all states (indeed, because this code is repetitive, some of the states were not detailed in order to save some space), each containing the output (*ssd*) value and the next state. Note that in each state the output value is unique because in a Moore machine the output depends only on the state in which the machine is.

In this kind of application the "-1" term present in the determination of the total time (lines 20, 55, 62, . . .) does not make any difference, but it was maintained as a reminder of the accurate value.

Observe the correct use of registers and the completeness of the code, as described in comment 10 of section 6.3. Note in particular the following:

1) Regarding the use of registers: The circuit is not overregistered. This can be observed in the elsif rising\_edge(clk) statement of line 44 (responsible for the inference of flip-flops), which is closed in line 46, guaranteeing that only the machine state (line