# VLSI Course Project - Tanmay Pathak

# 2018102023

## **Question 1) - Proposed Structure of Adder**

The circuit diagram given in a question is attached below



The adder to be implemented is the Carry Look Ahead Adder (CLA Adder). In this type of adder the current stage of the adder is determined by the previous stage ie.  $C_i$  is dependent upon  $C_{i-1}$  and thus the relation can be expressed as "recursive" which can help in arriving to the initial condition or  $C_0$ .  $C_0$  helps in pre-calculate all the carry bits before hand and avoids the "undefined" state for output.

Again the question gave the following equations for the (i+1)th carry bit.

$$p_i = a_i \oplus b_i$$

$$g_i = a_{i.}b_i$$

And the carry out  $(c_{i+1})$  of the  $i^{th}$  bit position can be written as (assuming  $c_0 = 0$ ) follows  $c_{i+1} = (p_i c_i) + g_i$ , i = 1, 2, 3, 4

#### The adder can be divided into 3 blocks

- 1) Propagate and generate
- 2) Carry look ahead
- 3) Sum block

### Propagate and generate

This blocks performs two primary tasks; firstly it decides whether the previous carry will be propagated ahead or not, second whether the given bits will generate a carry or not.

This block contains a XOR gate and an AND gate. We will enter the inputs as  $a_i$  and  $b_i$ . From the equations for  $p_i$  and  $g_i$  we can find both those values since  $a_i$  and  $b_i$  is now given. We can then use all the equations to construct a table possibility with all the possibilities.

| a <sub>i</sub> | b <sub>i</sub> | Ci | Ci+1                                               |  |
|----------------|----------------|----|----------------------------------------------------|--|
| 0              | 0              | 0  | Neither Propagation nor generation of carry bit    |  |
| 0              | 0              | 1  |                                                    |  |
| 0              | 1              | 0  | Previously generated carry bit is propagated ahead |  |
| 1              | 0              | 0  |                                                    |  |
| 0              | 1              | 1  |                                                    |  |
| 1              | 0              | 1  |                                                    |  |
| 1              | 1              | 0  | A new carry bit                                    |  |
| 1              | 1              | 1  | generated                                          |  |

### **Carry Look Ahead**

This block generates all the required carry bits beforehand by taking in all the  $p_i$  and  $g_i$  required. Since we are using a 4-bit adder, we will have the following equations generated.

We know the general equation as

$$c_n = p_{n\text{-}1} \ c_{n\text{-}1} + g_{n\text{-}1}$$

Thus for a bit adder we have to find c4

$$c_4 = p_3 c_3 + g_3$$

By performing recursive calculations we get

$$C_4 = p_3p_2p_1p_0C_0 + p_3p_2p_1g_0 + p_3p_2g_1 + p_3g_2 + g_3$$

#### **Sum Block**

The sum block represents the final equation which gives the the ith sum bit is given by

$$sum_i = p_i \oplus c_i$$

This sum block is simply an XOR gate.

Moreover, the entire adder also uses Flip-Flops to take input at the positive edge and give output on the next positive edge of the clock.

# Question 2) - Design Details - Topology and sizing

#### Flip-Flop

This will be the first block of the CLA adder and uses flip-flops to take the inputs. The flip-flops contain two latches which can be implemented using NAND gates and inverters. The shape chosen in rectangular for space optimisation. The flip-flops have the area  $767\lambda$  by  $268\lambda$ .



#### **Propagate and Generate block**

As mentioned above the propagate and generate block uses a XOR gate and an AND gate to give  $p_i$  and  $g_i$ . The following is the area occupied by the block:  $326\lambda$  by  $257\lambda$ 



#### **Carry Look Ahead Block**

Uses multiple input AND and OR gates to generate carry bits. The exact numbers are

| No. of Inputs | AND gates | OR gates |
|---------------|-----------|----------|
| 2             | 4         | 1        |
| 3             | 3         | 1        |
| 4             | 2         | 1        |
| 5             | 1         | 1        |

The implementation uses the following size 872λ by 2304λ



# **Sum Block**

The sum uses a single XOR gate to generate the sum bit. The area occupied by it should be equal to that of a standard XOR gate which is  $307\lambda$  by  $119\lambda$ 



# Question 3) - Blockwise NGSPICE simulation for verification

#### 1) D - FlipFlop

The netlist used in given below

```
ist for 3_1 - Tan
de TSMC_180nm.txt
    param SUPPLY=1.8
param W_p={20*0.09u}
param W_n={10*0.09u}
global GND VDD
  /DD VDD GND 'SUPPLY'
vini D00 0 pulse 1.8 0 0ns 100ps 100ps 19.9ns 200ns
vin2 clock 0 pulse 0 1.8 0ns 100ps 100ps 9.9ns 20ns
vin3 notclock 0 pulse 1.8 0 0ns 100ps 100ps 9.9ns 20ns
   subckt inv yi xi VDD GND
N1 yi xi GND GND CMOSN W={W_n} L={2*0.09u}
· AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
    P1 yi xi VDD VDD CMOSP W={W_p} L={2*0.09u}
AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
ends inv
   subckt nand fout a b VDD GND
param W_p={20*0.09u}
param W_n={10*0.09u}
   NN1 fout a c c CMOSN W={W_n} L={2*0.09u}
- AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
   MP1 fout a VDD VDD CMOSP W=(W_p} L={2*0.09U}
- AS={5*W_p*0.09U} PS={10*0.09U+2*W_p} AD={5*W_p*0.09U} PD={10*0.09U+2*W_p}
   MN2 c b GND GND CMOSN W={W_n} L={2*0.09u}
+ AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
   MP2 fout b VDD VDD CMOSP W=(W_p) L=(2*0.09U}
+ AS=(5*W_p*0.09U} PS={10*0.09U+2*W_p} AD={5*W_p*0.09U} PD={10*0.09U+2*W_p}
.ends nand
.subckt dFlipFlop q d cl notcl VDD GND
x100 fout d cl VDD GND nand
x200 d not d VDD GND inv
x101 fout1 d_not cl VDD GND nand
x102 q1 fout nq1 VDD GND nand
x103 nq1 q1 fout1 VDD GND nand
x104 fout2 q1 notcl VDD GND nand
x204 nq2 q1 VDD GND inv
x105 fout3 nq2 notcl VDD GND nand
x106 q fout2 nq VDD GND nand
x107 nq q fout3 VDD GND nand
.ends dFlipFlop
  x0 a0 D00 clock notclock VDD GND dFlipFlop
x1 a1 D01 clock notclock VDD GND dFlipFlop
  .controt
set hcopypscolor = 1
set color0=white
set color1=black
  un
set curplottitle= "tanmay_pathak_2018102023"
  olot v(D00)
olot v(a0)
```

The following plots show the delay in a0 and D00





#### 2) Propagate and Generate

```
etlist for 3_2 - Tanmiclude TSMC_186nm.txt
iram SUPPLY=1.8
iram W_p={20*0.09u}
iram W_n={10*0.09u}
obal GND VDD
 VOO VOO CAN SUPPLY'
vini D00 0 pulse 1.8 0 ons 100ps 100ps 19.9ns 200ns
vini D00 0 pulse 1.8 0 ons 100ps 100ps 19.9ns 200ns
vini D00 0 pulse 0.8 0 ons 100ps 100ps 99.9ns 200ns
vini C00 pulse 0.8 ons 100ps 100ps 99.9ns 200ns
vini clock 0 pulse 0.1.8 ons 100ps 100ps 9.9ns 20ns
vini ontclock 0 pulse 1.8 0 ons 100ps 100ps 9.9ns 20ns
vini 0.00ps 100ps 100ps 100ps 9.9ns 200ns
vini 0.00ps 100ps 100ps 100ps 100ps 20ns 20ns
vini 0.00ps 100ps 100ps 100ps 200ps
  subckt inv yt xt VDD GND
N1 yt xt GND GND CMOSN W={W_n} L={2*0.09u}
AS={3*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
  IP1 yt xt VDD VDD CMOSP W={W_p} L={2*0.09U}

· AS={5*W_p*0.09U} PS={10*0.09U+2*W_p} AD={5*W_p*0.09U} PD={10*0.09U+2*W_p}

ends inv
  subckt nand fout a b VDD GND
param W_p=(20*0.09u)
param W_n={10*0.09u}
  NN1 fout a c c CMOSN W={W_n} L={2*0.09u}
- AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
  |P1 fout a VDD VDD CMOSP N={W_p} L={2*0.090}
- AS={5*W_p*0.090} PS={10*0.090+2*W_p} AD={5*W_p*0.090} PD={10*0.090+2*W_p}
   N2 c b GND GND CMOSN W={W_n} L={2*0.09U}
AS={5*W_n*0.09U} PS={10*0.09U+2*W_n} AD={5*W_n*0.09U} PD={10*0.09U+2*W_n}
  NP2 fout b VDD VDD CMOSP W={W_p} L={2*8.09u}
• AS={5*M_p*0.69u} PS={10*6.09u+2*M_p} AD={5*M_p*0.09u} PD={10*0.09u+2*M_p}
   ends nand
subckt and G a b VDD GND
param N ps{20*0.899}
N3 G r GND GND CNDSN N={N_n} L={2*0.89u}
AS={5*N_n*0.89u} PS={10*0.89u+2*N_n} AD={5*N_n*0.89u} PD={10*0.89u+2*N_n}
  IP1 G r VDD VDD CMOSP W=(W_p} L=(2*0.89u}
· AS=(5*W_p*0.09u} PS=(10*0.09u+2*W_p} AD=(5*W_p*0.09u} PD=(10*0.09u+2*W_p}
  IN2 r a q q CMOSN W={W_n} L={2*0.09u}
> AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
  P2 r a VDD VDD CMOSP W=(W_p) L=(2*0.09u}
- AS=(5*W_p*0.09u) PS=(10*0.09u+2*W_p) AD=(5*W_p*0.09u) PD=(10*0.09u+2*W_p)
   N3 q b GND GND CMOSN W={W_n} L={2*0.09u}
AS={5*W n*0.09u} PS={10*0.09u+2*W n} AD={5*W n*0.09u} PD={10*0.09u+2*W n}
  subckt xor P a b a_not b_not VDD GND
param W_p={20*0.09u}
param W_n={10*0.09u}
  NN1 P b f f CMOSN W={W_n} L={2*8.09u}
- AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
  NP1 d b_not VDD VDD CNOSP W=(W_p) L=(2*0.09U)
- AS=(5*M_p*0.09U) PS=(10*0.09U+2*M_p) AD=(5*M_p*0.09U) PD=(10*0.09U+2*M_p)
  NZ f a GND GND CMOSN W={W_n} L=(2*0.09u}
- AS={S*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
  IP2 P a d d CMOSP W={W_p} L={2*0.09u}
- AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
  N3 P b_not g g CMOSN W={W_n} L={2*0.09u}
> AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*M_n}
   P3 e b VDD VDD CMOSP W={W_p} L={2*6.09u}
AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
   .ends xor
.subckt dFlipFlop q d cl notcl VDD GND
x100 fout d cl VDD GND nand
x200 d not d VDD GND inv
x200 d not d VDD GND inv
x101 fout1 d not cl VDD GND nand
x102 q1 fout1 q1 VDD GND nand
x103 nq1 q1 fout1 VDD GND nand
x104 fout2 q1 notcl VDD GND nand
x201 nq2 q1 VDD GND inv
x201 nq2 q1 VDD GND inv
x105 fout3 nq2 notcl VDD GND nand
x104 fout2 nq VDD GND nand
x107 nq q fout3 VDD GND nand
x107 nq q fout3 VDD GND nand
.ends dFlipFlop
 .<mark>subckt</mark> PropAndGen Pi Gi Ai Bi notAi notBi VDD GN<mark>D</mark>
x108 Pi Ai Bi notAi notBi VDD GND xor
x109 Gi Ai Bi VDD GND and
 .enos
x0 a0 D00 clock notclock VDD GND dFlipFlop
x4 b0 D10 clock notclock VDD GND dFlipFlop
x8 P0 G0 a0 b0 a0_not b0_not VDD GND PropAndGen
  tran 8.1m 200m
 .control
set hcopypscolor = 1
set color#=white
set color#=black
run
set curplottitle= "Tanmay_pathak_2018102023"
plot v(D00)
plot v(D10)
plot v(D0)
plot v(G0)
```

The output below show the generated  $p_i$  and  $g_i$  for the  $D_{00}=1$  and  $D_{10}=1$ .









## 3) Carry Look Ahead Block

The netlist is given below

```
* Netlist for 3.3 - Tanmay Pathak - 2018102023
.include TSMC_180nm.txt
.param SUPPLY=1.8
.param M_p={20*0.09u}
.param M_n={10*0.09u}
.global GND VDD

VDD VDD GND 'SUPPLY'
* D0 = 1001

vin1 D00 0 pulse 1.8 0 0ns 100ps 100ps 19.9ns 200ns
vin2 D01 0 pulse 0 1.8 0ns 100ps 100ps 19.9ns 200ns
vin3 D02 0 pulse 0 1.8 0ns 100ps 100ps 19.9ns 200ns
vin4 D03 0 pulse 0 1.8 0 ns 100ps 100ps 19.9ns 200ns
vin4 D03 0 pulse 0 1.8 0 ons 100ps 100ps 19.9ns 200ns
```

```
vin5 010 0 pulse 1.8 0 ons 100ps 100ps 19.9ns 20
vin6 011 0 pulse 0 1.8 0ns 100ps 100ps 19.9ns 20
vin7 012 0 pulse 1.8 0 ons 100ps 100ps 19.9ns 20
vin8 013 0 pulse 0 1.8 ons 100ps 100ps 19.9ns 20
vin10 a0_not 0 pulse 0 1.8 0ns 100ps 100ps 19.9ns 200ns
vin11 a1_not 0 pulse 1.8 0 0ns 100ps 100ps 19.9ns 200ns
vin12 a2_not 0 pulse 1.8 0 0ns 100ps 100ps 19.9ns 200ns
vin13 a3_not 0 pulse 0 1.8 0ns 100ps 100ps 19.9ns 200ns
vin14 b0_not 0 pulse 0 1.8 0ns 100ps 100ps 19.9ns 200ns
vin15 b1_not 0 pulse 1.8 0 0ns 100ps 100ps 19.9ns 200ns
vin16 b2_not 0 pulse 0 1.8 0ns 100ps 100ps 19.9ns 200ns
vin17 b3_not 0 pulse 1.8 0 0ns 100ps 100ps 19.9ns 200ns
 vini8 clock 0 pulse 0 1.8 Ons 100ps 100ps 9.9ns 20ns
vini9 notclock 0 pulse 1.8 0 Ons 100ps 100ps 9.9ns 20ns
 .subckt tnv yt xt VDD GND
HN1 yt xt GND GNOS M=[W_n} L={2*8.89U}
+ AS={5*W_n*8.89U} PS={18*8.89U+2*W_n} AD={5*W_n*8.89U} PD={18*8.89U+2*W_n}
 NP1 yt xt VDD VDD CMOSP W={W_p} L={2*0.09u}

- AS={5*N_p*0.09u} PS={10*0.09u+2*M_p} AD={5*N_p*0.09u} PD={10*0.09u+2*M_p}

- ends inv
 subckt nand fout a b VDD GND
param W_p={20*0.09u}
param W_n={10*0.09u}
MN1 fout a c c CMOSN W={W_n}    L={2*0.09u}
+ AS={5*W_n*0.09u}    PS={10*0.09u+2*W_n}    AD={5*W_n*0.09u}    PD={10*0.09u+2*W_n}
 MP1 fout a VDD VDD CMOSP W={W_p} L={2*0.09u}
+ AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
 MN2 c b GND GND CMOSN W={W_n} L={2*0.09u}
+ AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 P2 fout b VDD VDD CMOSP W={W_p} L={2*6.89u}

* AS={5*W_p*0.89u} PS={10*0.89u+2*W_p} AD={5*W_p*0.89u} PD={10*0.89u+2*W_p}

ends nand
  subckt and G a b VDD GND
 .subckt and t a b vub dav
.param W_n={20*0.090}
.param W_n={10*0.090}
.bi1 Gr_GND GND CMOSN W={W_n} L={2*8.090}
- AS={5*W_n*0.090} PS={10*0.090+2*W_n} AD={5*W_n*0.090} PD={10*0.090+2*W_n}
 IP1 G r VDD VDD CMOSP W={W_p} L={2*0.09u}
- AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
 IN2 r a q q CMOSN W={W_n} L={2*0.09u}
· AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 IP2 r a VDD VDD CMOSP W={W_p} L={2*8.09u}
- AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
  N3 q b GND GND CMOSN W={W_n} L={2*8.09u}
AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 IP3 r b VDD VDD CMOSP W={W_p} L={2*0.09u}
- AS={5*M_p*0.09u} PS={10*0.09u+2*N_p} AD={5*M_p*0.09u} PD={10*0.09u+2*N_p}
ends and
  subckt or C a b VDD GND
N1 GND a v GND CMOSN W={W_n} L={2*0.09U}
AS={5*W_n*0.09U} PS={10*0.09U+2*W_n} AD={5*W_n*0.09U} PD={10*0.09U+2*W_n}
 MP1 v b u VDD CMOSP W={W_p} L={2*0.09u}
+ AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
  N2 GND b v GND CMOSN W={W_n} L={2*0.09u}
AS={5*W n*0.09u} PS={10*0.09u+2*W n} AD={5*W n*0.09u} PD={10*0.09u+2*W n}
 IP2 u a VDD VDD CMOSP W={W_p} L={2*0.09u}
· AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
 IN3 GND v C GND CMOSN W={W_n} L={2*0.09u}
· AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 IP3 C v VDD VDD CMOSP W={W_p} L={2*0.09u}
· AS={5*W p*0.09u} PS={10*0.09u+2*W p} AD={5*W p*0.09u} PD={10*0.09u+2*W p}
 subckt xor P a b a_not b_not VDD GND param W_p={20*0.09u} param W_n={10*0.09u}
 MN1 P b f f CMOSN W={W_n} L={2*0.09u}
- AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*N_n*0.09u} PD={10*0.09u+2*W_n}
MP1 d b_not VDD VDD CMOSP W={W_p} L={2*0.09u}
+ AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
 N2 f a GND GND CMOSN W=(W_n) L=(2*0.09U)
- AS=(5*W_n*0.09U) PS=(10*0.09U+2*W_n) AD=(5*W_n*0.09U) PD=(10*0.09U+2*W_n)
 4P2 P a d d CMOSP W={W_p} L={2*0.09u}
- AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
 N3 P b_not g g CMOSN W={W_n} L={2*0.09u}
- AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 4P3 e b VDD VDD CMOSP W={W_p} L={2*0.09u}
+ AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
 N4 g a_not GND GND CMOSN W={W_n} L={2*0.09u}
- AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 P4 P a_not e e CMOSP W={W_p} L={2*0.09u}
- AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*N_p*0.09u} PD={10*0.09u+2*W_p}
.ends xor
.subckt dFlipFlop q d cl notcl VDD GND
x100 fout d cl VDD GND nand
x200 d_not d VDD GND tnv
x101 fout1 d_not cl VDD GND nand
x102 q1 fout nq1 VDD GND nand
x103 nq1 q1 fout1 VDD GND nand
x104 fout2 q1 notcl VDD GND nand
x204 fout2 q1 notcl VDD GND nand
x201 nq2 q1 VDD GND inv
x105 fout3 nq2 notcl VDD GND nand
x106 q fout2 nq VDD GND nand
```

Input number were  $D_0 = 1001$  and  $D_1 = 0101$ . The carry bits  $(C_4 C_3 C_2 C_1)$  are 0001

#### **OUTPUTS**









## 4) SUM Block

The netlist used for the question is given below

```
param SUPPLY=1.8
param W_p=(20*0.09u)
param W_n=(10*0.09u)
global GND VDD
DD VDD GND 'SUPPLY'
**O11 = 0101
**VINA** D03 0** pulse 1.8 0 0ns 100ps 100ps
**VINA** D110 0** pulse 0 1.8 0 ns 100ps 100ps
**VINA** D12 0** pulse 0 1.8 0ns 100ps 100ps
**VINA** D12 0** pulse 1.8 0 0ns 100ps 100ps
**VINA** D13 0** pulse 0.18 0ns 100ps 100ps
**VINA** D13 0** pulse 0.18 0ns 100ps 100
**VIN11 a1_not 0** pulse 0.18 0ns 100ps 10
**VIN11 a1_not 0** pulse 0.18 0ns 100ps 10
**VIN12 a2_not 0** pulse 0.18 0ns 100ps 10
**VIN13 a3_not 0** pulse 0.18 0ns 100ps 10
**VIN14 b0_not 0** pulse 0.18 0ns 100ps 10
**VIN15 b1_not 0** pulse 0.18 0ns 100ps 10
**VIN15 b1_not 0** pulse 0.18 0ns 100ps 10
**VIN15 b2_not 0** pulse 0.18 0ns 100ps 10
**VIN15 b1_not 0** pulse 0.18 0ns 100ps 100
**VIN16 b2_not 0** pulse 0.18 0ns 100ps 100
**VIN17 b3_not 0** pulse 0.18 0ns 100ps 100
**VIN19 notclock 0** pulse 0.18 0ns 100ps
   Ln19 notclock 0 pulse 0 1.8 00 ns 100ps 100ps 9.9ns 20ns
Ln19 notclock 0 pulse 1.8 0 0ns 100ps 100ps 9.9ns 20ns
Subckt inv yi xi VDD GND
Xi yi xi GND GND CMOSN W={W_n} L={2*0.09u}
AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 MP1 yt xt VDD VDD CMOSP W={W_p} L={2*0.09u}
+ AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
ends tnv
   subckt nand fout a b VDD GND
  param W_p={20*0.09u}
param W_n={10*0.09u}
N1 fout a c c CMOSN W={W_n} L={2*0.09u}
AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 P1 fout a VDD VDD CMOSP W=(W_p} L={2*0.09U}
- AS={5*W_p*0.09U} PS={10*0.09U+2*W_p} AD={5*W_p*0.09U} PD={10*0.09U+2*W_p}
  N2 c b GND GND CMOSN W={W_n} L={2*0.89U}
AS={5*W_n*0.89U} PS={10*0.89U+2*W_n} AD={5*W_n*0.89U} PD={10*0.89U+2*W_n}
  P2 fout b VDD VDD CMOSP W={W_p} L={2*0.09u}
AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
ends nand
  subckt and G a b VDD GND
param W_p={20*0.09u}
param W_n={10*0.09u}
N1 G r GND CMDSN W={W_n} L={2*0.09u}
AS={5*N_n*0.09u} PS={10*0.09u+2*N_n} AD={5*N_n*0.09u} PD={10*0.09u+2*N_n}
 HP1 G r VDD VDD CMOSP W={W_p} L={2*0.09u}
• AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
   \2 r a q q CMOSN W={W_n} L={2*0.09u}
AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 4P2 r a VDD VDD CMOSP W=(W_p} L=(2*0.09u}
+ AS=(5*W_p*0.09u} PS={10*0.09u+2*W_p} AD=(5*W_p*0.09u} PD={10*0.09u+2*W_p}
 AN3 q b GND GND CMOSN W=(W_n} L=(2*0.09u}
• AS=(5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 MP3 r b VDD VDD CMOSP W={W_p} L={2*0.09u}
+ AS={5*M_p*0.09u} PS={10*0.09u+2*M_p} AD={5*M_p*0.09u} PD={10*0.09u+2*M_p}
ends and
  subckt or C a b VDD GND
N1 GND a v GND CMOSN W={W_n} L={2*0.09u}
AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 P1 v b u VDD CMOSP W={W_p} L={2*0.09u}
- AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
  N2 GND b v GND CMOSN W={W_n} L={2*0.09u}
AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
```

```
IP2 u a VDD VDD CMOSP W={W_p} L={2*0.09u}
- AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
   MN3 GND v C GND CMOSN W=(W_n) L={2*0.09u}
+ AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
    MP3 C v VDD VDD CMOSP W={W_p} L={2*0.09u}
+ AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
ends or
    subckt xor P a b a_not b_not VDD GND
  MP1 d b_not VDD VDD CMOSP W={W_p} L={2*0.09u}
+ AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
    MN2 f a GND GND CMOSN W={W_n} L={2*0.09u}
+ AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
   MP2 P a d d CMOSP W={W_p} L={2*0.09U}
+ AS={5*W_p*0.09U} PS={10*0.09U+2*W_p} AD={5*W_p*0.09U} PD={10*0.09U+2*W_p}
    NN3 P b_not g g CMOSN W={W_n} L={2*0.09u}
+ AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
   MP3 e b VDD VDD CMOSP W={W_p} L={2*0.09u}
+ AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
   MN4 g a_not GND GND CMOSN W={W_n} L={2*8.09u}
+ AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
   P4 P a_not e e CMOSP W={W_p} L={2*8.89u}
+ AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
.ends xor
.subckt dFlipFlop q d cl notcl VDD GND
x180 fout d cl VDD GND nand
x280 d_not d VDD GND inv
x181 fout1 d_not cl VDD GND nand
x182 q1 fout nq1 VDD GND nand
x183 nq1 q1 fout1 VDD GND nand
x184 fout2 q1 notcl VDD GND nand
x281 nq2 q1 VDD GND tnv
x185 fout3 nq2 notcl VDD GND nand
x281 nq2 q1 VDD GND tnv
x185 fout3 nq2 notcl VDD GND nand
x186 q fout2 nq VDD GND nand
x187 nq q fout3 VDD GND nand
.ends dFlipFlop
.subckt PropAndGen Pi Gi Ai Bi notAi notBi VDD GND
x188 Pi Ai Bi notAi notBi VDD GND xor
x189 Gi Ai Bi VDD GND and
.ends
.subckt CarryGen c0 c1 c2 c3 c4 p0 p1 p2 p3 g0 g1 g2 g3 VDD GND x111 Op0 p0 c6 VDD GND and x112 c1 g0 Op0 VDD GND or x113 op1 p1 Op0 VDD GND or x113 op1 p1 Op0 VDD GND and x114 temp1 p1 g0 VDD GND and x114 temp2 temp1 g1 VDD GND and x115 temp2 temp1 g1 VDD GND or x116 c2 temp2 op1 VDD GND or x117 Op2 Op1 p2 VDD GND and x118 temp3 temp1 p2 VDD GND and x119 temp4 p2 g1 VDD GND and x119 temp4 p2 g1 VDD GND and x120 temp5 g2 temp4 VDD GND or x121 temp6 temp5 temp3 VDD GND or x121 temp6 temp5 temp3 VDD GND or x122 temp6 Op2 VDD GND or x123 op3 p3 Op2 VDD GND and x124 temp7 temp3 p3 VDD GND and x125 temp8 temp4 p3 VDD GND and x126 temp9 p3 g2 VDD GND and x127 temp10 temp9 p3 VDD GND or x129 temp11 temp10 temp8 VDD GND or x129 temp11 temp10 temp8 VDD GND or x129 temp12 temp11 temp8 VDD GND or x130 c4 temp12 Op3 
  .ends
.subckt SumBlock Pi Ci Si VDD GND
x131 Pi_not Pi VDD GND inv
x132 Ci_not Ci VDD GND inv
x133 Si Pi Ci Pi_not Ci_not VDD GND xor
**NPUTS

x8 a0 D00 clock notclock VDD GND dFlipFlop
x1 a1 D01 clock notclock VDD GND dFlipFlop
x2 a2 D02 clock notclock VDD GND dFlipFlop
x3 a3 D03 clock notclock VDD GND dFlipFlop
x4 b0 D10 clock notclock VDD GND dFlipFlop
x5 b1 D11 clock notclock VDD GND dFlipFlop
x6 b2 D12 clock notclock VDD GND dFlipFlop
x7 b3 D13 clock notclock VDD GND dFlipFlop
x7 b3 D13 clock notclock VDD GND dFlipFlop
 *Propagate and Generate Block

x8 P0 G0 a0 b0 a0_not b0_not VDD GND PropAndGen

x9 P1 G1 a1 b1 a1_not b1_not VDD GND PropAndGen

x10 P2 G2 a2 b2 a2 not b2_not VDD GND PropAndGen

x11 P3 G3 a3 b3 a3_not b3_not VDD GND PropAndGen
   *Carry Look Ahead Block
x12 C0 C1 C2 C3 C4 P0 P1 P2 P3 G0 G1 G2 G3 VDD GND CarryGen
  *Sum Block

×13 P0 C0 S0 VDD GND SumBlock

×14 P1 C1 S1 VDD GND SumBlock

×15 P2 C2 S2 VDD GND SumBlock

×16 P3 C3 S3 VDD GND SumBlock
   set hcopypscolor = 1
set color0=white
set color1=black
 set cotor==black
run
set curplottitle= "Tanmay_Pathak_2018102023"
plot v(S1)
plot v(S2)
plot v(S3)
plot v(S3)
```

#### **OUTPUTS**

Input number were  $D_0 = 1001$  and  $D_1 = 0101$ . The carry bits  $(S_4 S_3 S_2 S_1)$  are 1110



Question 4) - Setup time, hold time and clock to Q delay from NGSPICE sim

Result of transient analysis

|      | Measurements for FlipFlop |
|------|---------------------------|
| tpd  | 1.014270E-08              |
| targ | 3.01927E-08               |
| trig | 2.005000E-08              |

# Question 5) - Stick diagrams of all unique gates in your design

The design uses three unique gates

- 1) AND gate
- 2) OR gate
- 3) XOR gate

# AND Gate stick diagram



# **OR Gate stick diagram**



# XOR Gate stick diagram



# Question 6) - Layout each block using MAGIC

## 1) Flip-Flop



**OUTPUT - Magic layout simulation** 









# 2) Propagate and generate block



**OUTPUT - Magic layout simulation** 









# 3) Carry Look Ahead Block



## **OUTPUT - Magic layout simulation**









## 4) SUM Block



## **OUTPUT - Magic layout simulation**







# **Question 7) - Verification using NGSPICE simulations**

```
vini8 clock 0 pulse 0 1.8 Ons 100ps 100ps 9.9ns 20ns
vini9 notclock 0 pulse 1.8 0 Ons 100ps 100ps 9.9ns 20ns
  subckt inv yi xi VDD GND
IN1 yi xi GND GND CMOSN W={W_n} L={2*0.09u}
· AS={5*M_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 MP1 yt xt VDD VDD CMOSP W={W_p} L={2*0.09u}
+ AS={5*M_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
.ends inv
  .subckt nand fout a b VDD GND
.param W_p={28*6.09u}
.param W_n={10*0.09u}
.w11 fout a c c CMOSN W={W_n} L={2*0.09u}
+ AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
 MP1 fout a VDD VDD CMOSP W=(W_p} L=(2*0.09u)
+ AS=(5*W_p*0.09u) PS=(10*0.09u+2*W_p} AD=(5*W_p*0.09u) PD=(10*0.09u+2*W_p}
  MP2 fout b VDD VDD CMOSP W={N_p} L={2*0.090}
+ AS={5*M_p*0.090} PS={10*0.090+2*W_p} AD={5*W_p*0.090} PD={10*0.090+2*W_p}
.ends nand
    subckt and G a b VDD GND
  SOURCE and 0 a 0 VOC GNO
param W_p={20*0.09U}
param W_n={10*0.09U}
N11 G r GND GND CNOSN W={W_n} L={2*0.09U}
- AS={5*W_n*0.09U} PS={10*0.09U+2*W_n} AD={5*W_n*0.09U} PD={10*0.09U+2*W_n}
 MP1 G r VDD VDD CMOSP W={W_p} L={2*8.69u}
+ AS={5*W_p*8.89u} PS={18*8.89u+2*W_p} AD={5*W_p*8.89u} PD={18*8.89u+2*W_p}
 MN2 raqqCMoSN W={W_n} L={2*0.09u}
<u>+</u> AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
  P2 r a VDD VDD CMOSP W={W_p} L={2*0.69u}
+ AS={5*M_p*0.09u} PS={10*0.69u+2*M_p} AD={5*M_p*0.69u} PD={10*0.69u+2*W_p}
  IN3 q b GND GND CMOSN W={W_n} L={2*0.09u}
- AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
  P3 r b VDD VDD CMOSP W={W_p} L={2*0.09u}

A5={5*M_p*0.09u} P5={10*0.09u+2*M_p} AD={5*W_p*0.09u} PD={10*0.09u+2*M_p}

ends and
   subckt or C a b VDD GND
N1 GND a v GND CMOSN W={W_n} L={2*0.09u}
AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
  MP1 v b u VDD CMOSP W={W_p} L={2*0.09u}
+ AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
  NZ GND b v GND CMOSN W={W_n} L={2*8.89u}
- AS={5*W_n*8.89u} PS={10*8.89u+2*W_n} AD={5*W_n*8.89u} PD={10*8.89u+2*W_n}
  P2 u a VDD VDD CNOSP W={W_p} L={2*0.09u}
- AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
  MN3 GND v C GND CMOSN W={W_n} L={2*0.09u}
+ AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
   P3 C v VDD VDD CMOSP W={W_p} L={2*0.09u}
AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
  .subckt xor P a b a_not b_not VDD GND
.paran W_n={20*0.09u}
.paran W_n={10*0.09u}
NNI P b f f CMOSN W={W_n} L={2*0.09u}
H AS={5*W_n*8.09u} PS={10*8.09u+2*W_n} AD={5*W_n*8.09u} PD={10*8.09u+2*W_n}
  P1 d b_not VDD VDD CMOSP W=(W_p} L=(2*0.09u)
AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
  NN2 f a GND GND CMOSN W={W_n} L={2*0.09u}
- AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
  MP2 P a d d CMOSP W={W_p} L=(2*0.09u)
AS={S*W_p*0.09u} PS=(10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
  N3 P b_not g g CMOSN W={W_n} L={2*0.09U}
· AS={S*M_n*0.09U} PS={10*0.09U+2*M_n} AD={S*W_n*0.09U} PD={10*0.09U+2*M_n}
  MP3 e b VDD VDD CMOSP W={W_p} L={2*0.09u}
+ AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
  MN4 g a_not GND GND CMOSN W={W_n} L={2*0.09u}
+ AS={5*W_n*0.09u} PS={10*0.09u+2*W_n} AD={5*W_n*0.09u} PD={10*0.09u+2*W_n}
  IP4 P a_not e e (MOSP W={W_p} L={2*0.09u}
- AS={5*W_p*0.09u} PS={10*0.09u+2*W_p} AD={5*W_p*0.09u} PD={10*0.09u+2*W_p}
ends xor
xsubckt dFlipFlop q d cl notcl VDD GND x100 fout d cl VDD GND nand x200 d_not d VDD GND inv x101 fout1 d_not cl VDD GND nand x102 q1 fout nq1 VDD GND nand x103 nq1 q1 fout1 VDD GND nand x103 nq4 q1 fout1 VDD GND nand x201 nq2 q1 VDD GND to ND nand x201 nq2 q1 VDD GND to ND nand x104 fout2 q1 notcl VDD GND nand x105 fout3 nq2 notcl VDD GND nand x106 q fout2 nq VDD GND nand x107 nq q fout3 VDD GND nand cends dFlipFlop
 .subckt PropAndGen Pi Gi Ai Bi notAi notBi VDD GND
x108 Pi Ai Bi notAi notBi VDD GND xor
x109 Gi Ai Bi VDD GND and
.subckt CarryGen c0 c1 c2 c3 c4 p0 p1 p2 p3 g0 g1 g2 g3 VDD GND x111 Op0 p0 c0 VDD GND and x112 c1 g0 Op0 VDD GND and x112 c1 g0 Op0 VDD GND and x113 Op1 p1 Op0 VDD GND and x114 temp1 p1 g0 VDD GND and x115 temp2 temp1 g1 VDD GND or x116 c2 temp2 Op1 VDD GND or x117 Op2 Op1 p2 VDD GND and x118 temp3 temp1 p2 VDD GND and x118 temp3 temp1 p2 VDD GND and x119 temp4 p2 g1 VDD GND and x120 temp5 g2 temp4 VDD GND or x121 cmp6 temp5 temp3 VDD GND or x122 c3 temp6 Op2 VDD GND or x122 c3 temp6 Op2 VDD GND and x124 temp7 temp3 p3 VDD GND and x124 temp7 temp3 p3 VDD GND and x125 temp8 temp4 p3 VDD GND and x126 temp9 p3 g2 VDD GND and x127 temp10 temp9 g3 VDD GND and
```

```
.subckt SumBlock Pi Ci Si VDD GND
x131 Pl_not Pi VDD GND inv
x132 Cl_not Ci VDD GND inv
x133 Si Pi Ci Pi_not Ci_not VDD GND xor
   *INPUTS

x0 a0 D00 clock notclock VDD GND dFlipFlop
x1 a1 D01 clock notclock VDD GND dFlipFlop
x2 a2 D02 clock notclock VDD GND dFlipFlop
x3 a3 D03 clock notclock VDD GND dFlipFlop
x4 b0 D10 clock notclock VDD GND dFlipFlop
x5 b1 D11 clock notclock VDD GND dFlipFlop
x6 b2 D12 clock notclock VDD GND dFlipFlop
x7 b3 D13 clock notclock VDD GND dFlipFlop
x7 b3 D13 clock notclock VDD GND dFlipFlop
     *Propagate and Generate Block

x8 P0 G0 a0 b0 a0_not b0_not VDD GND PropAndGen

x9 P1 G1 a1 b1 a1_not b1_not VDD GND PropAndGen

x10 P2 G2 a2 b2 a2_not b2_not VDD GND PropAndGen

x11 P3 G3 a3 b3 a3_not b3_not VDD GND PropAndGen
      *Carry Look Ahead Block
x12 C0 C1 C2 C3 C4 P0 P1 P2 P3 G0 G1 G2 G3 VDD GND CarryGen
     *Sum Block
x13 P0 C0 S0 VDD GND SumBlock
x14 P1 C1 S1 VDD GND SumBlock
x15 P2 C2 S2 VDD GND SumBlock
x16 P3 C3 S3 VDD GND SumBlock
   *OUTPUT

x17 sum8 s0 notclock clock VDD GND dFlipFlop
x18 sum1 51 notclock clock VDD GND dFlipFlop
x19 sum2 52 notclock clock VDD GND dFlipFlop
x20 sum3 53 notclock clock VDD GND dFlipFlop
x21 carry4 C4 notclock clock VDD GND dFlipFlop
      .tran 0.1n 200n
.control
set hcopypscolor = 1
set color0=white
set color1=black
set hcopypscolor = 1
set color1=black
run
set curplottitle= "Tanmay_Pathak_2018102023"
plot v(clock)
plot v(000)
plot v(001)
plot v(002)
plot v(003)
plot v(011)
plot v(012)
plot v(013)
plot v(013)
plot v(20)
plot v(21)
plot v(22)
plot v(23)
plot v(23)
plot v(24)
plot v(25)
plot v(29)
plot v(29)
plot v(20)
plot v(21)
plot v(22)
plot v(33)
plot v(20)
plot v(21)
plot v(22)
plot v(33)
plot v(33)
plot v(33)
plot v(33)
plot v(50)
plot v(50)
plot v(50)
plot v(50)
plot v(501)
plot v(501)
plot v(501)
plot v(501)
plot v(501)
plot v(502)
plot v(503)
```

#### **INPUT Plots**



















#### **OUTPUT Plots - FlipFlops**



## **OUTPUT Plots - Propagate and generate block**



#### **OUTPUT Plots - Carry Look Ahead Block**



#### **OUTPUT Plots - SUM Block**







### **OUTPUT Plots - SUM Block after FlipFlop**









Delay - This can be calculated using transient analysis

| Gate / block           |           | tpd          | targ         | trig         |
|------------------------|-----------|--------------|--------------|--------------|
| Flip Flop              |           | 1.014270E-08 | 3.019270E-08 | 2.005000E-08 |
| Propagate and Generate | Propagate | 1.313327E-10 | 3.032419E-08 | 3.019286E-08 |
|                        | Generate  | 1.483470E-10 | 3.034105E-08 | 3.019270E-08 |
| Carry Look Ahead       |           | 6.554758E-10 | 3.097967E-08 | 3.032419E-08 |
| SUM                    |           | 1.426915E-10 | 2.026890E-08 | 2.012621E-08 |
| CLA Adder              |           | 2.011583E-08 | 4.016583E-08 | 2.005000E-08 |
| MAX DELAY              |           | 2.020175E-08 | 4.025175E-08 | 2.005000E-08 |

- 1) FlipFlop The delay will be equal to the clock pulse duration.
- 2) Propagate and Generate Since both propagate and generate blocks run in parallel, delay will be max of delay in both of them which is equal to 0.14ns
- 3) Carry Look Ahead One bit goes through a maximum of 5 gates (2 AND gates and 3 OR gates) and thus we estimate the delay to be 5 x delay for one gate. The actual delay was 0.65ns
- 4) SUM This is a simple XOR block and the delay was 0.14ns
- 5) CLA Adder We estimate the delay to be 2 x (delay in input and output flip-flop) + the delay in other blocks. The delay in this case was 20.11ns
- 6) MAX DELAY The worst case delay was 20.201ns

# **Question 8) Floor Planning**

By performing floor planning we aim to minimize the area used while retaining the easy routability (refers to the maintenance of proper spacing between the connecting metals keeping in mind the losses).

We maintain similarity in shape of all blocks and gates and keep them rectangularly shaped. To maintain flow of the diagram, the inputs are taken towards the left side and the output is given at the right hand side of the diagram

The biggest non-breakable component is the CLA Block thus this block should determine the vertical size of the floor plan. But stacking all the flip flops exceeds the height of the CLA block, thus we place some (n) of the flip flops adjacent to the flip flop stack(total-n).

The Floor plan is given on the next page



# Question 9) MAGIC Layout of the entire circuit



This is the MAGIC layout of the complete circuit. The leftmost vertical flip flop takes  $c_0$ . Adjacent to it an 8 bit Flip flop block, taking two 4-Bit inputs. Next comes a Propagate and Generate block which also takes in two 4-Bit inputs and gives out two 4-Bit outputs. Next, the CLA block takes in two 4 Bit inputs and gives a 4-Bit output. Next the SUM Block takes in two 4-Bit inputs and gives a 4-Bit output. Finally, we have the last Flip Flop block, termed as output flip flop block that takes in a 4-Bit input and gives a 4-Bit output.

The block wise simulations were shown before.

# Question 10) Delay in CLA adder

The delay for the CLA adder was calculated by performing transient analysis and was also reported previously. **Delay = 20.11ns** 

|      | CLA adder    |
|------|--------------|
| tpd  | 2.011583E-08 |
| targ | 4.016583E-08 |
| trig | 2.005E-08    |

# **Question 11) Verilog Simulation and verification**

The Verilog code used is given below

```
odule MSFlipFlop_1bit(
input D,
input clk,
output Q

'tre w1, w2, w3, w4, w5, w6, w7, w8, d_bar, clk_bar;
ot (d_bar, D);
ot (d_bar, clk);
and (w1, D, clk);
and (w2, d_bar, clk);
and (w3, w1, w4);
and (w3, w1, w4);
and (w4, w2, w3);
and (w5, w3, clk_bar);
and (w6, w4, clk_bar);
and (w6, w4, clk_bar);
and (w6, w4, clk_bar);
and (w8, w6, w7);
and (w8, w6, w7);

  odule MSFlipFlop_4bit(
laput [3:0] D,
laput clk,
output [3:0] Q
    d (i_g,i_a,i_b);
r (i_p,i_a,i_b);
dmodule
  dule PropogateAndGenerate_4Bit(
input [3:0] i_a,i_b,
output [3:0] g,p
 ssign c[0] = 1'b0;
  nd (dummy[1], p[0], c[0]);
or (c[1], g[0], dummy[1]);
 tre [3:0] ff_a;

fre [3:0] ff_b;

fre [3:0] g;

fre [3:0] p;

fre [4:0] ff_carry;

fre [5:0] ff_sun;
cre [s:e] fr_sun;
sstlpflop_4bit input_1(a, clk, ff_a);
sstlpflop_4bit input_2(b, clk, ff_b);
ropogateAndGenerate_4Bit PG(ff_a,ff_b,g,p);
la_blt Clk,(ff_a, ff_b,g,p,ff_carry);
unBlock Sun(p,ff_carry,ff_sun);
ssign ff_c_out = ff_carry[4];
ssign ff_c_out = ff_carry[4];
Sslipflop_4bit output_2(ff_c_out, -clk, c_out);
Ssflipflop_4bit output_2(ff_sun, -clk, sun);
```

The test bench used is given below

#### **GTKWave Output**

#### (Inputs)

```
a = 1001 = 9

b = 0101 = 5
```



# (Output - Expected)

 $Final\_Ans = 01110 = 14$ 

The inputs are given at the first positive edge of the clock while the answer is output at the second positive wave.

The output in the waves is 01110 = 14