# Cannonball Platform Firmware Release Notes

Revision: 003 Date: 07-10-2017

| I.   | Contents                 |     |
|------|--------------------------|-----|
| II.  | Overview                 | .3  |
| III. | Version                  | 3   |
| IV.  | Cross Dependency         | .3  |
| V.   | Specification Compliance | 3   |
| VI.  | CPLD Changes             | 3   |
| A    | Version                  | . 3 |
| В    | . Changes and Bug Fixes  | .3  |
| C    | Known Issues             | 4   |
| Г    | ). Notes                 | 4   |
| E    | . Change Log             | 4   |
| VII. | Blacklist document       | 4   |
| VII  | . Confidential Notice    | 4   |
| IX.  | Disclaimer               | 4   |

### II. Overview

This document will provide a brief overview of the Cannonball Sequence CPLD firmware changes, and the firmware components affected by the changes for this release.

## III. Version

| Firmware Component | Version | Release Date |
|--------------------|---------|--------------|
| CPLD firmware      | V01     | 04/20/2017   |
| CPLD firmware      | V02     | 06/16/2017   |
| CPLD firmware      | V03     | 07/10/2017   |

# **IV. Cross Dependency**

| Firmware  | Version | Remarks |
|-----------|---------|---------|
| Component |         |         |
| N/A       | N/A     | N/A     |

# v. Specification Compliance

| Specification               | Revision                       |  |
|-----------------------------|--------------------------------|--|
| Intel Platform Design Guide | 546835_PDG_Purley_546835_v0_95 |  |

# vi. CPLD Changes

### A. Version

| Component |                           | Version / Comments         |  |
|-----------|---------------------------|----------------------------|--|
|           | CPLD Version              | V03                        |  |
|           | CPLD Binary filename      | Cannonball_SEQ_EVT_V03.jed |  |
| CPLD      | CPLD Binary File Checksum | 0xECBD                     |  |
|           | Motherboard Hardware      | X01                        |  |
|           | Revision                  |                            |  |

# B. Changes and Bug Fixes

| Feature/Issue Description | Remarks |
|---------------------------|---------|
|---------------------------|---------|

| Add I2C Bus function   | BMC can read the CPLD     | N/A |
|------------------------|---------------------------|-----|
|                        | version via I2C bus       |     |
| Add the SGPIO function | BMC can read the CPLD     | N/A |
|                        | version via SGPIO         |     |
| DC Auto power on       | When DC off, user can't   | N/A |
| issue                  | press the power button to |     |
|                        | power on system           |     |
| ADR logic              | Fine tune the ADR logic   | N/A |

### C. Known Issues

N/A

#### D. Notes

Lattice Jtag cable and Diamond programmer tool for programming CPLD

Cannonball CPLD update instruction

- 1. Chan the path to CPLD folder
- 2. Run ./update\_cpld.sh(TBD)

## E. Change Log

| Release Version | Feature/Issue                  | Description                                  | Remarks |
|-----------------|--------------------------------|----------------------------------------------|---------|
| V02             | Support the LED debug function | Add the power up related signal to Debug LED | N/A     |
| V02             | Add the BMC on control logic   | Add the AND logic to PSU enable              | N/A     |
| V02             | PCH 1V05 Aux issue             | Change the 1V05 enable to high               | N/A     |

### **Blacklist document**

N/A

### **VII. Confidential Notice**

This section will contain the confidential notice from the ODMs regarding this release notes and its contents.

#### vIII. Disclaimer

This section will contain disclaimer notice from the ODMs regarding this release notes and its contents.