# Voltage and energy in Charge Redistribution DACs used in SAR ADCs

Taimur Rabuske

October 24, 2022

#### Abstract

This document describes the development of a simplified and a general models for calculation of voltage and energy in capacitive DAC topologies used in Charge Redistribution (CR) Successive Approximation Register(SAR) ADCs..

### 1 Models for voltage and energy in CR ADCs

We consider that the comparator inputs present infinite impedance and therefore drain no current from the DAC outputs. Following this assumption, the comparator is removed from the analysis, without compromising the accuracy of the models. Most of the switching schemes use only two voltage levels as reference voltages in the DAC arrangement, namely ground and  $V_{\rm REF}$ . For these topologies, we may rely on a simplified model to compute the DAC output voltage and the energy. Some other switching schemes, on the other hand, use another intermediate reference voltage, such as  $V_{\rm CM}$ . For the latter, we devise a general model that support an arbitrary number of references and concurrent switching of multiple capacitors.

## 2 Simplified voltage model for CR DACs

Since the CR DACs are based on switched capacitors, they do not present static power consumption. Therefore, we are only interested in the power consumtion that takes place in the transistions between states. The circuit in Figure 1 provides a good representation of a CR DAC transistioning between abitrary states. In the diagram,  $C_{\rm T}$  represents the sum of capacitances that has the bottom plate connected to  $V_{\rm REF}$  and remain in this condition during the transistion. The capacitor  $C_{\rm B}$  represents the sum of capacitances with bottom plates connected to ground that are left unchanged during the transition. The remaining capacitor,  $C_{\rm X}$ , represents the capacitance being switched. The switch  $S_1$  is initially connected to ground and is switched to  $V_{\rm REF}$  at time t=0. All the voltages and currents on the circuit totally settle at time  $t_s$ . We can discretize

Figure 1: Circuit representation of a CR DAC transistioning between abitrary states.

the time domain and define  $V_X(0) \equiv V_X[i-1]$  and  $V_X(t_s) \equiv V_X[i]$ . Since there is no current path for the top plates of the capacitors, the charge at the node  $V_X$  is conserved.

$$Q_X[0] = Q_X[1] \tag{1}$$

The equation (1) can be rewritten as follows:

$$C_{\rm X}V_{\rm X}[i-1] + C_{\rm T}\left(V_{\rm X}[i-1] - V_{\rm REF}\right) + C_{\rm B}V_{\rm X}[i-1] = C_{\rm X}\left(V_{\rm X}[i] - V_{\rm REF}\right) + C_{\rm T}\left(V_{\rm X}[i] - V_{\rm REF}\right) + C_{\rm B}V_{\rm X}[i]$$
(2)

Solving (2) for  $V_X[i]$  leads to

$$V_{\rm X}[i] = V_{\rm X}[i-1] + \frac{C_{\rm X}}{C_{\rm X} + C_{\rm T} + C_{\rm B}} V_{\rm REF}.$$
 (3)

Similarly, if  $C_X$  is switched from  $V_{REF}$  to ground, (3) becomes

$$V_{\rm X}[i] = V_{\rm X}[i-1] - \frac{C_{\rm X}}{C_{\rm X} + C_{\rm T} + C_{\rm B}} V_{\rm REF}.$$
 (4)

To quantify the energy consumed from the reference source when  $S_1$  switches ground to  $V_{\rm REF}$ , let us again consider the simple circuit of Figure 1, assuming that at the instant t=0,  $V_{\rm X}$  is equal to  $V_{\rm X}(0)$  and  $S_1$  is disconnected from ground and connected to  $V_{\rm REF}$ . The energy spent to switch the bottom plate of  $C_{\rm X}$  to  $V_{\rm REF}$  is given in (5), considering that  $V_{\rm REF}$  is a dc voltage source and the current flowing through its terminals is  $I_{\rm REF}$ .

$$E_{\text{REF}} = V_{\text{REF}} \int_0^{t_s} I_{\text{REF}} dt \tag{5}$$

The current  $I_{\text{REF}}$  can be described in terms of the charge drainded to the capacitors connected to  $V_{\text{REF}}$ . This is seen in (6), where  $Q_{C_{\text{X}}}$  and  $Q_{C_{\text{T}}}$  are the charges stored in  $C_{\text{X}}$  and  $C_{\text{T}}$ , respectively.

$$I_{\text{REF}}(t) = -\left(\frac{dQ_{C_{X}}}{dt} + \frac{dQ_{C_{T}}}{dt}\right)$$
 (6)



Figure 2: Circuit used to develop the general voltage model for CR DACs.

Rewriting (5) in terms of (6) yields in

$$E_{\text{REF}}[i] = -V_{\text{REF}} \int_{0}^{t_{s}} \left( \frac{dQ_{C_{X}}}{dt} + \frac{dQ_{C_{T}}}{dt} \right) dt$$

$$= -V_{\text{REF}} \left( \int_{Q_{C_{X}}(0)}^{Q_{C_{X}}(t_{s})} dQ_{C_{X}} + \int_{Q_{C_{T}}(0)}^{Q_{C_{T}}(t_{s})} dQ_{C_{T}} \right)$$
(8)

Integrating, we arrive at

$$\begin{split} E_{\text{REF}}\left[i\right] &= -V_{\text{REF}}\left[\left(Q_{C_{\text{X}}}[i] - Q_{C_{\text{X}}}[i-1]\right) + \left(Q_{C_{\text{T}}}[i] - Q_{C_{\text{T}}}[i-1]\right)\right] \\ &= -V_{\text{REF}}C_{\text{X}}\left[\left(V_{\text{X}}(t_s) - V_{\text{REF}}\right) - \left(V_{\text{X}}[i-1]\right)\right] - V_{\text{REF}}C_{\text{T}}\left[\left(V_{\text{X}}[i] - V_{\text{REF}}\right) - \left(V_{\text{X}}[i-1] - V_{\text{REF}}\right)\right]. \end{split}$$

$$\tag{10}$$

Solving (10) leads to

$$E_{\text{REF}}[i] = V_{\text{REF}}C_{X} \left( V_{\text{REF}} + V_{X}[i-1] - V_{X}[i] \right) + V_{\text{REF}}C_{T} \left( V_{X}[i-1] - V_{X}[i] \right). \tag{11}$$

Plugging (3) into (11) yields in

$$E_{\text{REF}}[i] = \frac{C_{\text{B}}C_{\text{X}}}{C_{\text{B}} + C_{\text{T}} + C_{\text{X}}} V_{\text{REF}}^2.$$
 (12)

Equations (3) and (12) may be readily used to calculate the top-plate voltage and the energy in the DAC topologies based on the principle of charge redistribution, respectively, if only  $V_{\rm REF}$  and ground are employed as references. Additionally, the model is only valid if only one capacitor is switched at each transition.

## 3 General voltage model for CR DACs

In order to develop a broader model, consider the capacitive array in Figure 2, where the bottom plates of k capacitors are switched at the same time from their initial voltages  $V_0[i-1], V_1[i-1]...V_k[i-1]$  to arbitrary voltage levels  $V_0[i], V_1[i]...V_k[i]$ . Again, the principle of charge conservation holds, and the charge of the i-th cycle is the same as the previous cycle:



Figure 3: Circuit used to develop the general energy model for CR DACs.

$$Q_X[i] = Q_X[i-1]. (13)$$

By expanding (13) similarly as in (1) and solving for  $V_X[i]$ , we arrive at (14).

$$V_{X}[i] = \frac{C_{0}(V_{0}[i] - V_{0}[i-1] + V_{X}[i-1]) + \ldots + C_{k}(V_{k}[i] - V_{k}[i-1] + V_{X}[i-1])}{C_{0} + C_{1} + \ldots + C_{k}}$$

$$(14)$$

By collecting the similar terms together, (14) may be rewritten as (15), wheren N indicates the total number of reference sources employed.

$$V_{X}[i] = \frac{\sum_{j=0}^{N-1} C_{j}(V_{X}[i-1] + V_{j}[i] - V_{j}[i-1])}{\sum_{j=0}^{N-1} C_{j}}$$
(15)

In order to compute the energy, we assume that the only voltage levels allowed on the bottom plates of the capacitors are the reference voltages. This simplification does not pose any limitation on the analysis, as this happens naturally in a charge-redistribution DAC. These voltages may comprehend any finite number of voltage sources  $V_{REF0}$ ,  $V_{REF1}$ ... $V_{REF,k}$ , even though practical implementations of charge-redistribution DACs use 2 or 3 (i.e.  $V_{\rm DD}$ , ground and the common-mode voltage  $V_{\rm CM}$ ). In the model for voltage in the DAC, we considered that the capacitances are fixed and that the voltages on their bottom plates vary in time. On the other hand, for the energy model, we will use the assumption of fixed and known voltage levels and compute the variation of the capacitance connected to each one of those voltage sources. This analogy is depicted in Figure 3 and simplifies the calculation of energy when multiple references or capacitors are switched concurrently. Also, this change of standpoint is not harmful to the analysis because we care most about the amount of energy that is spent from  $V_{\text{REF}}$ , and have limited interest on the distribution of currents among the capacitors.



Figure 4: Example of capacitance values assignment for  $V_{\rm REF0}$ .

For every state transistion in the DAC, the capacitance connected to a given voltage source  $V_{\mathrm{REF},j}$  can be split up into 2 components:  $C_{j,\mathrm{s}}$ , which is the capacitance that was maintained static since the previous cycle; and  $C_{j,\mathrm{d}}$ , which is the capacitance that was just connected to the reference voltage in the current cycle. Additionally,  $C_{j,\mathrm{d}}$  is further subdivided according to the voltage that was previously applied to the bottom plate of these capacitors, so that  $C_{j,\mathrm{d}1}$  corresponds to all the capacitors previously connected to  $V_{\mathrm{REF}1}$ ,  $C_{j,\mathrm{d}2}$  corresponds to all the capacitors previously connected to  $V_{\mathrm{REF}2}$  and so on. Note that if a capacitor is disconnected from the voltage source in the transition of states, it does not contribute to its energy consumption. The assignment of capacitance values is exemplified for  $V_{\mathrm{REF}0}$  in Figure 4.

At each cycle, the energy drawn from  $V_{\text{REF},j}$  is the sum of the energies spent to charge  $C_{j,s}$  and  $C_{j,d0}, C_{j,d1}...C_{j,d,k}$ . Thus, the energy consumed in the *i*-th cycle is given by:

$$E_{\text{REF},j}[i] = E_{j,s}[i] + \sum_{k=0}^{N-1} E_{j,d,k}[i]$$
 (16)

Following a similar reasoning to that presented in Section 2, (16) may be rewritten as

$$E_{\text{REF},j}[i] = -V_{\text{REF},j} \left( \int_{Q_{C_{j,s}}[i-1]}^{Q_{C_{j,s}}[i]} dQ_{C_{j,s}} + \sum_{k=0}^{N-1} \int_{Q_{C_{j,d,k}}[i-1]}^{Q_{C_{j,d,k}}[i]} dQ_{C_{j,d,k}} \right). \quad (17)$$

By solving and simplifying, we arrive at

$$E_{\text{REF},j}[i] = -V_{\text{REF},j} \left( C_{j,s} \left( V_{X}[i-1] - V_{X}[i] \right) + \sum_{k=0}^{N-1} C_{j,d,k} \left( V_{j,d,k}[i-1] + V_{X}[i] - V_{X}[i-1] - V_{\text{REF},j} \right) \right)$$
(18)

The total energy consumed during a transition is found summing the contribution of all the reference sources.

$$E_{\text{total}} = \sum_{j=0}^{N-1} E_{\text{REF},j} \tag{19}$$

Therefore, (15), (18) and (19) can be employed in order to find the total energy consumption and the contribution of all the reference sources in the ADC.

The general model requires solving slightly more complicated equations than the proposed simplified model to compute the energy of switching schemes. On the other hand, this general model is easier to be implemented algorithmically on a computer, which makes it a good alternative to automate the computations. One of the advantages of automating the calculations is that it makes easier to extend the analysis to new switching schemes as they appear.