

메카트로닉스공학과 교수 이양희

# Analog Digital Converter(ADC)



- 1) Single Channel, Single Conversion :
  - ▶ 한개의 Channel 에 한번만 Conversion 을 수행



- 2) Scan Channel, Single Conversion
  - ▶ 다수의 Channel 에 한번만 Conversion 을 수행하는 경우



https://m.blog.naver.com/PostView.nhn?blogId=eziya7 6&logNo=221472568302&targetKeyword=&targetReco mmendationCode=1



❖ 3) 한개의 Channel 에 반복 Conversion 을 수행하는 경우 (Single Channel, Continuous Conversion)



- ❖ 4) Scan Channel, Continuous Conversion
  - ▶ 다수의 Channel 에 반복 Conversion 을 수행하는 경우



- ❖ 다수 Channel 에 대해서 ADC 를 수행하는 경우 각 Channel 간 우선 순위는 Rank 값에 의해서 결정됨
- ❖ STM32 는 Regular Group 과 Inject Group 의 개념을 적용하고 있음.
- ❖ Regular Group 은 최대 16개의 Channel 로 구성되며, Injected Group 은 최대 4개의 Channel 로 구성될 수 있음.
- ❖ Injected Group 의 우선순위가 높기 때문에 Regular Group 의 ADC 수행 중 Injected Group ADC 요청이 발생하면 Regular Group 은 선점되고 Injected Group 의 ADC 가 우선 수행된 후 재개 됨.



# ADC의 구조와 기능

# AD 변환기의 구조

# 개요

\* This section applies to the whole STM32F4xx family, unless otherwise specified.

#### ADC introduction

- ➤ The 12-bit ADC is a successive approximation analog-to-digital converter.
- ➤ 19 multiplexed channels : 16 external sources + two internal sources +VBAT channel.
- The A/D conversion of the channels can be performed in single, continuous, scan or discontinuous mode.
- > The result of the ADC is stored into a left or right-aligned 16-bit data register.
- ➤ The analog watchdog feature allows the application to detect if the input voltage goes beyond the user-defined, higher or lower thresholds.



## **Cortex-M ADC main features**

- ❖ 12-bit, 10-bit, 8-bit or 6-bit configurable resolution
- Interrupt generation at the end of conversion, end of injected conversion, and in case of analog watchdog or overrun events
- Single and continuous conversion modes
- Scan mode for automatic conversion of channel 0 to channel 'n'
- Data alignment with in-built data coherency
- Channel-wise programmable sampling time
- \* External trigger option with configurable polarity for both regular and injected Conversions
- Discontinuous mode
- Dual/Triple mode (on devices with 2 ADCs or more)
- Configurable DMA data storage in Dual/Triple ADC mode
- \* Configurable delay between conversions in Dual/Triple interleaved mode
- ❖ ADC conversion type (refer to the datasheets)
- ❖ ADC supply requirements: 2.4 V to 3.6 V at full speed and down to 1.8 V at slower speed
- ♦ ADC input range:  $VREF \le VIN \le VREF +$
- DMA request generation during regular channel conversion
- lacktriangle Note:VREF—, if available (depending on package), must be tied to  $V_{SSA}$  .



# STM32F40xxx block diagram & ADC

DS8626-p19





- ❖전원
- \*아나로그입력
- ❖트리거



# **ADC** characteristics

Table 67. ADC characteristics (continued)

|                                   | Table 01.                                                                    | ADC Characteristics                                                                   | - Communation |     | I                | 1                  |
|-----------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------|-----|------------------|--------------------|
| Symbol                            | Parameter                                                                    | Conditions                                                                            | Min           | Тур | Max              | Unit               |
| $t_{lat}^{(4)}$                   | Injection trigger conversion latency                                         | f <sub>ADC</sub> = 30 MHz                                                             | -             | -   | 0.100            | μs                 |
|                                   |                                                                              |                                                                                       | -             | -   | 3 <sup>(7)</sup> | 1/f <sub>ADO</sub> |
| t <sub>latr</sub> <sup>(4)</sup>  | Regular trigger conversion latency                                           | f <sub>ADC</sub> = 30 MHz                                                             | -             | -   | 0.067            | μs                 |
|                                   |                                                                              |                                                                                       | -             | -   | 2 <sup>(7)</sup> | 1/f <sub>ADO</sub> |
| $t_{S}^{(4)}$                     | Sampling time                                                                | f <sub>ADC</sub> = 30 MHz                                                             | 0.100         | ı   | 16               | μs                 |
|                                   |                                                                              | -                                                                                     | 3             | -   | 480              | 1/f <sub>ADO</sub> |
| t <sub>STAB</sub> <sup>(4)</sup>  | Power-up time                                                                | -                                                                                     | -             | 2   | 3                | μs                 |
| t <sub>CONV</sub> <sup>(4)</sup>  | Total conversion time (including sampling time)                              | f <sub>ADC</sub> = 30 MHz<br>12-bit resolution                                        | 0.50          | -   | 16.40            | μs                 |
|                                   |                                                                              | f <sub>ADC</sub> = 30 MHz<br>10-bit resolution                                        | 0.43          | -   | 16.34            | μs                 |
|                                   |                                                                              | f <sub>ADC</sub> = 30 MHz<br>8-bit resolution                                         | 0.37          | -   | 16.27            | μs                 |
|                                   |                                                                              | f <sub>ADC</sub> = 30 MHz<br>6-bit resolution                                         | 0.30          | -   | 16.20            | μs                 |
|                                   |                                                                              | 9 to 492 (t <sub>S</sub> for sampling +n-bit resolution for successive approximation) |               |     |                  | 1/f <sub>AD</sub>  |
| f <sub>S</sub> <sup>(4)</sup>     | Sampling rate (f <sub>ADC</sub> = 30 MHz, and t <sub>S</sub> = 3 ADC cycles) | 12-bit resolution<br>Single ADC                                                       | -             | -   | 2                | Msps               |
|                                   |                                                                              | 12-bit resolution<br>Interleave Dual ADC<br>mode                                      | -             | -   | 3.75             | Msps               |
|                                   |                                                                              | 12-bit resolution<br>Interleave Triple ADC<br>mode                                    | -             | -   | 6                | Msps               |
| I <sub>VREF+</sub> <sup>(4)</sup> | ADC V <sub>REF</sub> DC current consumption in conversion mode               | -                                                                                     | -             | 300 | 500              | μА                 |
| I <sub>VDDA</sub> <sup>(4)</sup>  | ADC V <sub>DDA</sub> DC current consumption in conversion mode               | -                                                                                     | -             | 1.6 | 1.8              | mA                 |

Table 67. ADC characteristics (continued)

| Symbol                            | Parameter                                                                    | Conditions                                                                            | Min   | Тур | Max              | Unit               |
|-----------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------|-----|------------------|--------------------|
| t <sub>lat</sub> <sup>(4)</sup>   | Injection trigger conversion                                                 | f <sub>ADC</sub> = 30 MHz                                                             | -     | -   | 0.100            | μs                 |
|                                   | latency                                                                      |                                                                                       | -     | -   | 3 <sup>(7)</sup> | 1/f <sub>ADC</sub> |
| t <sub>latr</sub> <sup>(4)</sup>  | Regular trigger conversion                                                   | f <sub>ADC</sub> = 30 MHz                                                             | -     | -   | 0.067            | μs                 |
|                                   | latency                                                                      |                                                                                       | -     | -   | 2 <sup>(7)</sup> | 1/f <sub>ADC</sub> |
| t <sub>S</sub> <sup>(4)</sup>     | Sampling time                                                                | f <sub>ADC</sub> = 30 MHz                                                             | 0.100 | -   | 16               | μs                 |
|                                   |                                                                              | -                                                                                     | 3     | -   | 480              | 1/f <sub>ADC</sub> |
| t <sub>STAB</sub> <sup>(4)</sup>  | Power-up time                                                                | -                                                                                     | -     | 2   | 3                | μs                 |
| t <sub>CONV</sub> <sup>(4)</sup>  | Total conversion time (including sampling time)                              | f <sub>ADC</sub> = 30 MHz<br>12-bit resolution                                        | 0.50  | -   | 16.40            | μs                 |
|                                   |                                                                              | f <sub>ADC</sub> = 30 MHz<br>10-bit resolution                                        | 0.43  | -   | 16.34            | μs                 |
|                                   |                                                                              | f <sub>ADC</sub> = 30 MHz<br>8-bit resolution                                         | 0.37  | -   | 16.27            | μs                 |
|                                   |                                                                              | f <sub>ADC</sub> = 30 MHz<br>6-bit resolution                                         | 0.30  | -   | 16.20            | μs                 |
|                                   |                                                                              | 9 to 492 (t <sub>S</sub> for sampling +n-bit resolution for successive approximation) |       |     |                  | 1/f <sub>ADC</sub> |
| f <sub>S</sub> <sup>(4)</sup>     | Sampling rate (f <sub>ADC</sub> = 30 MHz, and t <sub>S</sub> = 3 ADC cycles) | 12-bit resolution<br>Single ADC                                                       | -     | -   | 2                | Msps               |
|                                   |                                                                              | 12-bit resolution<br>Interleave Dual ADC<br>mode                                      | -     | -   | 3.75             | Msps               |
|                                   |                                                                              | 12-bit resolution<br>Interleave Triple ADC<br>mode                                    | -     | -   | 6                | Msps               |
| I <sub>VREF+</sub> <sup>(4)</sup> | ADC V <sub>REF</sub> DC current consumption in conversion mode               | -                                                                                     | -     | 300 | 500              | μА                 |
| I <sub>VDDA</sub> <sup>(4)</sup>  | ADC V <sub>DDA</sub> DC current consumption in conversion mode               | -                                                                                     | -     | 1.6 | 1.8              | mA                 |

V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained when the device operates in reduced temperature range, and with the use of an external power supply supervisor (refer to Section: Internal reset OFF).

<sup>2.</sup> It is recommended to maintain the voltage difference between  $V_{\text{REF+}}$  and  $V_{\text{DDA}}$  below 1.8 V.

<sup>3.</sup> V<sub>DDA</sub> -V<sub>REF+</sub> < 1.2 V.

<sup>4.</sup> Guaranteed by characterization.

<sup>5.</sup> V<sub>REF+</sub> is internally connected to V<sub>DDA</sub> and V<sub>REF-</sub> is internally connected to V<sub>SSA</sub>.

<sup>6.</sup>  $R_{ADC}$  maximum value is given for  $V_{DD}$ =1.8 V, and minimum value for  $V_{DD}$ =3.3 V.

<sup>7.</sup> For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table* 67.



# ❖ADC 전원연결





 V<sub>REF+</sub> and V<sub>REF</sub> inputs are both available on UFBGA176. V<sub>REF+</sub> is also available on LQFP100, LQFP144, and LQFP176. When V<sub>REF+</sub> and V<sub>REF</sub> are not available, they are internally connected to V<sub>DDA</sub> and V<sub>SSA</sub>.



# STM32F407 주요 특징

- ❖ 12 비트의 분해능(resolution)
- ❖ 변환 종료 시 또는 아날로그 워치독 이벤트 발생 시에 인터럽트가 발생함
- ❖ 단일 또는 연속 변환 모드
- ❖ 스캔 모드에서는 채널 0부터 n까지 자동 변환이 가능
- \* ADC clock frequency : 0.6MHz < 30 < 36 @VDDA = 2.4 to 3.6V
- ❖ ADC 공급 전압 요구사항 :
  - ▶ Full speed 상황에서 2.4V ~ 3.6V,
  - ▶ Slow speed 상황에서 1.8V 이하
- ❖ ADC input 범위 :Vref-(Vssa에 연결됨) ~Vref+(Vdda에 연결됨 또는 외부 전압 사항)



| Name                            | Signal type                      | Remarks                                                                                                   |
|---------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------|
| V <sub>REF+</sub>               | Input, analog reference positive | The higher/positive reference voltage for the ADC, 2.4 V $\leq$ V <sub>REF+</sub> $\leq$ V <sub>DDA</sub> |
| V <sub>DDA</sub> <sup>(1)</sup> | Input, analog supply             | Analog power supply equal to $V_{DD}$ and 2.4 $V \le V_{DDA} \le$ 3.6 $V$                                 |
| V <sub>REF-</sub>               | Input, analog reference negative | The lower/negative reference voltage for the ADC, $V_{REF-} = V_{SSA}$                                    |
| V <sub>SSA</sub> <sup>(1)</sup> | Input, analog supply ground      | Ground for analog power supply equal to V <sub>SS</sub>                                                   |
| ADCx_IN[15:0]                   | Analog signals                   | 16 analog channels                                                                                        |

# 주요 기능

# **Channel selection**

- conversions in two groups:regular and injected.
  - A group consists of a sequence of conversions that can be done on any channel and in any order. For instance, ADC\_IN3, ADC\_IN8, ADC\_IN2, ADC\_IN2, ADC\_IN0, ADC\_IN2, ADC\_IN2, ADC\_IN15.

#### regular group:

- is composed of up to 16 conversions.
- ➤ ADC\_SQRx에서 regular channels과 변환순서 설정
- ▶ 총 변환갯수 : ADC\_SQR1의 L[3:0] bits 에 설정

#### injected group

- ➤ is composed of up to 4 conversions.
- ▶ ADC\_JSQR 에서 injected channels과 변환순서 설정
- ▶ 총변환갯수 : ADC\_JSQR 의 L[1:0] bits 에 설정
- ❖ If the ADC\_SQRx or ADC\_JSQR registers are modified during a conversion, the current conversion is reset and a new start pulse is sent to the ADC to convert the newly chosen group.



#### **❖** Temperature sensor, VREFINT and VBAT internal channels

- the temperature sensor is internally connected to channel ADC1\_IN16.(STM32F40x and STM32F41x devices)
- ➤ The internal reference voltage VREFINT is connected to ADC1\_IN17.
- For the STM32F42x and STM32F43x devices, the temperature sensor is internally connected to ADC1\_IN18 channel which is shared with VBAT. Only one conversion, temperature sensor or VBAT, must be selected at a time. When the temperature sensor and VBAT conversion are set simultaneously, only the VBAT conversion is performed.
- ➤ The internal reference voltage VREFINT is connected to ADC1\_IN17.
- The VBAT channel (connected to channel ADC1\_IN18) can also be converted as an injected or regular channel.
- Note: The temperature sensor, VREFINT and the VBAT channel are available only on the master ADC1 peripheral.

# Single conversion mode

RM0090-p391

- \* ADC does one conversion.
- \* This mode is started with the CONT bit at 0 by either:
  - > setting the SWSTART bit in the ADC\_CR2 register (for a regular channel only)
  - > setting the JSWSTART bit (for an injected channel)
  - > external trigger (for a regular or injected channel)
- Once the conversion of the selected channel is complete:
  - ➤ If a regular channel was converted:
    - The converted data are stored into the 16-bit ADC\_DR register
    - The EOC (end of conversion) flag is set
    - An interrupt is generated if the EOCIE bit is set
  - ➤ If an injected channel was converted:
    - The converted data are stored into the 16-bit ADC\_JDR1 register
    - The JEOC (end of conversion injected) flag is set
    - An interrupt is generated if the JEOCIE bit is set
- ❖ Then the ADC stops.



### Continuous conversion mode

- the ADC starts a new conversion as soon as it finishes one.
- ➤ This mode is started with the CONT bit at 1 either
  - by external trigger or
  - by setting the SWSTRT bit in the ADC\_CR2 register (for regular channels only).
- > After each conversion:
  - If a regular group of channels was converted:
    - The last converted data are stored into the 16-bit ADC\_DR register
    - The EOC (end of conversion) flag is set
    - An interrupt is generated if the EOCIE bit is set
- Note: Injected channels cannot be converted continuously. The only exception is when an injected channel is configured to be converted automatically after regular channels in continuous mode (using JAUTO bit), refer to Auto-injection section)



# ❖동작 타이밍 선도



#### ▶ 스캔(Scan) 모드

- 채널 그룹 내의 모든 채널들을 순서대로 스캔하여 변환하는 모드.
- ADC\_CR1 레지스터의 SCAN 비트를 1로 두면 스캔 모드로 설정
- 이 모드에서는 채널 그룹(인젝티드 그룹 또는 레귤러 그룹)에 포함된 모든 채널들이 미리 정해진 순서를 따라 변환된다. 연속 변환 모드인 경우는 스캔 모드의 동작이 연속적으로 일어나게 된다.

# ❖비연속 모드

- ▶ 연속 모드는 채널 그룹 내의 일부 채널을 미리 정해진 순서대로 변환하는 모드이다. 외부 트리거 신호가 입력되면 n개(n <=8) 채널의 변환만 이루어진다. 다시 외부 트리거 신호가 입력되면 다음의 n개의 변환이 이루어지며, n개가되지 않더라도 정해진 변환 순서의 끝이 되면 그대로 종료된다.
- ▶(변환의 예) n = 3이고, 채널의 변환 순서 = 0, 1, 2, 3, 6, 7, 9, 10 일 경우
  - - 1번째 트리거 입력 : 채널 0, 1, 2 가 변환됨
  - - 2번째 트리거 입력 : 채널 3, 6, 7 이 변환됨
  - 3번째 트리거 입력 : 채널 9, 10 이 변환되고 변환 종료(EOC) 이벤트 발생
  - 4번째 트리거 입력 : 다시 채널 0, 1, 2 가 변환됨
  - - 이 후는 동일한 방식의 동작이 반복됨



## ❖데이터 정렬



#### ❖ AD 변환기는 12비트이므로

- ▶오른쪽 정렬의 경우,
  - 인젝티드 그룹은 최상위 비트 4개가 SEXT라는 값으로 설정. SEXT는 변환 결과가 음수인가 양수인가에 대한 부호를 나타내는 값.
  - 레귤러 그룹의 경우는 최상위 비트 4개가 모두 0으로 설정.
- ▶왼쪽 정렬의 경우,
  - 인젝티드 그룹 : 최상위 비트 1개가 SEXT로 설정되며 최하위 비트 3개는 0으로 설정.
  - 레귤러 그룹: 최하위 비트 4개가 모두 0으로 설정

# ❖외부 트리거에 의한 변환 시작

▶ADC 컨트롤 레지스터2(ADC\_CR2)의 EXTSEL[2:0] 비트를 설정을 하면 레귤러 채널에 대하여 외부 트리거 신호에 의한 변환 시작.

# ❖ADC 인터럽트

- ▶AD 변환이 완료된 경우는 인터럽트가 발생.
- ➤ ADC1과 ADC2의 인터럽트는 동일한 인터럽트 벡터를 가지며 ADC3은 이와는 다른 인터럽트 벡터를 가진다.

# 예제

# 예제1: ADC 출력 값 UART로 출력



- ❖ 가변 저항(VR1)을 조절하여 ADC1로 입력되는 전압의 값을 변화시킨다. 그러면 ADC1의 변환값출력을 읽는다
- ❖ 이값을 시리얼 포트로 출력한다.
- ❖ 폴링(polling) 방식으로 ADC1을 동작시킨다.
- ❖ 사용자 프로그램내에서 HAL\_ADC\_Start() 함수를 이용하여 ADC1을 동작시키면(즉, AD 변환을 시작하면), 이 AD 변환이 완료될 때까지 프로그램은 다른 동작을 수행하지 않고 대기한다.
- ❖ 이 대기하는 동작은 HAL\_ADC\_PollForConversion() 함수를 이용하여 이루어진다.
- ❖ 1sec 마다 ADC 변환하여 UART로 출력





- ❖마이크로컨트롤러, 라즈베리파이, 와이파이 라우터 시리얼 콘솔 케이블
- ❖PL2303TA 칩셋 사용(PL2303HX과 같으며 윈도우8 지원) 5V 500mA 사용 가능

















### RealTerm

# ❖포트설정 및 baud rate





# 시리얼 캡쳐

- ❖ 시리얼포트 출력 캡쳐 저장
- ❖ 저장된 텍스트화일을 엑셀에서 읽어서 그래프 그릴 수 있음



# Report



- ❖ 프로젝트명: 201513001HKD <= 반드시 학번+이름영문약자
  - ▶ 다를 경우 인정안함
- ❖ ADC\_IN2(PA2)로 입력된 아나로그값을 LCD와 Excel 그래프로 그리기
  - ▶ 0.1초 간격으로 300샘플만 읽어와서 그리기
  - ▶ 값은 UART6로 16진수 10진수 실수값으로 출력
    - 엑셀에서 읽기 편하도록 공백또는 콤마(,)등을 넣어서 출력
  - ▶ 이 출력을 RealTerm으로 캡쳐 및 저장해서 엑셀로 그리기
  - ▶리포트
    - 작성부분 소스분석
    - LCD 화면과 엑셀그래프 화면 캡쳐 비교
    - 작성된 리포트 파일을 작업폴더에 넣고 폴더명을 압축 eclass에 제출



# ❖LCD 출력과 엑셀그림 비교





HAL: HAL\_UART\_Transmit(&huart6, (uint8\_t \*) string, strlen(string), 1000);





## **Temperature sensor**

- The temperature sensor can be used to measure the ambient temperature (TA) of the device.
- ❖• On STM32F42x and STM32F43x devices, the temperature sensor is internally connected to the same input channel, ADC1\_IN18, as VBAT: ADC1\_IN18 is used to convert the sensor output voltage or VBAT into a digital value. Only one conversion, temperature sensor or VBAT, must be selected at a time. When the temperature sensor and the VBAT conversion are set simultaneously, only the VBAT conversion is performed.
- Note: The TSVREFE bit must be set to enable the conversion of both internal channels: the ADC1\_IN16 or ADC1\_IN18 (temperature sensor) and the ADC1\_IN17 (VREFINT).

#### Main features

- ➤ Supported temperature range: —40 to 125 °C
- ➤ Precision: ±1.5 °C

### **\*** Reading the temperature

- ➤ 3. Select ADC1\_IN16 or ADC1\_IN18 input channel.
- ➤ 4. Select a sampling time greater than the minimum sampling time specified in the datasheet.
- ➤ 5. Set the TSVREFE bit in the ADC\_CCR register to wake up the temperature sensor from power down mode
- ➤ 6. Start the ADC conversion by setting the SWSTART bit (or by external trigger)
- > 7. Read the resulting VSENSE data in the ADC data register
- ➤ 8. Calculate the temperature using the following formula:
  - Temperature (in  $^{\circ}$ C) = {(VSENSE V25) / Avg\_Slope} + 25
    - -V25 = VSENSE value for 25° C
    - $-\text{Avg\_Slope}$  = average slope of the temperature vs. VSENSE curve (given in mV/°C or  $\mu$ V/ $_1$ ÆC)
  - Refer to the datasheet's electrical characteristics section for the actual values of V25 and Avg\_Slope. Note: The sensor has a startup



Figure 63. Temperature sensor and  $V_{\mbox{\scriptsize REFINT}}$  channel block diagram

# **Battery charge monitoring**

- ❖ The VBATE bit in the ADC\_CCR register is used to switch to the battery voltage. As the VBAT voltage could be higher than VDDA, to ensure the correct operation of the ADC, the VBAT pin is internally connected to a bridge divider.
- \*When the VBATE is set, the bridge is automatically enabled to connect:
  - ➤• VBAT/2 to the ADC1\_IN18 input channel, on STM32F40xx and STM32F41xx devices
  - ➤• VBAT/4 to the ADC1\_IN18 input channel, on STM32F42xx and STM32F43xx devices
- Note: On STM32F42xx and STM32F43xx devices, VBAT and temperature sensor are connected to the same ADC internal channel (ADC1\_IN18). Only one conversion, either temperature sensor or VBAT, must be selected at a time. When both conversion are enabled simultaneously, only the VBAT conversion is performed.

# AD 변환기 관련 HAL 드라이버

# ADC 설정용 구조체



# ADC\_InitTypeDef: ADC의 초기 설정을 위한 구조체

```
61
62
63
64
65
66
67
68
       * @brief Structure definition of ADC and regular group initialization
       * Anote
                 Parameters of this structure are shared within 2 scopes:
                   - Scope entire ADC (affects regular and injected groups): ClockPrescaler, Resolution, ScanConvMode, DataAlign, ScanConvMode, ECCSelection, LowPowerAutoWait, LowPowerAutoPowerOff, ChannelsBank
                    Scope regular group: ContinuousConyMode, NbrOfConversion, DiscontinuousConyMode, NbrOfDiscConversion, ExternalTrigConvEdge, ExternalTrigConv
                 The setting of these parameters with function HAL ADC Init() is conditioned to ADC state.
                  ADC state can be either:
                   - For all parameters: ADC disabled
                   - For all parameters except 'Resolution', 'ScanConvMode', 'DiscontinuousConvMode', 'NbrOfDiscConversion': ADC enabled without conversion on going on regular group.
 69
                   - For parameters 'ExternalTrigConv' and 'ExternalTrigConvEdge': ADC enabled, even with conversion on going.
 70
71
                  If ADC is not in the appropriate state to modify some parameters, these parameters setting is bypassed
                  without error reporting (as it can be the expected behaviour in case of intended action to update another parameter (which fulfills the ADC state condition) on the fly).
 72
73
     typedef struct
75 | 77 | 78 | 81 | 82 | 83 | 84 | 85 | 86 | 87 | 88 | 89 | 91 | 92 | 93 | 94 | 95 | 96 |
       uint32 t ClockPrescaler;
                                        /*! < Select ADC clock prescaler. The clock is common for
                                              This parameter can be a value of Gref ADC ClockPrescaler */
                                         /*! < Configures the ADC resolution
                                              This parameter can be a value of @ref ADC Resolution */
       uint32 t DataAlign;
                                         /*!< Specifies ADC data alignment to right (MSB on register bit 11 and LSB on register bit 0) (default setting)
                                              or to left (if regular group: MSB on register bit 15 and LSB on register bit 4, if injected group (MSB kept as signed value due to potential negative value after offset application): MSB on register bit 14 and LSB on register bit 3)
                                              This parameter can be a value of @ref ADC Data align */
       uint32 t ScanConvMode:
                                        /*!< Configures the sequencer of regular and injected groups.
                                              This parameter can be associated to parameter 'DiscontinuousConvMode' to have main sequence subdivided in successive parts.
                                              If disabled: Conversion is performed in single mode (one channel converted, the one defined in rank 1).
                                                           Parameters 'NbrOfConversion' and 'InjectedNbrOfConversion' are discarded (equivalent to set to 1)
                                              If enabled: Conversions are performed in sequence mode (multiple ranks defined by 'NbrOfConversion'/'InjectedNbrOfConversion' and each channel rank).
                                                           Scan direction is upward: from rank1 to rank 'n'.
                                              This parameter can be set to ENABLE or DISABLE */
       uint32 t EOCSelection;
                                        /*!< Specifies what EOC (End Of Conversion) flag is used for conversion by polling and interruption: end of conversion of each rank or complete sequence.
                                              This parameter can be a value of @ref ADC EOCSelection.
                                             Note: For injected group, end of conversion (flag&IT) is raised only at the end of the sequence.
                                                   Therefore, if end of conversion is set to end of each conversion, injected group should not be used with interruption (HAL ADCEX InjectedStart IT)
                                                    or polling (HAL ADCEX InjectedStart and HAL ADCEX InjectedPollForConversion). By the way, polling is still possible since driver will use an estimated timing for end of injected conversion.
                                              Note: If overrun feature is intended to be used, use ADC in mode 'interruption' (function HAL ADC Start IT() ) with parameter EOCSelection set to end of each conversion or in mode 'transfer by DMA' (function HAL ADC Start DMA()).
                                                    If overrun feature is intended to be bypassed, use ADC in mode 'polling' or 'interruption' with parameter EOCSelection must be set to end of sequence */
                                        /*! Specifies whether the conversion is performed in single mode (one conversion) or continuous mode for regular group,
                                              after the selected trigger occurred (software start or external trigger).
                                              This parameter can be set to ENABLE or DISABLE. */
       uint32 t NbrOfConversion;
                                         /*!< Specifies the number of ranks that will be converted within the regular group sequencer.</p>
                                              To use regular group sequencer and convert several ranks, parameter 'ScanConvMode' must be enabled.
                                              This parameter must be a number between Min Data = 1 and Max Data = 16. */
       uint32 t DiscontinuousConyMode: /*!< Specifies whether the conversions sequence of regular group is performed in Complete-sequence/Discontinuous-sequence (main sequence subdivided in successive parts)
                                              Discontinuous mode is used only if sequencer is enabled (parameter 'ScanConvMode'). If sequencer is disabled, this parameter is discarded.
                                              Discontinuous mode can be enabled only if continuous mode is disabled. If continuous mode is enabled, this parameter setting is discarded.
                                              This parameter can be set to ENABLE or DISABLE. */
       uint32 t NbrOfDiscConversion;
                                        /*!< Specifies the number of discontinuous conversions in which the main sequence of regular group (parameter NbrofConversion) will be subdivided.
108
109
110 5
111
112
113
                                              If parameter 'DiscontinuousConvMode' is disabled, this parameter is discarded.
                                              This parameter must be a number between Min Data = 1 and Max Data = 8. */
       uint32 t ExternalTrigConv;
                                        /*!< Selects the external event used to trigger the conversion start of regular group.
                                             If set to ADC_SOFTWARE_START, external triggers are disabled.
                                              If set to external trigger source, triggering is on event rising edge by default.
                                              This parameter can be a value of Gref ADC External trigger Source Regular */
       uint32 t ExternalTrigConvEdge; /*! < Selects the external trigger edge of regular group.
                                              If trigger is set to ADC SOFTWARE START, this parameter is discarded.
                                              This parameter can be a value of Gref ADC External trigger edge Regular */
       uint32 t DMAContinuousRequests; /*!< Specifies whether the DMA requests are performed in one shot mode (DMA transfer stop when number of conversions is reached)
                                              or in Continuous mode (DMA transfer unlimited, whatever number of conversions).
119
                                              Note: In continuous mode, DMA must be configured in circular mode. Otherwise an overrun will be triggered when DMA buffer maximum pointer is reached.
                                              Note: This parameter must be modified when no conversion is on going on both regular and injected groups (ADC disabled, or ADC enabled without continuous mode or external trigger that could launch a conversion).
                                             This parameter can be set to ENABLE or DISABLE. */
122 - )ADC InitTypeDef;
```



# ADC\_ChannelConfTypeDef: ADC의 채널 설정 구조체

```
131
     typedef struct
132 ់ {
133 🖨
       uint32 t Channel;
134
       uint32 t Rank;
135
136
137 ⊨
       uint32 t SamplingTime;
138
139
140
141
142
143
144
145
146
       uint32 t Offset;
     }ADC ChannelConfTypeDef;
```

```
/*!< Specifies the channel to configure into ADC regular group.
This parameter can be a value of @ref ADC_channels */

/*!< Specifies the rank in the regular group sequencer.
This parameter must be a number between Min_Data = 1 and Max_Data = 16 */

/*!< Sampling time value to be set for the selected channel.
Unit: ADC clock cycles
Conversion time is the addition of sampling time and processing time (12 ADC clock cycles at ADC resolution 12 bits, 11 cycles at 10 bits, 9 cycles at 8 bits, 7 cycles at 6 bits).
This parameter can be a value of @ref ADC_sampling_times
Caution: This parameter updates the parameter property of the channel, that can be used into regular and/or injected groups.

If this same channel has been previously configured in the other group (regular/injected), it will be updated to last setting.

Note: In case of usage of internal measurement channels (Vrefint/Vbat/TempSensor),
sampling time constraints must be respected (sampling time can be adjusted in function of ADC clock frequency and sampling time setting)

Refer to device datasheet for timings values, parameters TS_vrefint, TS_temp (values rough order: 4us min). */

/*!< Reserved for future use, can be set to 0 */
```



## ADC\_AnalogWDGConfTypeDef :analog watchdog 설정구조체



# ADC\_HandleTypeDef: 핸들 설정구조체

```
206 typedef struct
207 | {
208
      ADC TypeDef
                                     *Instance;
                                                                    /*!< Register base address */</pre>
209
210
      ADC InitTypeDef
                                     Init;
                                                                    /*! < ADC required parameters */
211
      IO uint32 t
212
                                     NbrOfCurrentConversionRank; /*! < ADC number of current conversion rank */
213
      DMA HandleTypeDef
214
                                     *DMA Handle;
                                                                    /*! < Pointer DMA Handler */
215
216
      HAL LockTypeDef
                                                                    /*! < ADC locking object */
                                     Lock;
217
218
      IO uint32 t
                                                                    /*! < ADC communication state */
                                     State;
219
220
        IO uint32 t
                                     ErrorCode;
                                                                    /*!< ADC Error code */
221 } ADC Handle Type Def;
```

# ADC 구동용 HAL 함수

### ❖ 1) 초기화(Initialization) 및 초기화 해제(de-initialization)용 함수

- HAL\_ADC\_Init(), HAL\_ADC\_DeInit()
  - - ADC의 초기화, 초기화 해제
- HAL\_ADC\_MspInit(), HAL\_ADC\_MspDeInit()
  - - ADC Msp의 초기화, 초기화 해제

### ❖ 2) 입출력용 함수·

- > HAL ADC Start()
  - -ADC의 레귤러 그룹의 동작을 시작한다
- HAL\_ADC\_Stop()
  - - ADC의 레귤러 그룹의 동작을 정지한다.
- HAL\_ADC\_PollForConversion()
  - ADC의 레귤러 그룹의 변환이 완료될 때 까지 기다린다.
- · HAL\_ADC\_Start\_IT()
  - ADC의 레귤러 그룹의 동작을 시작하고 관련 인터럽트를 인에이블시킨다.
- · HAL\_ADC\_Stop\_IT()
  - ADC의 레귤러 그룹의 동작을 정지하고 관련 인터럽트를 정지시킨다.
- · HAL\_ADC\_Start\_DMA()
  - ADC의 레귤러 그룹의 동작을 시작하고 관련 DMA를 사용한다.
- · HAL\_ADC\_Stop\_DMA()
  - ADC의 레귤러 그룹의 동작을 정지하고 관련 DMA를 중지한다

- ► HAL ADC GetValue()
  - 레귤러 그룹의 ADC 변환 결과 값을 반환
- ➤ · HAL\_ADC\_IRQHandler()
  - - ADC 관련 인터럽트의 핸들러
- · HAL\_ADC\_Stop\_IT()
  - ADC의 레귤러 그룹의 동작을 정지하고 관련 인터럽트를 정지시킨다.
- HAL\_ADC\_Start\_DMA()
  - ADC의 레귤러 그룹의 동작을 시작하고 관련 DMA를 사용한다.
- · HAL\_ADC\_Stop\_DMA()
  - - ADC의 레귤러 그룹의 동작을 정지하고 관련 DMA를 중지한다
- ➤ · HAL\_ADC\_GetValue()
  - - 레귤러 그룹의 ADC 변환 결과 값을 반환
- · HAL\_ADC\_IRQHandler()
  - - ADC 관련 인터럽트의 핸들러

### ❖ 3) 주변장치 제어 함수

- ➤ HAL\_ADC\_ConfigChannel()
  - ADC의 레귤러 그룹의 채널의 동작조건을 설정
- ➤ HAL\_ADC\_AnalogWDGConfig()
  - Analog watchdog의 동작조건을 설정

### ❖ 4) 주변장치 상태 함수

- ▶ 동작중인 ADC의 상태를 확인할 수 있는 함수는 다음과 같다.
- HAL\_ADC\_GetState()
  - ADC가 변환중인지, 변환이 완료되었는지 등의 상태값을 읽어온다.
- HAL\_ADC\_GetError()
  - ADC의 에러 코드를 읽어온다.

### ❖ 5) ADCEx 관련 함수

- ➤ HAL\_ADCEx\_Calibration\_Start()
  - ADC의 자동 Calibration을 실행,ADC가 비활성화된 상태에서 사용. 즉, HAL\_ADC\_Start() 함수의 실행 이전이나, HAL\_ADC\_Stop() 함수의 실행 이후에 사용하여야 한다.

### ❖ 6) 콜백 함수 (Callback function)

- ≥ 콜백 함수는 다음과 같으며 이들은 반드시 사용자 프로그램에서 작성.
- ➤ HAL\_ADC\_ErrorCallback()
- ▶ HAL\_ADC\_LevelOutOfWindowCallback() (analog watchdog 콜백)
- HAL\_ADC\_ConvCpltCallback()
- ➤ HAL\_ADC\_ConvHalfCpltCallback
- HAL\_ADCEx\_InjectedConvCpltCallback()

## 구동용 함수의 사용 방법

### ❖ 1) ADC 관련 파라미터의 설정(CubeMX에서 생성)

- ▶ ADC 인터페이스를 설정한다.
- ▶ ADC 핀을 설정한다.
- ▶ \_\_HAL\_RCC\_GPIOx\_CLK\_ENABLE()를 사용하여 ADC GPIO₅ 클럭을 활성화
- ▶ HAL\_GPIO\_Init()를 사용하여 ADC 핀들을 analog 모드로 설정
- ▶ ADC 인터럽트를 사용하는 경우는 다음을 설정한다.
- ▶ HAL\_NVIC\_EnableIRQ(ADCx\_IRQn)를 사용하여 ADC의 NVIC를 설정
- ▶ ADC 인터럽트 핸들러 함수인 HAL\_ADC\_IRQHandler()를 ADCx\_IRQHandler()에 상응되는 ADC 인터럽트에 사용
- DMA를 사용하는 경우는 다음을 설정한다.
- HAL\_DMA\_Init()를 사용하여 DMA(DMA 채널, 일반 또는 순환)를 설정
- ▶ HAL\_NVIC\_EnableIRQ(DMAx\_Channelx\_IRQn)를 사용하여 DMA의 NVIC 설정
- ▶ ADC 인터럽트 핸들러 함수인 HAL\_ADC\_IRQHandler()를 DMAx\_Channelx\_IRQHandler()에 상응되는 DMA 인터럽 트에 사용

# ❖2) ADC, regular/injected, channel 파라미터의 설정

- ▶ HAL\_ADC\_Init()을 사용하여 ADC 파라미터와 레귤러 그룹의 파라미터를 설 정
- ➤ HAL\_ADC\_ConfigChannel()을 사용하여 채널을 설정
- ➤ HAL\_ADCEx\_InjectedConfigChannel()을 사용하여 인젝티드 그룹의 파라미터 및 채널들을 설정
- ► HAL\_ADC\_AnalogWDGConfig()을 사용하여 아날로그 워치독 파라미터를 설 정
- ▶ HAL\_ADCEx\_MultiModeConfigChannel()을 사용하여 ADC의 멀티모드를 사용

#### ❖ 3) ADC 변환 수행

- ▶ HAL\_ADCEx\_Calibration\_Start()을 사용하여 자동적으로 ADC calibration을 수행.
- ▶ Polling, Interruption, DMA의 모드를 사용하기 위해 ADC 드라이버를 사용.
- ▶ 3-1) Polling 방식의 경우
  - ADC 주변장치를 활성화하고 HAL\_ADC\_Start()를 사용하여 변환을 시작.
  - 레귤러 HAL\_ADC\_PollForConversion() /인젝티드 그룹 : HAL\_ADCEx\_InjectedPollForConversion() 을 사용하여 ADC 변환 이 완료될 때 까지 대기
  - HAL\_ADC\_GetValue() (인젝티드 그룹 : HAL\_ADCEx\_InjectedGetValue() )을 사용하여 변환 결과 값을 가져온다.
  - HAL\_ADC\_Stop()을 사용하여 변환을 멈추고 ADC 주변장치를 비활성화 한다.
- ▶ 3-2) Interruption 방식의 경우
  - HAL\_ADC\_Start\_IT()을 사용하여 ADC 주변장치를 활성화하고 변환을 시작한다.
  - 레귤러그룹 HAL\_ADC\_ConvCpltCallback() /인젝티드 그룹 : HAL\_ADCEx\_InjectedConvCpltCallback())으로ADC 변환 완료를 대기
  - 레귤러그룹 HAL\_ADC\_GetValue() /인젝티드 그룹 : HAL\_ADCEx\_InjectedGetValue() )을 사용하여 변환 결과 값을 획득
  - HAL\_ADC\_Stop\_IT()을 사용하여 변환을 정지하고 ADC 주변장치를 비활성화.

#### ❖ 3-3) DMA 방식의 경우

- ▶ HAL\_ADC\_Start\_DMA()을 사용하여 ADC 주변창지를 활성화하고 변환을 시작
- ▶ HAL\_ADC\_ConvCpltCallback() (인젝티드 그룹 : HAL\_ADCEx\_InjectedConvCpltCallback())을 사용하여 ADC 변환 완료를 대기
- ▶ 변환 결과는 DMA의 도착지점의 주소 값으로 전달
- ▶ HAL\_ADC\_Stop\_DMA()을 사용하여 변환을 정지하고 ADC 주변장치를 비활성화

#### ❖ 3-4) DMA : ADC 멀티모드의 경우

- ▶ HAL\_ADC\_Start()을 사용하여 ADC 주변장치(slave)를 활성화하고 변환을 시작한다.
- ▶ HAL\_ADCEx\_MultiModeStart\_DMA()을 사용하여 ADC 주변장치(master)를 활성화하고 변환을 시작
- ▶ HAL\_ADC\_ConvCpltCallback() 또는 HAL\_ADC\_ConvHalfCpltCallback()을 사용하여 ADC 변환을 대기
- ▶ 변환 결과 값이 자동적으로 DMA 도착 주소 값으로 전달된다.
- ▶ HAL\_ADCEx\_MultiModeStop\_DMA()을 사용하여 ADC 주변장치(master)를 비활성화하고 변환을 정지
- ▶ HAL\_ADC\_Stop\_IT()을 사용하여 ADC 주변장치(slave)를 비활성화하고 변환을 정지

# 주요 함수의 상세 설명

### ADC 구동용 함수

# ❖ 1) 초기화(Initialization) 및 초기화 해제(de-initialization)용 함

- ➤ HAL\_ADC\_Init (ADC\_HandleTypeDef \* hadc)
  - 함수설명
    - 파라미터 hadc의 설정값에 따라 ADC와 Regular 그룹을 초기화한다.
  - 파라미터
    - hadc : ADC handle
  - 반환 값
    - HAL status
- ➤ HAL\_ADC\_DeInit (ADC\_HandleTypeDef \* hadc)
  - 함수 설명
    - ADC MSP와 ADC 주변장치를 해제한다.
  - 파라미터
    - hadc : ADC handle
  - 반환 값
    - HAL status

## \*HAL\_ADC\_Start (ADC\_HandleTypeDef \* hadc )

- ▶ 함수 설명
  - ADC를 활성화하고 레귤러 그룹의 변환을 시작한다.
- ▶파라미터
  - hadc : ADC handle
- ▶ 반환 값
  - HAL status

### \*HAL\_ADC\_Stop (ADC\_HandleTypeDef \* hadc )

- ▶ 함수 설명
  - ADC를 비활성화하고 변환을 정지한다.
- > 파라미터
  - hadc : ADC handle
- ▶ 반환 값
  - HAL status

- \* HAL\_ADC\_PollForConversion (ADC\_HandleTypeDef \* hadc, uint32\_tTimeout)
  - ▶ 함수 설명
    - 레귤러 그룹의 변환이 완료될 때까지 기다린다.
  - ▶ 파라미터
    - hadc : ADC handle
    - Timeout : 타임 아웃 시간(단위는 msec)
  - ▶ 반환 값
    - HAL status

#### \* HAL\_ADC\_Start\_IT ( ADC\_HandleTypeDef \* hadc )

- ▶ 함수 설명
  - ADC를 활성화하고 레귤러 그룹의 변환을 시작한다. 그리고 관련 인터럽트를 인에이블시킨다.
- ▶ 파라미터
  - hadc : ADC handle
- ▶ 반환 값
  - 없음

#### \* HAL\_ADC\_Stop\_IT (ADC\_HandleTypeDef \* hadc)

- ▶ 함수 설명
  - ADC를 비활성화하고 레귤러 그룹의 변환을 정지한다. 그리고 관련 인터럽트를 디스에이블시킨다.
- ▶ 파라미터
  - hadc : ADC handle
- ▶ 반환 값
  - 없음

#### \* HAL\_ADC\_Start\_DMA (ADC\_HandleTypeDef \* hadc, uint32\_t\* pData, uint32\_t Length)

- ▶ 함수설명
  - ADC를 활성화하고 레귤러 그룹의 변환을 시작한다. 그리고 DMA를 인에이블하고 변환 결과를 DMA를 통해 전달한다.
- ▶ 파라미터
  - hadc : ADC handle
  - pData : 해당 데이터
  - Length : 데이터 크기
- ▶ 반환 값
  - 없음
- \* HAL\_ADC\_Stop\_DMA (ADC\_HandleTypeDef \* hadc)
  - ▶ 함수설명
    - ADC를 비활성화하고 레귤러 그룹의 변환을 정지한다. 그리고 DMA를 디스에이블한다.
  - ▶ 파라미터
    - hadc : ADC handle
  - ▶ 반환 값
    - 없음

- \*HAL\_ADC\_GetValue (ADC\_HandleTypeDef \* hadc )
  - ▶ 함수 설명
    - - 레귤러 그룹의 ADC 변환 결과 값을 읽어온다.
  - > 파라미터
    - hadc : ADC handle
  - ▶ 반환 값
    - - ADC 변환 결과 값
- \*HAL\_ADC\_IRQHandler (ADC\_HandleTypeDef \* hadc )
  - ▶ 함수 설명
    - ADC 인터럽트의 처리를 위한 인터럽트 핸들러 함수
  - ▶ 파라미터
    - hadc : ADC handle
  - ▶ 반환 값
    - 없음

### \* HAL\_ADC\_ConvCpltCallback (ADC\_HandleTypeDef \* hadc )

- ▶ 함수설명
  - - DC가 Non blocking 모드로 동작할 경우 변환이 완료되면 호출되는 callback 함수
- ▶ 파라미터
  - hadc : ADC handle
- ▶ 반환 값
  - 없음

## 4) 주변장치 상태 함수

- \*HAL\_ADC\_GetState(ADC\_HandleTypeDef \* hadc)
  - ▶ 함수 설명
    - ADC의 동작상태 값을 반환한다.
  - > 파라미터
    - hadc : ADC handle
  - ▶ 반환 값
    - HAL state
- \*HAL\_ADC\_GetError (ADC\_HandleTypeDef \* hadc )
  - ▶ 함수 설명
    - ADC의 에러 상태를 반환한다.
  - ▶파라미터
    - hadc : ADC handle
  - ▶ 반환 값
    - ADC 에러 코드

# ADC 구동용 매크로(macro) 및 정의(define)

### ❖ ADC 변환 그룹

- ➤ ADC\_REGULAR\_GROUP
- ➤ ADC\_INJECTED\_GROUP
- ➤ ADC\_REGULAR\_INJECTED\_GROUP

#### ❖ ADC 에러 코드

- ➤ HAL\_ADC\_ERROR\_NONE
- > HAL\_ADC\_ERROR\_INTERNAL
- ➤ HAL\_ADC\_ERROR\_OVR
- ➤ HAL\_ADC\_ERROR\_DMA

### ❖ ADC 매크로

- > HAL ADC ENABLE
- > HAL ADC DISABLE
- HAL\_ADC\_ENABLE\_IT
- > \_\_HAL\_ADC\_DISABLE\_IT
- \_\_HAL\_ADC\_GET\_IT\_SOURCE
- \_\_HAL\_ADC\_GET\_FLAG
- HAL\_ADC\_CLEAR\_FLAG
- \_\_HAL\_ADC\_RESET\_HANDLE\_STATE

# 12-bit ADC characteristics

Ds8626

$$R_{AIN} = \frac{(k-0.5)}{f_{ADC} \times C_{ADC} \times ln(2^{N+2})} - R_{ADC}$$

Table 68. ADC accuracy at  $f_{ADC}$  = 30 MHz

| Symbol | Parameter                    | Test conditions                                                                                            | Тур  | Max <sup>(1)</sup> | Unit |
|--------|------------------------------|------------------------------------------------------------------------------------------------------------|------|--------------------|------|
| ET     | Total unadjusted error       | $f_{PCLK2}$ = 60 MHz,<br>$f_{ADC}$ = 30 MHz, $R_{AIN}$ < 10 kΩ,<br>$V_{DDA}$ = 1.8 <sup>(2)</sup> to 3.6 V | ±2   | ±5                 |      |
| EO     | Offset error                 |                                                                                                            | ±1.5 | ±2.5               |      |
| EG     | Gain error                   |                                                                                                            | ±1.5 | ±3                 | LSB  |
| ED     | Differential linearity error |                                                                                                            | ±1   | ±2                 |      |
| EL     | Integral linearity error     |                                                                                                            | ±1.5 | ±3                 |      |



Figure 49. ADC accuracy characteristics

- 1. See also Table 68.
- Example of an actual transfer curve.
- Ideal transfer curve.
- 4. End point correlation line.
- E<sub>T</sub> = Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves.
   EO = Offset Error: deviation between the first actual transition and the first ideal one.
   EG = Gain Error: deviation between the last ideal transition and the last actual one.

  - ED = Differential Linearity Error: maximum deviation between actual steps and the ideal one.
    EL = Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line.



Figure 50. Typical connection diagram using the ADC

- Refer to Table 67 for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>.
- C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 5 pF). A high C<sub>parasitic</sub> value downgrades conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.



Figure 51. Power supply and reference decoupling (V<sub>REF+</sub> not connected to V<sub>DDA</sub>)

<sup>1.</sup>  $V_{REF+}$  and  $V_{REF-}$  inputs are both available on UFBGA176.  $V_{REF+}$  is also available on LQFP100, LQFP144, and LQFP176. When  $V_{REF+}$  and  $V_{REF-}$  are not available, they are internally connected to  $V_{DDA}$  and  $V_{SSA}$ .



V<sub>REF+</sub> and V<sub>REF-</sub> inputs are both available on UFBGA176. V<sub>REF+</sub> is also available on LQFP100, LQFP144, and LQFP176. When V<sub>REF+</sub> and V<sub>REF-</sub> are not available, they are internally connected to V<sub>DDA</sub> and V<sub>SSA</sub>.

# Temperature sensor characteristics

 Table 69. Temperature sensor characteristics

| Symbol                             | Parameter                                                      | Min | Тур  | Max | Unit  |
|------------------------------------|----------------------------------------------------------------|-----|------|-----|-------|
| T <sub>L</sub> <sup>(1)</sup>      | V <sub>SENSE</sub> linearity with temperature                  | -   | ±1   | ±2  | °C    |
| Avg_Slope <sup>(1)</sup>           | Average slope                                                  | -   | 2.5  |     | mV/°C |
| V <sub>25</sub> <sup>(1)</sup>     | Voltage at 25 °C                                               | -   | 0.76 |     | V     |
| t <sub>START</sub> (2)             | Startup time                                                   | -   | 6    | 10  | μs    |
| T <sub>S_temp</sub> <sup>(2)</sup> | ADC sampling time when reading the temperature (1 °C accuracy) | 10  | -    | -   | μs    |

- 1. Guaranteed by characterization.
- 2. Guaranteed by design.



Table 70. Temperature sensor calibration values

| Symbol  | Parameter                                                                  | Memory address            |
|---------|----------------------------------------------------------------------------|---------------------------|
| TS_CAL1 | TS ADC raw data acquired at temperature of 30 °C, V <sub>DDA</sub> =3.3 V  | 0x1FFF 7A2C - 0x1FFF 7A2D |
| TS_CAL2 | TS ADC raw data acquired at temperature of 110 °C, V <sub>DDA</sub> =3.3 V | 0x1FFF 7A2E - 0x1FFF 7A2F |

# VBAT monitoring characteristics

Table 71.  $V_{\text{BAT}}$  monitoring characteristics

| Symbol                                | Parameter                                                         | Min | Тур | Max | Unit |
|---------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
| R                                     | Resistor bridge for V <sub>BAT</sub>                              | -   | 50  | -   | KΩ   |
| Q                                     | Ratio on V <sub>BAT</sub> measurement                             | -   | 2   | -   |      |
| Er <sup>(1)</sup>                     | Error on Q                                                        | -1  | -   | +1  | %    |
| T <sub>S_vbat</sub> <sup>(2)(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub> 1 mV accuracy | 5   | -   | -   | μs   |

<sup>1.</sup> Guaranteed by design.

<sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations.

# Embedded reference voltage

Table 72. Embedded internal reference voltage

| Symbol                                | Parameter                                                     | Conditions                        | Min  | Тур  | Max  | Unit   |
|---------------------------------------|---------------------------------------------------------------|-----------------------------------|------|------|------|--------|
| V <sub>REFINT</sub>                   | Internal reference voltage                                    | -40 °C < T <sub>A</sub> < +105 °C | 1.18 | 1.21 | 1.24 | V      |
| T <sub>S_vrefint</sub> <sup>(1)</sup> | ADC sampling time when reading the internal reference voltage | -                                 | 10   | -    | -    | μs     |
| V <sub>RERINT_s</sub> <sup>(2)</sup>  | Internal reference voltage spread over the temperature range  | V <sub>DD</sub> = 3 V             | -    | 3    | 5    | mV     |
| T <sub>Coeff</sub> <sup>(2)</sup>     | Temperature coefficient                                       | -                                 | -    | 30   | 50   | ppm/°C |
| t <sub>START</sub> (2)                | Startup time                                                  | -                                 | -    | 6    | 10   | μs     |

<sup>1.</sup> Shortest sampling time can be determined in the application by multiple iterations.

Table 73. Internal reference voltage calibration values

| Symbol                 | Parameter                                                          | Memory address            |
|------------------------|--------------------------------------------------------------------|---------------------------|
| V <sub>REFIN_CAL</sub> | Raw data acquired at temperature of 30 °C, V <sub>DDA</sub> =3.3 V | 0x1FFF 7A2A - 0x1FFF 7A2B |

<sup>2.</sup> Guaranteed by design.

## **ADC** interrupts

- An interrupt can be produced on the end of conversion for regular and injected groups, when the analog watchdog status bit is set and when the overrun status bit is set. Separate interrupt enable bits are available for flexibility.
- \* Two other flags are present in the ADC\_SR register, but there is no interrupt associated with them:
  - ➤ JSTRT (Start of conversion for channels of an injected group)
  - ➤ STRT (Start of conversion for channels of a regular group)

Table 70. ADC interrupts

| Interrupt event                        | Event flag | Enable control bit |
|----------------------------------------|------------|--------------------|
| End of conversion of a regular group   | EOC        | EOCIE              |
| End of conversion of an injected group | JEOC       | JEOCIE             |
| Analog watchdog status bit is set      | AWD        | AWDIE              |
| Overrun                                | OVR        | OVRIE              |

# Register 82



## List of abbreviations for registers

- read/write (rw): Software can read and write to these bits.
- read-only (r): Software can only read these bits.
- write-only (w): Software can only write to this bit. Reading the bit returns the reset value.
- \* read/clear (rc\_w1): Software can read as well as clear this bit by writing 1. Writing '0' has no effect on the bit value.
- \* read/clear (rc\_w0): Software can read as well as clear this bit by writing 0. Writing '1' has no effect on the bit value.
- \* read/clear by read (rc\_r): Software can read this bit. Reading this bit automatically clears it to '0'. Writing '0' has no effect on the bit value.
- \* read/set (rs): Software can read as well as set this bit. Writing '0' has no effect on the bit value.
- \* read-only write trigger (rt\_w): Software can read this bit. Writing '0' or '1' triggers an event but has no effect on the bit value.
- toggle (t): Software can only toggle this bit by writing '1'. Writing '0' has no effect.
- Reserved (Res.): Reserved bit, must be kept at reset value.

## **Glossary**

- The CPU core integrates two debug ports:
  - ➤ JTAG debug port (JTAG-DP) provides a 5-pin standard interface based on the Joint Test Action Group (JTAG) protocol.
  - ➤ SWD debug port (SWD-DP) provides a 2-pin (clock and data) interface based on the Serial Wire Debug (SWD) protocol.
    - For both the JTAG and SWD protocols, please refer to the Cortex®-M4 with FPU Technical Reference Manual
- Word: data/instruction of 32-bit length.
- Half word: data/instruction of 16-bit length.
- Byte: data of 8-bit length.
- Double word: data of 64-bit length.
- IAP (in-application programming): IAP is the ability to reprogram the Flash memory of a microcontroller while the user program is running.
- ICP (in-circuit programming): ICP is the ability to program the Flash memory of a microcontroller using the JTAG protocol, the SWD protocol or the bootloader while the device is mounted on the user application board.
- I-Code: this bus connects the Instruction bus of the CPU core to the Flash instruction interface. Prefetch is performed on this bus.
- D-Code: this bus connects the D-Code bus (literal load and debug access) of the CPU to the Flash data interface.
- Option bytes: product configuration bits stored in the Flash memory.
- OBL: option byte loader.
- AHB: advanced high-performance bus.
- CPU: refers to the Cortex®-M4 with FPU core.



## **ADC** register map

Table 71. ADC global register map

| Offset        | Register         |
|---------------|------------------|
| 0x000 - 0x04C | ADC1             |
| 0x050 - 0x0FC | Reserved         |
| 0x100 - 0x14C | ADC2             |
| 0x118 - 0x1FC | Reserved         |
| 0x200 - 0x24C | ADC3             |
| 0x250 - 0x2FC | Reserved         |
| 0x300 - 0x308 | Common registers |

#### Table 72. ADC register map and reset values for each ADC

| Offset | Register    | 31                   | 30 | 29         | 28  | 27 | 26    | 25       | 24   | 23                   | 22       | 21          | 20 | 19   | 18         | 17         | 16  | 15   | 14           | 13    | 12 | 7      | 10    | 6   | 8    | 7  | 9     | 5     | 4      | 3       | 2      | -     | 0     |
|--------|-------------|----------------------|----|------------|-----|----|-------|----------|------|----------------------|----------|-------------|----|------|------------|------------|-----|------|--------------|-------|----|--------|-------|-----|------|----|-------|-------|--------|---------|--------|-------|-------|
| 0x00   | ADC_SR      | _                    |    |            |     |    |       |          |      |                      |          |             | F  | Rese | rve        | d          |     |      |              |       |    |        |       |     |      |    |       | o OVR | o STRT | o JSTRT | o JEOC | o EOC | o AWD |
| 0x04   | ADC_CR1     |                      | Re | ser\       | /ed |    | OVRIE | RESC1-01 |      |                      | JAWDEN   |             | F  | Rese | rve        | d          |     | NU   | DISC<br>M [2 |       | ,  | DISCEN | JAUTO | A   | SCAN |    | AWDIE | EOCIE | ,      |         | ОСН    | [4:0  |       |
|        | Reset value |                      |    |            |     |    | 0     | 0        | 0    | 0                    | 0        |             |    |      |            |            |     | 0    | 0            | 0     | 0  | 0      | 0     | 0   | 0    | 0  | 0     | 0     | 0      | 0       | 0      | 0     | 0     |
| 0x08   | ADC_CR2     | Re<br>se<br>rv<br>ed |    | EXTENI1-01 |     | EX | TSE   | EL [3    | 3:0] | Re<br>se<br>rv<br>ed | JSWSTART | IEXTENI1-01 |    | J    | EX1<br>[3: | ΓSE<br>:0] | L   | F    | Rese         | erve  | d  | ALIGN  | EOCS  | SOO | DMA  |    | F     | Rese  | erve   | d       |        | CONT  | ADON  |
|        | Reset value |                      | 0  | 0          | 0   | 0  | 0     | 0        | 0    |                      | 0        | 0           | 0  | 0    | 0          | 0          | 0   |      |              |       |    | 0      | 0     |     | 0    |    |       |       |        |         |        | 0     | 0     |
| 0.00   | ADC_SMPR1   |                      |    |            |     |    |       |          |      |                      |          |             |    | S    | amp        | ole t      | ime | bits | SM           | IPx_  | х  |        |       |     |      |    |       |       |        |         |        |       | -     |
| 0x0C   | Reset value | 0                    | 0  | 0          | 0   | 0  | 0     | 0        | 0    | 0                    | 0        | 0           | 0  | 0    | 0          | 0          | 0   | 0    | 0            | 0     | 0  | 0      | 0     | 0   | 0    | 0  | 0     | 0     | 0      | 0       | 0      | 0     | 0     |
| 040    | ADC_SMPR2   |                      | -  |            |     |    |       |          |      |                      |          |             |    | S    | amp        | ole t      | ime | bits | SM           | IPx_  | X  |        |       |     |      |    | -     |       |        | -       |        |       |       |
| 0x10   | Reset value | 0                    | 0  | 0          | 0   | 0  | 0     | 0        | 0    | 0                    | 0        | 0           | 0  | 0    | 0          | 0          | 0   | 0    | 0            | 0     | 0  | 0      | 0     | 0   | 0    | 0  | 0     | 0     | 0      | 0       | 0      | 0     | 0     |
| 0x14   | ADC_JOFR1   |                      | -  | -          |     |    |       |          |      |                      | 2000     | rve         | ٦  |      |            |            |     |      |              |       |    |        |       |     |      | OF | FSE   | T1[   | 11:0   | ]       |        |       |       |
| 0.814  | Reset value |                      |    |            |     |    |       |          |      |                      | ese      | rve         | u  |      |            |            |     |      |              |       |    | 0      | 0     | 0   | 0    | 0  | 0     | 0     | 0      | 0       | 0      | 0     | 0     |
| 0x18   | ADC_JOFR2   |                      |    |            |     |    |       |          |      | B                    | 2000     | rve         | 4  |      |            |            |     |      |              |       |    |        |       |     | ·    | OF | FSE   | T2[   | 11:0   | )]      |        |       |       |
| 0.10   | Reset value |                      |    |            |     |    |       |          |      | - 1                  | (636     | IVE         | u  |      |            |            |     |      |              |       |    | 0      | 0     | 0   | 0    | 0  | 0     | 0     | 0      | 0       | 0      | 0     | 0     |
| 0x1C   | ADC_JOFR3   |                      |    |            |     |    |       |          |      | _                    | 2000     | rve         | 4  |      |            |            |     |      |              |       |    |        |       |     | J    | OF | FSE   | T3[   | 11:0   | ]       |        |       |       |
| l oxic | Reset value |                      |    |            |     |    |       |          |      | - '                  | (636     | IVE         | u  |      |            |            |     |      |              |       |    | 0      | 0     | 0   | 0    | 0  | 0     | 0     | 0      | 0       | 0      | 0     | 0     |
| 0x20   | ADC_JOFR4   |                      |    |            |     |    |       |          |      | _                    | 0000     | rve         | 4  |      |            |            |     |      |              |       |    |        |       |     |      | OF | FSE   | T4[   | 11:0   | ]       |        |       |       |
| 0.00   | Reset value |                      |    |            |     |    |       |          |      |                      | CESE     | ive         | u  |      |            |            |     |      |              |       |    | 0      | 0     | 0   | 0    | 0  | 0     | 0     | 0      | 0       | 0      | 0     | 0     |
| 0x24   | ADC_HTR     |                      |    |            |     |    |       |          |      | _                    | 0000     | rve         | 4  |      |            |            |     |      |              |       |    |        |       |     |      |    | HT[   | 11:0  | ]      |         |        |       |       |
| 0,24   | Reset value |                      |    |            |     |    |       |          |      | - 15                 | (636     | IVE         | u  |      |            |            |     |      |              |       |    | 1      | 1     | 1   | 1    | 1  | 1     | 1     | 1      | 1       | 1      | 1     | 1     |
| 0x28   | ADC_LTR     |                      |    | Reserved   |     |    |       |          |      |                      |          |             |    |      |            |            |     |      | LT[1         | 11:0] | İ  |        |       |     |      |    |       |       |        |         |        |       |       |
| 0,20   | Reset value |                      |    |            |     |    |       |          |      | - 1                  |          | ., ve       | и  |      |            |            |     |      |              |       |    | 0      | 0     | 0   | 0    | 0  | 0     | 0     | 0      | 0       | 0      | 0     | 0     |

|        |             |                   | ~  | ٠. |      |       | _   |      | 912 | ,       |       | ıuı  | Ja   | ıια  |      |               |      | an       | 100   |       | <b>-</b> | cu   | JII. |              |      |       |     |        |      |      |      |       |     |
|--------|-------------|-------------------|----|----|------|-------|-----|------|-----|---------|-------|------|------|------|------|---------------|------|----------|-------|-------|----------|------|------|--------------|------|-------|-----|--------|------|------|------|-------|-----|
| Offset | Register    | 31                | 30 | 29 | 28   | 27    | 26  | 25   | 24  | 23      | 22    | 21   | 20   | 19   | 18   | 17            | 16   | 15       | 14    | 13    | 12       | 11   | 10   | 6            | 8    | 7     | 9   | 2      | 4    | က    | 2    | -     | 0   |
|        | ADC_SQR1    |                   |    | _  |      |       |     |      |     |         | L[3   | :0]  |      |      |      |               |      | F        | Regi  | ular  | cha      | nne  | l se | que          | nce  | SQ    | x_x | bits   |      |      |      |       |     |
| 0x2C   | Reset value |                   |    | R  | lese | rved  | ı   |      | f   | 0       | 0     | 0    | 0    | 0    | 0    | 0             | 0    | 0        | 0     | 0     | 0        | 0    | 0    | 0            | 0    | 0     | 0   | 0      | 0    | 0    | 0    | 0     | 0   |
|        | ADC_SQR2    | b                 |    |    |      |       |     |      |     |         |       |      | F    | Reg  | ular | cha           | nne  | l se     | que   | nce   | SQ       | x_x  | bits | _            |      |       |     |        |      |      |      |       |     |
| 0x30   | Reset value | Reserve           | İ  | 0  | 0    | 0     | 0   | 0    | 0   | 0       | 0     | 0    | 0    | 0    | 0    | 0             | 0    | 0        | 0     | 0     | 0        | 0    | 0    | 0            | 0    | 0     | 0   | 0      | 0    | 0    | 0    | 0     | 0   |
|        | ADC_SQR3    | ed                |    |    |      |       |     |      |     |         |       |      | F    | Reg  | ular | cha           | nne  | l se     | que   | nce   | SQ       | x_x  | bits |              |      |       |     |        |      |      |      |       |     |
| 0x34   | Reset value | Reserved Reserved | İ  | 0  | 0    | 0     | 0   | 0    | 0   | 0       | 0     | 0    | 0    | 0    | 0    | 0             | 0    | 0        | 0     | 0     | 0        | 0    | 0    | 0            | 0    | 0     | 0   | 0      | 0    | 0    | 0    | 0     | 0   |
| 0x38   | ADC_JSQR    |                   |    |    |      | 2000  |     | ا    |     |         |       | JL[1 | 1:0] |      |      |               |      | Ir       | iject | ted ( | cha      | nnel | sec  | uer          | nce  | JSC   | )x_ | ( bits | S    |      |      |       |     |
| UX38   | Reset value |                   |    |    | -    | Rese  | rve | a    |     |         | Ť     | 0    | 0    | 0    | 0    | 0             | 0    | 0        | 0     | 0     | 0        | 0    | 0    | 0            | 0    | 0     | 0   | 0      | 0    | 0    | 0    | 0     | 0   |
| 0x3C   | ADC_JDR1    |                   |    |    |      |       |     | ь    | ese | n       | J     | -    |      |      |      |               |      |          |       |       |          |      |      | JD           | ATA  | [15   | [0] |        |      |      |      |       |     |
| UXSC   | Reset value |                   |    |    |      |       |     | K    | ese | rvec    | ı     |      |      |      |      |               | Ì    | 0        | 0     | 0     | 0        | 0    | 0    | 0            | 0    | 0     | 0   | 0      | 0    | 0    | 0    | 0     | 0   |
| 0x40   | ADC_JDR2    |                   |    |    |      |       |     | ь    | ese | n/o/    | 1     |      |      |      |      |               |      |          |       |       |          |      |      | JD           | ATA  | [15   | :0] |        |      |      |      |       |     |
| 0.40   | Reset value |                   |    |    |      |       |     | IX   | ese | ive     |       |      |      |      |      |               | Ī    | 0        | 0     | 0     | 0        | 0    | 0    | 0            | 0    | 0     | 0   | 0      | 0    | 0    | 0    | 0     | 0   |
| 0x44   | ADC_JDR3    |                   |    |    |      |       |     | R    | ese | rve.    | 1     |      |      |      |      |               |      |          |       |       |          |      |      | JD           | ATA  | [15   | :0] | •      |      |      |      |       |     |
| 0,44   | Reset value |                   |    |    |      |       |     | 11   | CSC | IVE     | 4     |      |      |      |      |               | Ī    | 0        | 0     | 0     | 0        | 0    | 0    |              | 0    | 0     | 0   | 0      | 0    | 0    | 0    | 0     | 0   |
| 0x48   | ADC_JDR4    |                   |    |    |      |       |     | R    | ese | rveo    | 4     |      |      |      |      |               |      |          |       |       |          |      |      |              | ATA  |       | :0] |        |      |      |      |       |     |
| OX 10  | Reset value |                   |    |    |      |       |     |      |     |         |       |      |      |      |      |               |      | 0        | 0     | 0     | 0        | 0    | -    |              | 0    | 0     | 0   | 0      | 0    | 0    | 0    | 0     | 0   |
| 0x4C   | ADC_DR      |                   |    |    |      |       |     | R    | ese | rved    | 4     |      |      |      |      |               |      |          |       |       |          |      |      |              | ar D |       | [15 |        |      |      |      |       |     |
|        | Reset value |                   |    |    |      |       |     |      |     |         |       |      |      |      |      |               |      | 0        | 0     | 0     | 0        | 0    | 0    | 0            | 0    | 0     | 0   | 0      | 0    | 0    | 0    | 0     | 0   |
| 0x00   | ADC_CSR     |                   |    |    | _    | Rese  |     | لم   |     |         |       | OVF  | STR. | JSTR | JEO( | EOC           | AWE  | Reserved |       | OVF   | STR      | JSTR | JEO  | EOC          | AWE  | 00000 | 200 | OVF    | STR. | JSTR | JEO( | EOC   | AWE |
| UXUU   | Reset value |                   |    |    |      | ese   | ive | u    |     |         |       | 0    | 0    | 0    | 0    | 0             | 0    | 92.0     |       | 0     | 0        | 0    | 0    | 0            | 0    | 0     |     | 0      | 0    | 0    | 0    | 0     | 0   |
|        |             |                   |    |    |      |       |     |      |     |         |       |      | _    | AD   | C3   |               |      | α        |       |       |          | AD   | C2   |              |      | Ω     | _   |        | _    | AD   | C1   |       |     |
| 0x04   | ADC_CCR     |                   |    | R  | ≀es∈ | erved | i   |      |     | TSVREFE | VBATE | F    | lese | rve  | d    | ADC PREFIT-01 | 5:17 | DMA[1:0] |       | SOO   | Reserved | DE   | ELA  | / <b>[</b> 3 | :0]  | Re    | ser | ved    |      | MU   | LTI  | [4:0] |     |
|        | Reset value |                   |    |    |      |       |     |      |     | 0       | 0     |      |      |      |      | 0             | 0    | 0        | 0     | 0     |          | 0    | 0    | 0            |      |       |     |        | 0    | 0    | 0    | 0     | 0   |
| 0x08   | ADC_CDR     |                   |    |    |      |       |     | gula |     |         |       |      |      |      |      |               |      |          |       |       |          |      |      | _            | r D  |       |     |        |      |      |      |       |     |
| 2,,55  | Reset value | 0                 | 0  | 0  | 0    | 0     | 0   | 0    | 0   | 0       | 0     | 0    | 0    | 0    | 0    | 0             | 0    | 0        | 0     | 0     | 0        | 0    | 0    | 0            | 0    | 0     | 0   | 0      | 0    | 0    | 0    | 0     | 0   |

#### 13.13.1 ADC status register (ADC\_SR)

Address offset: 0x00

Reset value: 0x0000 0000

| 31 | 30 | 29 | 28 | 27  | 26     | 25 | 24  | 23     | 22 | 21    | 20    | 19    | 18    | 17    | 16    |
|----|----|----|----|-----|--------|----|-----|--------|----|-------|-------|-------|-------|-------|-------|
|    |    |    |    |     |        |    | Res | served |    |       |       |       |       |       |       |
| 15 | 14 | 13 | 12 | 11  | 10     | 9  | 8   | 7      | 6  | 5     | 4     | 3     | 2     | 1     | 0     |
|    |    |    |    | Des |        |    |     |        |    | OVR   | STRT  | JSTRT | JEOC  | EOC   | AWD   |
|    |    |    |    | Res | served |    |     |        |    | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 |

#### 13.13.2 ADC control register 1 (ADC\_CR1)

Address offset: 0x04

| 31  | 30     | 29      | 28          | 27         | 26    | 25         | 24   | 23     | 22     | 21    | 20         | 19   | 18   | 17 | 16 |
|-----|--------|---------|-------------|------------|-------|------------|------|--------|--------|-------|------------|------|------|----|----|
|     |        | Reserve | od          |            | OVRIE | RE         | S    | AWDEN  | JAWDEN |       |            | Rese | mod  |    |    |
|     |        | Reserve | eu          |            | rw    | rw         | rw   | rw     | rw     |       |            | Rese | iveu |    |    |
| 15  | 14     | 13      | 12          | 11         | 10    | 9          | 8    | 7      | 6      | 5     | 4          | 3    | 2    | 1  | 0  |
| DIS | SCNUM[ | 2:0]    | JDISCE<br>N | DISC<br>EN | JAUTO | AWDSG<br>L | SCAN | JEOCIE | AWDIE  | EOCIE | AWDCH[4:0] |      |      |    |    |
| rw  | rw     | rw      | rw          | rw         | rw    | rw         | rw   | rw     | rw     | rw    | rw         | rw   | rw   | rw | rw |

#### 13.13.3 ADC control register 2 (ADC\_CR2)

Address offset: 0x08

Reset value: 0x0000 0000

| 31       | 30          | 29  | 28  | 27    | 26   | 25      | 24  | 23       | 22           | 21     | 20   | 19 | 18    | 17      | 16   |
|----------|-------------|-----|-----|-------|------|---------|-----|----------|--------------|--------|------|----|-------|---------|------|
| reserved | SWST<br>ART | EXT | ΓEN |       | EXTS | EL[3:0] |     | reserved | JSWST<br>ART | JEXT   | EN   |    | JEXTS | EL[3:0] |      |
|          | rw          | rw  | rw  | rw    | rw   | rw      | rw  |          | rw           | rw     | rw   | rw | rw    | rw      | rw   |
| 15       | 14          | 13  | 12  | 11    | 10   | 9       | 8   | 7        | 6            | 5      | 4    | 3  | 2     | 1       | 0    |
|          | rocor       | vod |     | ALIGN | EOCS | DDS     | DMA |          |              | Reserv | rod. |    |       | CONT    | ADON |
|          | reser       | veu |     | rw    | rw   | rw      | rw  |          |              | reserv | /eu  |    |       | rw      | rw   |

#### 13.13.4 ADC sample time register 1 (ADC\_SMPR1)

Address offset: 0x0C

| 31      | 30                | 29       | 28 | 27 | 26      | 25       | 24 | 23       | 22       | 21 | 20       | 19       | 18 | 17       | 16     |
|---------|-------------------|----------|----|----|---------|----------|----|----------|----------|----|----------|----------|----|----------|--------|
|         | Б                 | eserved  |    |    | 5       | SMP18[2: | 0] | S        | MP17[2:0 | 0] | S        | MP16[2:0 | 0] | SMP1     | 5[2:1] |
|         | IN.               | .eserveu |    |    | rw      | rw       | rw | rw       | rw       | rw | rw       | rw       | rw | rw       | rw     |
| 15      | 14                | 13       | 12 | 11 | 10      | 9        | 8  | 7        | 6        | 5  | 4        | 3        | 2  | 1        | 0      |
| SMP15_0 | MP15_0 SMP14[2:0] |          |    |    | MP13[2: | 0]       | S  | MP12[2:0 | 0]       | S  | MP11[2:0 | 0]       | 5  | MP10[2:0 | 0]     |
| rw      | rw                | rw       | rw | rw | rw      | rw       | rw | rw       | rw       | rw | rw       | rw       | rw | rw       | rw     |



#### 13.13.5 ADC sample time register 2 (ADC\_SMPR2)

Address offset: 0x10

Reset value: 0x0000 0000

| 31         | 30           | 29 | 28       | 27 | 26 | 25       | 24 | 23 | 22       | 21 | 20 | 19       | 18 | 17  | 16     |
|------------|--------------|----|----------|----|----|----------|----|----|----------|----|----|----------|----|-----|--------|
| Rese       | on rod       | (  | SMP9[2:0 | )] |    | SMP8[2:0 | )] |    | SMP7[2:0 | ]  | ;  | SMP6[2:0 | ]  | SMP | 5[2:1] |
| Rese       | erved        | rw | rw       | rw | rw | rw       | rw | rw | rw       | rw | rw | rw       | rw | rw  | rw     |
| 15         | 14           | 13 | 12       | 11 | 10 | 9        | 8  | 7  | 6        | 5  | 4  | 3        | 2  | 1   | 0      |
| SMP<br>5_0 | SMP4[2:0] SM |    | SMP3[2:0 | 0] | ,  | SMP2[2:0 | ]  | ;  | SMP1[2:0 | )] |    | SMP0[2:0 | ]  |     |        |
| rw         | rw           | rw | rw       | rw | rw | rw       | rw | rw | rw       | rw | rw | rw       | rw | rw  | rw     |

#### 13.13.6 ADC injected channel data offset register x (ADC\_JOFRx) (x=1..4)

Address offset: 0x14-0x20

| 31 | 30   | 29     | 28 | 27 | 26       | 25 | 24 | 23 | 22     | 21        | 20 | 19 | 18 | 17 | 16 |  |
|----|------|--------|----|----|----------|----|----|----|--------|-----------|----|----|----|----|----|--|
|    |      |        |    |    | Reserved |    |    |    |        |           |    |    |    |    |    |  |
| 15 | 14   | 13     | 12 | 11 | 10       | 9  | 8  | 7  | 6      | 5         | 4  | 3  | 2  | 1  | 0  |  |
|    | Rese | er (od |    |    |          |    |    |    | JOFFSE | ETx[11:0] |    |    |    |    |    |  |
|    | Rese | erveu  |    | rw | rw       | rw | rw | rw | rw     | rw        | rw | rw | rw | rw | rw |  |

#### 13.13.7 ADC watchdog higher threshold register (ADC\_HTR)

Address offset: 0x24

Reset value: 0x0000 0FFF

| 31 | 30   | 29   | 28 | 27 | 26 | 25 | 24  | 23     | 22  | 21    | 20 | 19 | 18 | 17 | 16 |
|----|------|------|----|----|----|----|-----|--------|-----|-------|----|----|----|----|----|
|    |      |      |    |    |    |    | Res | served |     |       |    |    |    |    |    |
| 15 | 14   | 13   | 12 | 11 | 10 | 9  | 8   | 7      | 6   | 5     | 4  | 3  | 2  | 1  | 0  |
|    | Rese | mod  |    |    |    |    |     |        | НТ[ | 11:0] |    |    |    |    |    |
|    | Rese | rveu |    | rw | rw | rw | rw  | rw     | rw  | rw    | rw | rw | rw | rw | rw |

#### 13.13.8 ADC watchdog lower threshold register (ADC\_LTR)

Address offset: 0x28

| 31 | 30   | 29     | 28 | 27 | 26 | 25 | 24  | 23     | 22  | 21    | 20 | 19 | 18 | 17 | 16 |
|----|------|--------|----|----|----|----|-----|--------|-----|-------|----|----|----|----|----|
|    |      |        |    |    |    |    | Res | served |     |       |    |    |    |    |    |
| 15 | 14   | 13     | 12 | 11 | 10 | 9  | 8   | 7      | 6   | 5     | 4  | 3  | 2  | 1  | 0  |
|    | Rese | an rad |    |    |    |    |     |        | LT[ | 11:0] |    |    |    |    |    |
|    | Rese | erved  |    | rw | rw | rw | rw  | rw     | rw  | rw    | rw | rw | rw | rw | rw |



#### 13.13.9 ADC regular sequence register 1 (ADC\_SQR1)

Address offset: 0x2C

Reset value: 0x0000 0000

| 31     | 30           | 29 | 28    | 27    | 26 | 25 | 24 | 23        | 22  | 21  | 20 | 19 | 18       | 17     | 16 |
|--------|--------------|----|-------|-------|----|----|----|-----------|-----|-----|----|----|----------|--------|----|
|        |              |    | Pess  | erved |    |    |    |           | L[3 | :0] |    |    | SQ1      | 6[4:1] |    |
|        |              |    | i (es | erveu |    |    |    | rw        | rw  | rw  | rw | rw | rw       | rw     | rw |
| 15     | 14           | 13 | 12    | 11    | 10 | 9  | 8  | 7         | 6   | 5   | 4  | 3  | 2        | 1      | 0  |
| SQ16_0 | _0 SQ15[4:0] |    |       |       |    |    |    | SQ14[4:0] |     |     |    |    | SQ13[4:0 | ]      |    |
| rw     | rw           | rw | rw    | rw    | rw | rw | rw |           |     |     | rw | rw | rw       | rw     | rw |

#### 13.13.10 ADC regular sequence register 2 (ADC\_SQR2)

Address offset: 0x30

| 31     | 30   | 29          | 28       | 27       | 26 | 25 | 24 | 23       | 22        | 21 | 20 | 19 | 18       | 17     | 16 |
|--------|------|-------------|----------|----------|----|----|----|----------|-----------|----|----|----|----------|--------|----|
| Rese   | nyod |             |          | SQ12[4:0 | ]  |    |    |          | SQ11[4:0] | ]  |    |    | SQ1      | 0[4:1] |    |
| Nese   | iveu | rw rw rw rw |          |          |    |    | rw | rw       | rw        | rw | rw | rw | rw       | rw     | rw |
| 15     | 14   | 13          | 12       | 11       | 10 | 9  | 8  | 7        | 6         | 5  | 4  | 3  | 2        | 1      | 0  |
| SQ10_0 |      |             | SQ9[4:0] |          |    |    |    | SQ8[4:0] |           |    |    |    | SQ7[4:0] |        |    |
| rw     | rw   | rw          | rw       | rw       | rw | rw | rw | rw       | rw        | rw | rw | rw | rw       | rw     | rw |



#### 13.13.11 ADC regular sequence register 3 (ADC\_SQR3)

Address offset: 0x34

Reset value: 0x0000 0000

| 31    | 30          | 29 | 28       | 27       | 26 | 25 | 24 | 23       | 22       | 21 | 20 | 19 | 18       | 17     | 16 |
|-------|-------------|----|----------|----------|----|----|----|----------|----------|----|----|----|----------|--------|----|
| Rese  | arved       |    |          | SQ6[4:0] |    |    |    |          | SQ5[4:0] |    |    |    | SQ4      | ·[4:1] |    |
| Nese  | rw rw rw rw |    |          |          | rw | rw | rw | rw       | rw       | rw | rw | rw | rw       | rw     | rw |
| 15    | 14          | 13 | 12       | 11       | 10 | 9  | 8  | 7        | 6        | 5  | 4  | 3  | 2        | 1      | 0  |
| SQ4_0 |             |    | SQ3[4:0] |          |    |    |    | SQ2[4:0] |          |    |    |    | SQ1[4:0] |        |    |
| rw    | rw          | rw | rw       | rw       | rw | rw | rw | rw       | rw       | rw | rw | rw | rw       | rw     | rw |

#### 13.13.12 ADC injected sequence register (ADC\_JSQR)

Address offset: 0x38

| 31      | 30 | 29 | 28       | 27   | 26    | 25 | 24 | 23       | 22 | 21  | 20   | 19 | 18       | 17     | 16 |
|---------|----|----|----------|------|-------|----|----|----------|----|-----|------|----|----------|--------|----|
|         |    |    |          | Pes  | erved |    |    |          |    | JL[ | 1:0] |    | JSQ4     | 4[4:1] |    |
|         |    |    |          | 1/62 | erveu |    |    |          |    | rw  | rw   | rw | rw       | rw     | rw |
| 15      | 14 | 13 | 12       | 11   | 10    | 9  | 8  | 7        | 6  | 5   | 4    | 3  | 2        | 1      | 0  |
| JSQ4[0] |    |    | JSQ3[4:0 | ]    |       |    |    | JSQ2[4:0 | ]  |     |      |    | JSQ1[4:0 | ]      |    |
| rw      | rw | rw | rw       | rw   | rw    | rw | rw | rw       | rw | rw  | rw   | rw | rw       | rw     | rw |

#### 13.13.13 ADC injected data register x (ADC\_JDRx) (x= 1..4)

Address offset: 0x3C - 0x48

Reset value: 0x0000 0000

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24   | 23       | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|------|----------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | Res  | served   |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    | 7        | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    | JDAT | TA[15:0] |    |    |    |    |    |    |    |
| r  | r  | r  | r  | r  | r  | r  | r    | r        | r  | r  | r  | r  | r  | r  | r  |

#### 13.13.14 ADC regular data register (ADC\_DR)

Address offset: 0x4C

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  | 23      | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|-----|---------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | Re  | served  |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7       | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    | DAT | A[15:0] |    |    |    |    |    |    |    |
| r  | r  | r  | r  | r  | r  | r  | r   | r       | r  | r  | r  | r  | r  | r  | r  |

#### 13.13.15 ADC Common status register (ADC\_CSR)

Address offset: 0x00 (this offset address is relative to ADC1 base address + 0x300)

Reset value: 0x0000 0000

This register provides an image of the status bits of the different ADCs. Nevertheless it is read-only and does not allow to clear the different status bits. Instead each status bit must be cleared by writing it to 0 in the corresponding ADC\_SR register.

| 31   | 30       | 29 | 28    | 27         | 26    | 25   | 24   | 23  | 22     | 21   | 20    | 19     | 18     | 17   | 16   |
|------|----------|----|-------|------------|-------|------|------|-----|--------|------|-------|--------|--------|------|------|
|      |          |    |       |            |       |      |      |     |        | OVR3 | STRT3 | JSTRT3 | JEOC 3 | EOC3 | AWD3 |
|      |          |    |       | Res        | ADC3  |      |      |     |        |      |       |        |        |      |      |
|      |          |    |       |            |       |      |      |     |        |      |       | r      | r      | r    | r    |
| 15   | 14       | 13 | 12    | 11         | 10    | 9    | 8    | 7   | 6      | 5    | 4     | 3      | 2      | 1    | 0    |
|      | Reserved |    | STRT2 | JSTRT<br>2 | JEOC2 | EOC2 | AWD2 |     |        | OVR1 | STRT1 | JSTRT1 | JEOC 1 | EOC1 | AWD1 |
| Rese |          |    |       | ΑC         | C2    |      |      | Res | served | ADC1 |       |        |        |      |      |
|      |          |    | r     | r          | r     | r    | r    |     |        | r    | r     | r      | r      | r    | r    |



#### 13.13.16 ADC common control register (ADC\_CCR)

Address offset: 0x04 (this offset address is relative to ADC1 base address + 0x300)

Reset value: 0x0000 0000

| 31  | 30       | 29 | 28    | 27    | 26   | 25      | 24 | 23      | 22      | 21       | 20         | 19     | 18 | 17     | 16 |
|-----|----------|----|-------|-------|------|---------|----|---------|---------|----------|------------|--------|----|--------|----|
|     |          |    | Pes   | erved |      |         |    | TSVREFE | VBATE   |          | Pass       | on rod |    | ADCPRE |    |
|     |          |    | 1/63  | erveu |      |         |    | rw      | rw      | Reserved |            |        |    | rw     | rw |
| 15  | 14       | 13 | 12    | 11    | 10   | 9       | 8  | 7       | 6       | 5        | 4          | 3      | 2  | 1      | 0  |
| DMA | DMA[1:0] |    | Res.  |       | DELA | AY[3:0] |    |         | eserved |          | MULTI[4:0] |        |    |        |    |
| rw  | rw       | rw | ines. | rw    | rw   | rw      | rw |         | eserveu |          | rw         | rw     | rw | rw     | rw |

# 13.13.17 ADC common regular data register for dual and triple modes (ADC\_CDR)

Address offset: 0x08 (this offset address is relative to ADC1 base address + 0x300)

| 31          | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| DATA2[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| r           | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  |
| 15          | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| DATA1[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| r           | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  | r  |