# **ABQM Bank System DOCUMENTATION**

#### **System Architecture and Intuition:**

The following figure demonstrates the general design of the system architecture, highlighting the modules used, their inputs/outputs, and how they interface with each other. in this section, each module will be explained in depth.



First to be discussed is the "counter" module which as the name implies its role is to count the number of customers in the queue, it receives two inputs which are the photocells placed at the end and front of the queue, BPH and FPH respectively, a clock flag and a reset flag. where if the BPH is high the counter increments while on the other hand if FPH is high the counter decrements essentially working as an up-down counter with an option to reset the counter to zero if the reset flag is triggered.



Concerning the requirement to raise the alarm when the queue is empty and the FPH detects a movement the up-down counter approach was modified to contain two counters both counters keep the number of customers in the queue but only one can be reset to zero while the other is only initialized with zero when at the first time the system is run while it also decrements and increments, the reset button does not affect the counter\_check, thus if both counters are not equal this means that the system was reset when there were customers in the queue counter1 will 0 while counter\_check will be holding the correct number of customers when both are compared and there difference is not zero the alarm will be raised.



The clock flag is the output of the "Clk\_Flag\_Generator" and receives the FPGA's clock as an input the sole purpose of this module is to raise a flag when the system is first up to set the counter\_check as zero to be more specific the flag is sent at the seventh cycle of the FPGA clock, the flag is an active low for power consumption reason. This ensures that the counter\_check is only reset when the whole system is initiated.



The "Flag\_Generator" module only raises alarms when it receives the flag from the counter module if the queue is full or empty or when the difference between counter and counte\_check is not zero. The only way to lower the alarms is by resetting (clear flags) from an authorized person.



In the "Numbers of tellers" module decoding from the teller switches takes place the module consisstes of a lookup table containing all possible combination for available teller and returning the actual binary representation (number of active tellers) ,for example 011 maps to binary 10 and 111 maps for binary 11. The input for this module is only the switches from the teller's end, while its outputs are a 2 bit bus heading to the "ROM\_Interface" module and and another 4 bit bus heading to the BCD module as a display for this stage.



Connecting the pipeline to LUT ("ROM"), ROM\_Interface module was designed for interfacing job with the LUT it receives a 4 bit bus containing the current number of customers in the queue from the "counter" module and receives a 2 bit bus from the "number of tellers" module and a cock signal and an interupt signal sent from the LUT("ROM") which only sent when there is data in the register connecting both ROM\_interface module and the LUT("ROM") ,and the final output is the wtime to be displayed sent from the LUT("ROM") as requested, the most significant bit of the 4 it bus is ignored ,the both buses are concatinated to form a 5 bit address. Then it is sent to the LUT("ROM").

Finally the ROM module which is a lookup tabel (LUT) containing addresses and a saved precalculated waiting time.the ROM outputs the time

associated with the received address and an interrupt signal to flag for the memory interface that new data was sent. The "int" module creates the interrupt signal and pases it to the "ROM" module.



#### **FSM Deep Dive:**

To be noted modules not presented in this section are implemented as LUTS.

#### -" Counter module".FSM



## -"Clk\_flag\_Generator module".FSM



"Flag\_Generator" module FSM





### **Simulations:**

This simulation illustrates the active low clock flag when initializing the system.

-"Clk\_flag\_Generator module".



The below simulation highlights that only one counter is affected by the reset button enabling us to compare the two counters detect any anomalies and raise the alarm -" Counter module".



The following simulation demonstrates the counter running in normal condition Both counter and counter\_check increment and reset.



The simulation below demonstrates that the LUT "ROM" receives the required address and returns the saved waiting time.
-"LUT(ROM)".



#### Final full simulation results:





