www.ti.com

SGLS326C-APRIL 2006-REVISED FEBRUARY 2009

# **CAP-FREE NMOS 400 mA LOW-DROPOUT REGULATORS** WITH REVERSE CURRENT PROTECTION

### **FEATURES**

- Controlled Baseline
  - One Assembly
  - One Test Site
  - One Fabrication Site
- **Extended Temperature Performance of** -55°C to 125°C
- **Enhanced Diminishing Manufacturing Sources** (DMS) Support
- **Enhanced Product-Change Notification**
- Qualification Pedigree (1)
- Stable With No Output Capacitor or Any Value or Type of Capacitor
- Input Voltage Range of 1.7 V to 5.5 V
- Ultra-Low Dropout Voltage: 75 mV Typical
- **Excellent Load Transient Response—With or Without Optional Output Capacitor**
- **New NMOS Topology Delivers Low Reverse Leakage Current**
- Low Noise: 30 μV<sub>RMS</sub> Typical (10 Hz to 100 kHz)
- 0.5% Initial Accuracy
- 1% Overall Accuracy Over Line, Load, and **Temperature**
- Less Than 1-μA Max I<sub>Q</sub> in Shutdown Mode
- Thermal Shutdown and Specified Min/Max **Current Limit Protection**
- **Available in Multiple Output Voltage Versions** 
  - Fixed Outputs of 1.2 V to 3.3 V
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

- Adjustable Output from 1.2 V to 5.5 V
- Custom Outputs Available

# APPLICATIONS

- Portable/Battery-Powered Equipment
- Post-Regulation for Switching Supplies
- Noise-Sensitive Circuitry Such as VCOs
- Point of Load Regulation for DSPs, FPGAs, ASICs, and Microprocessors



Typical Application Circuit for Fixed-Voltage Versions





N/C - No internal connection

All trademarks are the property of their respective owners.

www.ti.com

SGLS326C-APRIL 2006-REVISED FEBRUARY 2009



### DESCRIPTION

The TPS736xx family of low-dropout (LDO) linear voltage regulators uses a new topology—an NMOS pass element in a voltage-follower configuration. This topology is stable using output capacitors with low ESR and allows operation without a capacitor. It also provides high reverse blockage (low reverse current) and ground-pin current that is nearly constant over all values of output current.

The TPS736xx uses an advanced BiCMOS process to yield high precision while delivering low dropout voltages and low ground-pin current. Current consumption, when not enabled, is under 1  $\mu$ A and ideal for portable applications. The low output noise (30  $\mu$ V<sub>RMS</sub> with 0.1- $\mu$ F C<sub>NR</sub>) is ideal for powering VCOs. These devices are protected by thermal shutdown and foldback current limit.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# PRODUCT INFORMATION

| PRODUCT | V <sub>OUT</sub> <sup>(1)</sup>                                                                                                                                |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <b>xx</b> is normal output voltage (for example, 25 = 2.5 V, 01 = Adjustable <sup>(2)</sup> ). <b>yyy</b> is package designator. <b>z</b> is package quantity. |

- (1) Additional output voltages from 1.25 V to 4.3 V in 100 mV increments are available on a quick-turn basis using innovative factory EEPROM programming. Minimum order quantities apply; contact TI for details and availability.
- (2) For fixed 1.2-V operation, tie FB to OUT.

### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|-----------------------|------------------|
|                |                        | TPS73601MDBVREP       | PJRM             |
|                |                        | TPS73615MDBVREP       | T59              |
|                |                        | TPS73618MDBVREP       | T60              |
|                | SOT23 - DBV            | TPS73625MDBVREP       | T61              |
| -55°C to 125°C |                        | TPS73630MDBVREP       | T62              |
|                |                        | TPS73632MDBVREP       | T63              |
|                |                        | TPS73633MDBVREP       | T64              |
|                | SOT223 - DCQ           | TPS73601MDCQREP       | PWZM             |
|                | SON - DRB              | TPS73601MDRBREP       | PMNM             |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
- Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

# **TERMINAL FUNCTIONS**

| NAME | SOT23<br>(DBV)<br>PIN NO. | SOT223<br>(DCQ)<br>PIN NO. | 3x3 SON<br>(DRB)<br>PIN NO. | DESCRIPTION                                                                                                                                                                                                                  |
|------|---------------------------|----------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN   | 1                         | 1                          | 8                           | Unregulated input supply                                                                                                                                                                                                     |
| GND  | 2                         | 3, 6                       | 4, Pad                      | Ground                                                                                                                                                                                                                       |
| EN   | 3                         | 5                          | 5                           | Enable. Driving EN high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. See the Shutdown section under Applications Information for more details. EN can be connected to IN if not used. |
| NR   | 4                         | 4                          | 3                           | Fixed-voltage versions only. Connecting an external capacitor to this pin bypasses noise generated by the internal bandgap, reducing output noise to low levels.                                                             |
| FB   | 4                         | 4                          | 3                           | Feedback. Adjustable-voltage version only. This is the input to the control loop error amplifier and is used to set the output voltage of the device.                                                                        |
| OUT  | 5                         | 2                          | 1                           | Output of the regulator. There are no output capacitor requirements for stability.                                                                                                                                           |





A.  $T_J = T_{JA} \times W + T_A$  (Standard. JESD 51 conditions)

Figure 1. TPS736xxDBVzEP Estimated Device Life at Elevated Temperatures Electromigration Fail Mode

# TPS73601-EP, TPS73615-EP, TPS73618-EP TPS73625-EP, TPS73630-EP, TPS73632-EP, TPS73633-EP

SGLS326C-APRIL 2006-REVISED FEBRUARY 2009



www.ti.com

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                            |                            |                           | UNIT |
|--------------------------------------------|----------------------------|---------------------------|------|
| V <sub>IN</sub> range                      |                            | -0.3 to 6                 | V    |
| V <sub>EN</sub> range                      | -0.3 to 6                  | V                         |      |
| V <sub>OUT</sub> range                     | -0.3 to 5.5                | V                         |      |
| Peak output current                        | Internally limited         |                           |      |
| Output short-circuit duration              |                            | Indefinite                |      |
| Continuous total power dissipation         |                            | See Dissipation Ratings T | able |
| Junction temperature range, T <sub>J</sub> |                            | -55 to 150                | °C   |
| Storage temperature range                  |                            | -65 to 150                | °C   |
| CCD roting                                 | Human-Body Model - HBM     | 2                         | kV   |
| ESD rating                                 | Charged-Device Model - CDM | 500                       | V    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under the Electrical Characteristics is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

# POWER DISSIPATION RATINGS(1)

| BOARD                    | PACKAGE | $R_{\theta JC}$ | $R_{\theta JA}$ | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> ≤ 25°C<br>POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|--------------------------|---------|-----------------|-----------------|------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|
| Low-K <sup>(2)</sup>     | DBV     | 64°C/W          | 255°C/W         | 3.9 mW/°C                                      | 392 mW                                | 216 mW                                | 157 mW                                |
| High-K <sup>(3)</sup>    | DBV     | 64°C/W          | 180°C/W         | 5.6 mW/°C                                      | 556 mW                                | 306 mW                                | 222 mW                                |
| Low-K <sup>(2)</sup>     | DCQ     | 15°C/W          | 53°C/W          | 18.9 mW/°C                                     | 1887 mW                               | 1038 mW                               | 755 mW                                |
| High-K <sup>(3)</sup>    | DCQ     | 15°C/W          | 45°C/W          | 22.2 mW/°C                                     | 2222 mW                               | 1222 mW                               | 889 mW                                |
| High-K <sup>(3)(4)</sup> | DRB     | 1.2°C/W         | 40°C/W          | 25.0 mW/°C                                     | 2500 mW                               | 1375 mW                               | 1000 mW                               |

<sup>(1)</sup> See the Thermal Protection section for more information related to thermal design.

<sup>(2)</sup> The JEDEC Low-K (1s) board design used to derive this data was a 3 in x 3 in, two-layer board with 2 oz copper traces on top of the board.

<sup>(3)</sup> The JEDEC High-K (2s2p) board design used to derive this data was a 3 in x 3 in, multilayer board with 1 oz internal power and ground planes, and 2-oz copper traces on the top and bottom of the board.

<sup>(4)</sup> Based on preliminary thermal simulations.



SGLS326C-APRIL 2006-REVISED FEBRUARY 2009

# **ELECTRICAL CHARACTERISTICS**

**INSTRUMENTS** 

over operating temperature range ( $T_A = -55^{\circ}C$  to 125°C),  $V_{IN} = V_{OUT(nom)} + 0.5 V^{(1)}$ ,  $I_{OUT} = 10$  mA,  $V_{EN} = 1.7$  V, and  $C_{OUT} = 0.1 \ \mu F$  (unless otherwise noted). Typical values are at  $T_J = 25^{\circ}C$ .

|                                      | PARAMETE                                                                         | R                                               | TEST CONDITIONS                                                                                   | MIN             | TYP                    | MAX                      | UNIT          |  |
|--------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------|------------------------|--------------------------|---------------|--|
| V <sub>IN</sub>                      | Input voltage r                                                                  | ange <sup>(1) (2)</sup>                         |                                                                                                   | 1.7             |                        | 5.5                      | V             |  |
| $V_{FB}$                             | Internal refere                                                                  | nce (TPS73601)                                  | T <sub>J</sub> = 25°C                                                                             | 1.198           | 1.2                    | 1.21                     | V             |  |
|                                      | Output voltage range (TPS73601)                                                  |                                                 |                                                                                                   | V <sub>FB</sub> |                        | 5.5 –<br>V <sub>DO</sub> | V             |  |
| $V_{OUT}$                            |                                                                                  | Nominal                                         | $T_J = 25$ °C                                                                                     | -0.5%           |                        | 0.5%                     |               |  |
|                                      | Accuracy <sup>(1)</sup>                                                          | Over V <sub>IN</sub> , I <sub>OUT</sub> , and T | $V_{OUT} + 0.5 \text{ V} \le V_{IN} \le 5.5 \text{ V},$<br>10 mA $\le I_{OUT} \le 400 \text{ mA}$ | -1%             | ±0.5%                  | 1%                       |               |  |
| $\Delta V_{OUT}\%/\Delta V_{IN}$     | Line regulation                                                                  | 1 <sup>(1)</sup>                                | $V_{O(nom)} + 0.5 \text{ V} \le V_{IN} \le 5.5 \text{ V}$                                         |                 | 0.01                   |                          | %/V           |  |
| A)/ 0//A1                            | Lood regulatio                                                                   | <b>.</b>                                        | 1 mA ≤ I <sub>OUT</sub> ≤ 400 mA                                                                  |                 | 0.002                  |                          | 0/ /~ Λ       |  |
| $\Delta V_{OUT} \% / \Delta I_{OUT}$ | Load regulatio                                                                   | n                                               | 10 mA ≤ I <sub>OUT</sub> ≤ 400 mA                                                                 |                 | 0.0005                 |                          | %/mA          |  |
| V <sub>DO</sub>                      | Dropout voltage <sup>(3)</sup> (V <sub>IN</sub> = V <sub>OUT(nom)</sub> - 0.1 V) |                                                 | I <sub>OUT</sub> = 400 mA                                                                         |                 | 75                     | 200                      | mV            |  |
| Z <sub>O</sub> (DO)                  | Output impedance in dropout                                                      |                                                 | $1.7 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{OUT}} + \text{V}_{\text{DO}}$       |                 | 0.25                   |                          | Ω             |  |
| I <sub>CL</sub>                      | Output current limit                                                             |                                                 | $V_{OUT} = 0.9 \times V_{OUT(nom)}$                                                               | 400             | 650                    | 800                      | mA            |  |
| I <sub>SC</sub>                      | Short-circuit current                                                            |                                                 | V <sub>OUT</sub> = 0 V                                                                            |                 | 450                    |                          | mA            |  |
| I <sub>REV</sub>                     | Reverse leaka                                                                    | ge current <sup>(4)</sup> (-I <sub>IN</sub> )   | $V_{EN} \le 0.5 \text{ V}, 0 \text{ V} \le V_{IN} \le V_{OUT}$                                    |                 | 0.1                    | 15                       | μΑ            |  |
|                                      |                                                                                  |                                                 | $I_{OUT} = 10 \text{ mA } (I_Q)$                                                                  |                 | 400 550                |                          | ^             |  |
| I <sub>GND</sub>                     | Ground-pin cu                                                                    | rrent                                           | I <sub>OUT</sub> = 400 mA                                                                         | 800             |                        | 1000                     | μΑ            |  |
| I <sub>SHDN</sub>                    | Shutdown curr                                                                    | ent (I <sub>GND</sub> )                         | $V_{EN} \le 0.5 \text{ V}, V_{OUT} \le V_{IN} \le 5.5 \text{ V}$                                  |                 | 0.02                   | 1                        | μΑ            |  |
| I <sub>FB</sub>                      | FB pin current                                                                   | (TPS73601)                                      |                                                                                                   |                 | 0.1                    | 0.45                     | μΑ            |  |
| DCDD                                 | Power-supply                                                                     | rejection ratio                                 | f = 100 Hz, I <sub>OUT</sub> = 400 mA                                                             |                 | 58                     |                          | ٦D            |  |
| PSRR                                 | (ripple rejectio                                                                 | n) ์                                            | f = 10 kHz, I <sub>OUT</sub> = 400 mA                                                             |                 | 37                     |                          | dB            |  |
|                                      | Output noise v                                                                   | roltage                                         | $C_{OUT} = 10 \mu F$ , No $C_{NR}$                                                                |                 | $27 \times V_{OUT}$    |                          |               |  |
| $V_N$                                | BW = 10 Hz to                                                                    | 100 kHz                                         | $C_{OUT} = 10 \mu F, C_{NR} = 0.01 \mu F$                                                         |                 | 8.5 × V <sub>OUT</sub> |                          | $\mu V_{RMS}$ |  |
| t <sub>STR</sub>                     | Startup time                                                                     |                                                 | $V_{OUT}$ = 3 V, $R_L$ = 30 Ω, $C_{OUT}$ = 1 μF, $C_{NR}$ = 0.01 μF                               |                 | 600                    |                          | μs            |  |
| V <sub>EN</sub> (HI)                 | Enable high (enabled)                                                            |                                                 |                                                                                                   | 1.7             |                        | $V_{IN}$                 | V             |  |
| V <sub>EN</sub> (LO)                 | Enable low (sh                                                                   | nutdown)                                        |                                                                                                   | 0               |                        | 0.5                      | V             |  |
| I <sub>EN</sub> (HI)                 | Enable pin cur                                                                   | rent (enabled)                                  | V <sub>EN</sub> = 5.5 V                                                                           |                 | 0.02                   | 0.1                      | μΑ            |  |
| <b>-</b>                             | The same 1 1 1 1 1                                                               |                                                 | Shutdown, temperature increasing                                                                  |                 | 160                    |                          | 00            |  |
| T <sub>SD</sub>                      | i nermai shutd                                                                   | own temperature                                 | Reset, temperature decreasing                                                                     |                 | 140                    |                          | °C            |  |
| T <sub>A</sub>                       | Operating amb                                                                    | pient temperature                               |                                                                                                   | -55             |                        | 125                      | °C            |  |

 <sup>(1)</sup> Minimum V<sub>IN</sub> = V<sub>OUT</sub> + V<sub>DO</sub> or 1.7 V, whichever is greater.
 (2) For V<sub>OUT(nom)</sub> < 1.6 V, when V<sub>IN</sub> ≤ 1.6 V, the output locks to V<sub>IN</sub> and may result in a damaging over-voltage level on the output. To avoid this situation, disable the device before powering down the V<sub>IN</sub>.

 $V_{DO}$  is not measured for the TPS73615 ( $V_{OUT(nom)}$  = 1.5 V) since minimum  $V_{IN}$  = 1.7 V. See the *Applications* section for more information.



# **FUNCTIONAL BLOCK DIAGRAMS**



Figure 2. Fixed-Voltage Version



Figure 3. Adjustable-Voltage Version



# TYPICAL CHARACTERISTICS

For all voltage versions,  $T_J = 25$ °C,  $V_{IN} = V_{OUT(nom)} + 0.5$  V,  $I_{OUT} = 10$  mA,  $V_{EN} = 1.7$  V, and  $C_{OUT} = 0.1$   $\mu$ F (unless otherwise noted)













# Figure 6. OUTPUT VOLTAGE ACCURACY HISTOGRAM



**OUTPUT VOLTAGE DRIFT HISTOGRAM** 





For all voltage versions,  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(nom)}$  + 0.5 V,  $I_{OUT}$  = 10 mA,  $V_{EN}$  = 1.7 V, and  $C_{OUT}$  = 0.1  $\mu$ F (unless otherwise noted)



Figure 10.



Figure 11.



Figure 12.

# 1 V<sub>ENABLE</sub> = 0.5 V V<sub>IN</sub> = V<sub>O</sub> + 0.5 V



Temperature (°C) Figure 13.



**CURRENT LIMIT vs TEMPERATURE** 800 750 700 Current Limit (mA) 650 600 550 500 450 400 -25 125 -50 0 25 50 75 100 Temperature (°C)

Figure 15.

Submit Documentation Feedback



For all voltage versions,  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(nom)}$  + 0.5 V,  $I_{OUT}$  = 10 mA,  $V_{EN}$  = 1.7 V, and  $C_{OUT}$  = 0.1  $\mu$ F (unless otherwise noted)



Figure 16.



Figure 17.



Figure 18.



Figure 19.





Figure 21.



For all voltage versions,  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(nom)}$  + 0.5 V,  $I_{OUT}$  = 10 mA,  $V_{EN}$  = 1.7 V, and  $C_{OUT}$  = 0.1  $\mu$ F (unless otherwise noted)





For all voltage versions,  $T_J$  = 25°C,  $V_{IN}$  =  $V_{OUT(nom)}$  + 0.5 V,  $I_{OUT}$  = 10 mA,  $V_{EN}$  = 1.7 V, and  $C_{OUT}$  = 0.1  $\mu F$  (unless otherwise noted)





### APPLICATION INFORMATION

The TPS736xx belongs to a family of new-generation LDO regulators that use an NMOS pass transistor to achieve ultra-low-dropout performance, reverse current blockage, and freedom from output capacitor constraints. These features, combined with low noise and an enable input, make the TPS736xx ideal for portable applications. This regulator family offers a wide selection of fixed-output voltage versions and an adjustable-output version. All versions have thermal and overcurrent protection, including foldback current limit.

Figure 32 shows the basic circuit connections for the fixed-voltage models. Figure 33 shows the connections for the adjustable-output version (TPS73601).  $R_1$  and  $R_2$  can be calculated for any output voltage using the formula in Figure 33. Sample resistor values for common output voltages are shown in Figure 3. For the best accuracy, make the parallel combination of  $R_1$  and  $R_2$  approximately 19  $k\Omega$ .



Figure 32. Typical Application Circuit for Fixed-Voltage Versions



Figure 33. Typical Application Circuit for Adjustable-Voltage Versions

# **Input and Output Capacitor Requirements**

Although an input capacitor is not required for stability, it is good analog design practice to connect a  $0.1-\mu F$  to  $1-\mu F$  low ESR capacitor across the input

supply near the regulator. This counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or the device is located several inches from the power source.

The TPS736xx does not require an output capacitor for stability and has maximum phase margin with no capacitor. It is designed to be stable for all available types and values of capacitors. In applications where  $V_{\text{IN}}$  –  $V_{\text{OUT}}$  < 0.5 V and multiple low ESR capacitors are in parallel, ringing may occur when the product of  $C_{\text{OUT}}$  and total ESR drops below 50  $\Omega.$  Total ESR includes all parasitic resistance, including capacitor ESR and board, socket, and solder-joint resistance. In most applications, the sum of capacitor ESR and trace resistance meets this requirement.

# **Output Noise**

A precision band-gap reference is used to generate the internal reference voltage,  $V_{REF}$ . This reference is the dominant noise source within the TPS736xx and it generates approximately 32  $\mu V_{RMS}$  (10 Hz to 100 kHz) at the reference output (NR). The regulator control loop gains up the reference noise with the same gain as the reference voltage, so that the noise voltage of the regulator is approximately given by:

$$V_N = 32 \, \mu V_{RMS} \times \frac{(R_1 + R_2)}{R_2} = 32 \, \mu V_{RMS} \times \frac{V_{OUT}}{V_{REF}}$$
 (1)

Since the value of  $V_{\text{REF}}$  is 1.2 V, this relationship reduces to:

$$V_{N}(\mu V_{RMS}) = 27 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
 (2)

for the case of no C<sub>NR</sub>.

An internal 27-k $\Omega$  resistor in series with the noise reduction pin (NR) forms a low-pass filter for the voltage reference when an external noise reduction capacitor,  $C_{NR}$ , is connected from NR to ground. For  $C_{NR}=10$  nF, the total noise in the 10-Hz to 100-kHz bandwidth is reduced by a factor of ~3.2, giving the approximate relationship:

$$V_{N}(\mu V_{RMS}) = 8.5 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
 (3)

for  $C_{NR} = 10 \text{ nF}$ .

This noise reduction effect is shown as RMS Noise Voltage vs  $C_{NR}$  in Figure 21.





The TPS73601 adjustable version does not have the noise-reduction pin available. However, connecting a feedback capacitor, C<sub>FB</sub>, from the output to the FB pin reduces output noise and improves load transient performance.

The TPS736xx uses an internal charge pump to develop an internal supply voltage sufficient to drive the gate of the NMOS pass element above V<sub>OUT</sub>. The charge pump generates ~250 μV of switching noise at ~4 MHz; however, charge-pump noise contribution is negligible at the output of the regulator for most values of I<sub>OUT</sub> and C<sub>OUT</sub>.

# **Board Layout Recommendation to Improve PSRR** and Noise Performance

To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for V<sub>IN</sub> and V<sub>OUT</sub>, with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device.

# **Internal Current Limit**

The TPS736xx internal current limit helps protect the regulator during fault conditions. Foldback helps to protect the regulator from damage during output short-circuit conditions by reducing current limit when V<sub>OUT</sub> drops below 0.5 V. See Figure 12 for a graph of I<sub>OUT</sub> vs V<sub>OUT</sub>.

# Shutdown

The enable (EN) pin is active high and is compatible with standard TTL-CMOS levels. V<sub>EN</sub> below 0.5 V (max) turns the regulator off and drops the ground-pin current to approximately 10 nA. When shutdown capability is not required, EN can be connected to V<sub>IN</sub>. When a pullup resistor is used, and operation down to 1.8 V is required, use pullup resistor values below 50 k $\Omega$ .

# **Dropout Voltage**

The TPS736xx uses an NMOS pass transistor to achieve extremely low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage (V<sub>DO</sub>), the NMOS pass device is in its linear region of operation and the input-to-output resistance is the R<sub>DS-ON</sub> of the NMOS pass element.

For large step changes in load current, the TPS736xx requires a larger voltage drop from V<sub>IN</sub> to V<sub>OUT</sub> to avoid degraded transient response. The boundary of this transient dropout region is approximately twice dropout. Values V<sub>IN</sub> - V<sub>OUT</sub> above this line ensure normal transient response.

Operating in the transient dropout region can cause an increase in recovery time. The time required to recover from a load transient is a function of the magnitude of the change in load current rate, the rate of change in load current, and the available headroom (V<sub>IN</sub> to V<sub>OUT</sub> voltage drop). Under worst-case conditions [full-scale instantaneous load change with  $(V_{IN} - V_{OUT})$  close to dc dropout levels], the TPS736xx can take a couple of hundred microseconds to return to the specified regulation accuracy.

# **Transient Response**

The low open-loop output impedance provided by the pass element in a voltage-follower configuration allows operation without an output capacitor for many applications. As with any regulator, the addition of a capacitor (nominal value 1  $\mu$ F) from the output pin to ground reduces undershoot magnitude but increases duration. In the adjustable version, the addition of a capacitor, C<sub>FB</sub>, from the output to the adjust pin also improves the transient response.

The TPS736xx does not have active pulldown when the output is overvoltage. This allows applications that connect higher voltage sources, such as alternate power supplies, to the output. This also results in an output overshoot of several percent if load current quickly drops to zero when a capacitor is connected to the output. The duration of overshoot can be reduced by adding a load resistor. The overshoot decays at a rate determined by output capacitor COUT and the internal/external load resistance. The rate of decay is given by:

Fixed-voltage version: 
$$dV/dt = \frac{V_{\text{OUT}}}{C_{\text{OUT}} \times 80 \text{ k}\Omega \parallel R_{\text{LOAD}}} \tag{4}$$

Adjustable-voltage version:

$$dV/dt = \frac{V_{OUT}}{C_{OUT} \times 80 \text{ k}\Omega \parallel (R_1 + R_2) \parallel R_{LOAD}}$$
(5)

# TPS73601-EP, TPS73615-EP, TPS73618-EP TPS73625-EP, TPS73630-EP, TPS73632-EP, TPS73633-EP

SGLS326C-APRIL 2006-REVISED FEBRUARY 2009



www.ti.com

# **Reverse Current**

The NMOS pass element of the TPS736xx provides inherent protection against current flow from the output of the regulator to the input when the gate of the pass device is pulled low. To ensure that all charge is removed from the gate of the pass element, EN must be driven low before the input voltage is removed. If this is not done, the pass element may be left on due to stored charge on the gate.

After EN is driven low, no bias voltage is needed on any pin for reverse current blocking. Note that reverse current is specified as the current flowing out of the IN pin due to voltage applied on the OUT pin. There is additional current flowing into the OUT pin due to the  $80\text{-k}\Omega$  internal resistor divider to ground (see Figure 2 and Figure 3).

For the TPS73601, reverse current may flow when  $V_{\text{FB}}$  is more than 1 V above  $V_{\text{IN}}.$ 

# **Thermal Protection**

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This limits the dissipation of the regulator, protecting it from damage due to overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least

35°C above the maximum expected ambient condition of the application. This produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS736xx has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS736xx into thermal shutdown degrades reliability.

# **Power Dissipation**

The ability to remove heat from the die is different for presenting different each package type, considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are shown in the Power Dissipation Ratings table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers improves the heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$  to  $V_{OUT}$ ):

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
 (6)

Power dissipation can be minimized by using the lowest-possible input voltage necessary to ensure the required output voltage.

# **Package Mounting**

Solder-pad footprint recommendations for the TPS736xx are presented in application bulletin *Solder Pad Recommendations for Surface-Mount Devices* (AB-132), available from the TI web site at www.ti.com.





10-Jun-2014

# **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| TPS73601MDBVREP   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | PJRM                    | Samples |
| TPS73601MDCQREP   | ACTIVE | SOT-223      | DCQ                | 6    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | PWZM                    | Samples |
| TPS73601MDRBREP   | ACTIVE | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | PMNM                    | Samples |
| TPS73615MDBVREP   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | T59                     | Samples |
| TPS73618MDBVREP   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | T60                     | Samples |
| TPS73625MDBVREP   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | T61                     | Samples |
| TPS73630MDBVREP   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | T62                     | Samples |
| TPS73632MDBVREP   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | T63                     | Samples |
| TPS73633MDBVREP   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | T64                     | Sample  |
| TPS73633MDBVREPG4 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | T64                     | Sample  |
| V62/06626-01XE    | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | PJRM                    | Samples |
| V62/06626-01YE    | ACTIVE | SOT-223      | DCQ                | 6    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | PWZM                    | Samples |
| V62/06626-01ZE    | ACTIVE | SON          | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | PMNM                    | Sample  |
| V62/06626-02XE    | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | T59                     | Samples |
| V62/06626-03XE    | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | T60                     | Samples |
| V62/06626-04XE    | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | T61                     | Samples |
| V62/06626-05XE    | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | T62                     | Sample  |



# PACKAGE OPTION ADDENDUM

10-Jun-2014

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| V62/06626-06XE   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | T63                  | Samples |
| V62/06626-07XE   | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | T64                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Jun-2014

### OTHER QUALIFIED VERSIONS OF TPS73601-EP, TPS73615-EP, TPS73618-EP, TPS73625-EP, TPS73630-EP, TPS73632-EP, TPS73633-EP:

Catalog: TPS73601, TPS73615, TPS73618, TPS73625, TPS73630, TPS73632, TPS73633

• Automotive: TPS73601-Q1, TPS73618-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

PACKAGE MATERIALS INFORMATION

www.ti.com 19-Apr-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS73601MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73601MDCQREP | SOT-223         | DCQ                | 6 | 2500 | 330.0                    | 12.4                     | 7.1        | 7.45       | 1.88       | 8.0        | 12.0      | Q3               |
| TPS73601MDRBREP | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS73615MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73618MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73625MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73630MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73632MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS73633MDBVREP | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 19-Apr-2017



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS73601MDBVREP | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS73601MDCQREP | SOT-223      | DCQ             | 6    | 2500 | 346.0       | 346.0      | 41.0        |
| TPS73601MDRBREP | SON          | DRB             | 8    | 3000 | 370.0       | 355.0      | 55.0        |
| TPS73615MDBVREP | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS73618MDBVREP | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS73625MDBVREP | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS73630MDBVREP | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS73632MDBVREP | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS73633MDBVREP | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |

# DCQ (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Controlling dimension in inches.
- Body length and width dimensions are determined at the outermost extremes of the plastic body exclusive of mold flash, tie bar burrs, gate burrs, and interlead flash, but including any mismatch between the top and the bottom of the plastic body.
- Lead width dimension does not include dambar protrusion.
- Lead width and thickness dimensions apply to solder plated leads.
- G. Interlead flash allow 0.008 inch max.
- H. Gate burr/protrusion max. 0.006 inch.
- I. Datums A and B are to be determined at Datum H.



# DCQ (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F. Please refer to the product data sheet for specific via and thermal dissipation requirements.



DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# DRB (S-PVSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD

# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206340-2/T 08/15

NOTE: All linear dimensions are in millimeters



# DRB (S-PVSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD



- : A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for solder mask tolerances.



DBV (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.