| Cycle                   | 1  | 2  | 3  | 4   | 5   | 6   | 7  | 8   | 9   | 10 | 11  | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 |
|-------------------------|----|----|----|-----|-----|-----|----|-----|-----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| lw \$t2, 12(\$s0)       | IF | ID | EX | MEM | WB  |     |    |     |     |    |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| la \$t0, player_x       |    | IF | ID | EX  | MEM | WB  |    |     |     |    |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| lw \$t1, 0(\$t0)*       |    |    | IF | ID  | EX  | MEM | WB |     |     |    |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| addi \$t1, \$t1, 16**   |    |    |    | IF  | ID  | -   | EX | MEM | WB  |    |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| blt \$t1, \$t2, loop*** |    |    |    |     | IF  | -   | ID | EX  | MEM | WB |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| lw \$t2, 12(\$s0)****   |    |    |    |     |     |     | -  | IF  | ID  | EX | MEM | WB |    |    |    |    |    |    |    |    |    |    |    |    |    |

<sup>\*</sup> t0 is computed at the end of EX stage of la. Iw gets t0 forwarded at beginning of EX stage through a forwarding wire at the beginning of MEM stage of la.

<sup>\*\*</sup> t1 is loaded at the end of MEM stage of lw. addi gets t1 forwarded at beginning of EX stage through a forwarding wire at the beginning of WB stage of la.

<sup>\*\*\*</sup> blt ID stage can only happen at cycle 7 because at cycle 6 it was occupied by addi. Blt gets t1 forwarded at beginning of EX stage from MEM stage of addi.

<sup>\*\*\*\*</sup> Thanks to branch predictor, by cycle 6, the processor already knows direction of branch. But since there is no BTB, it is only at cycle 7 that the branch target is decoded and the branch target can be fetched at cycle 8.