

# NVIDIA Jetson AGX Xavier Series PCIe Endpoint Design Guidelines

**Application Note** 

## **Document History**

### DA-09357-001\_v1.3

| Version | Date               | Description of Change                                                                                                            |
|---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 1.0     | February 21, 2019  | Initial Release                                                                                                                  |
| 1.1     | June 14, 2019      | <ul> <li>Updated to include all Jetson AGX Xavier series modules</li> <li>Updated document to current NVIDIA standard</li> </ul> |
| 1.2     | May 5, 2020        | Updated Figure 2 to show where board should be separated and added note                                                          |
|         |                    | Added "Jetson AGX Xavier Developer Kit Configured as PCIe Card"                                                                  |
| 1.3     | September 18, 2020 | Removed mention of CO/C4 as possible Endpoints                                                                                   |

## **Table of Contents**

| Overview                                                |    |
|---------------------------------------------------------|----|
| Attachments                                             |    |
| Software Considerations                                 |    |
| Jetson AGX Xavier Developer Kit Configured as PCle Card |    |
| Setup and Connections                                   |    |
| Bring up Developer Kit as a Page of RAM                 | 10 |
| Bring up Developer Kit as an Ethernet IF over PCIe      | 10 |

## List of Figures

| Figure 1. | Jetson AGX Xavier Root Port Jetson AGX Xavier Endpoint                                                | 2 |
|-----------|-------------------------------------------------------------------------------------------------------|---|
| Figure 2. | E3317_A01 RX/TX Swap Board                                                                            | 3 |
| Figure 3. | TX/RX Swap Board Connections                                                                          | 4 |
| Figure 4. | TX/RX Swap Module and PCIe Male-to-Male x8 Cable Assembly – Top                                       | 5 |
| Figure 5. | PCIe Male-to-Male x8 Cable Assembly – Side                                                            | 5 |
| Figure 6. | Jetson AGX Xavier Developer Kit-to-Developer Kit Connections (with Edge-to-Connector Board and Cable) | 6 |
| Figure 7. | Jetson AGX Xavier Developer Kit-to-Developer Kit Connections (with Edge-to-E and no Cable)            | _ |

### Overview

This application note contains design guidelines and example connections for using the NVIDIA® Jetson AGX Xavier™ series system with a PCIe interface configured as an Endpoint.



Notes: This application note provides information to enable our customers to develop a system with a PCIe interface configured as an Endpoint. Refer to the NVIDIA software documentation for support provided. Developers should feel free to select proper components and implement their software based on NVIDIA's design information.

References to Jetson AGX Xavier apply to any of the Jetson AGX Xavier series of modules except where explicitly noted.

A Jetson AGX Xavier configured as an Endpoint can connect to another configured as Root Port. Endpoint support is only possible on the PCIe Controller C5 (x8). Figure 1 shows the basic connections required to connect two Jetson AGX Xavier modules with one configured as Root Port and the other as Endpoint. Instead of the Jetson AGX Xavier Root Port, a PCIe slot on a PC or similar system could be used.

The connections require that the TX lines of the Root Port are routed to the RX lines of the Endpoint and RX of Root Port routed to TX on the Endpoint. In addition, buffers are required on the control signals to ensure that the module pins are not driven prematurely as the two devices are powered up, which may not be simultaneously. These connections can be achieved in a variety of ways as follows.

- An NVIDIA Jetson AGX Xavier Developer Kit (or equivalent) and a custom PCIe board that includes a module connector and necessary power/control logic plus the necessary TX/RX swap and control signal buffers shown in the block diagram.
- ▶ A custom carrier board with two Jetson AGX Xavier connectors with the TX/RX swap and control signal buffers shown in the block diagram implemented on the carrier board itself.
- Two NVIDIA Jetson AGX Xavier Developer Kits (or equivalent) and a separate board (or board + cable) that has the TX/RX swap and control signal buffering. This configuration is described in the following sections. Care must be taken not to connect the powers on the two ends of the swap board.

The NVIDIA Developer Kit carrier board has a mux to select either PEX CLK5 P/N or NVHS\_SLVS\_REFCLK\_P/N to be routed to the PCle connector REFCLK pins (A13 and A14). The mux should be set to select PEX\_CLK5\_N/P if the Jetson AGX Xavier will be the Root Port or NVHS\_SLVS\_REFCLK\_P/N if it will be the Endpoint.

Figure 1. Jetson AGX Xavier Root Port Jetson AGX Xavier Endpoint





Note: If the two Jetson AGX Xavier devices shown in Figure 1 are on separate systems, then the power rails should not be connected between the two. The grounds for each system should be connected.

One example of a board that swaps the PCIe TX/RX lines and provides the proper buffering for the control signals is the NVIDIA E3317\_A01. The schematics are attached to this application note. The E3317 provides two options in one design. One is for a PCIe x16 edge fingers on the Root Port side (J1 in Figure 2) and PCIe x16 edge connector on the Endpoint side (J2 in Figure 2). The other option is PCIe x16 edge fingers on both sides (J3 on bottom right is for the Root Port side and J4 on top right is for the Endpoint side, as shown in Figure 2.

Figure 2. E3317\_A01 RX/TX Swap Board





Note: The E3317 board shown in Figure 2 includes two options: Edge card to PCIe connector or edge card to edge card. These are separate options and the board should be separated at the center (dotted line).

The following figure shows the connections implemented on the TX/RX swap board. Note that the power rails of each connector have different net-names, so they are not connected. This can be seen in the attached schematics as well. The power rails for each end should not be tied together as they will likely come up at different times.



Figure 3. TX/RX Swap Board Connections



Note: The power rails are not connected since both the Root Port and Endpoint systems will provide power to their respective PCIe connectors. This will avoid possible issues with power being applied by the first system to power-up to pins in the other system that has not yet been powered up.

In the case where two NVIDIA Jetson AGX Xavier Developer Kit carrier boards (or equivalent) are to be connected via PCIe, the TX/RX swap board would be plugged into the available PCIe x16 edge connector on the platform to be configured as a PCIe Root Port. If the TX/RX swap board with a connector on one side is used, a PCIe x8 or x16 jumper cable with PCIe edge fingers on either end is plugged into the TX/RX swap board on one end, and the other Jetson AGX Xavier which is to be configured as the PCIe Endpoint. If the TX/RX swap board with edge fingers is used, the cable is not required, or a different cable with a connector on one end and edge fingers on the other is required. The TX/RX swap board with a connector and PCIe jumper cable are shown in the following figures.

Figure 4. TX/RX Swap Module and PCIe Male-to-Male x8 Cable Assembly - Top



Figure 5. PCIe Male-to-Male x8 Cable Assembly - Side

Figure 6 shows two Jetson AGX Xavier Developer Kits connected together as described.

Figure 6. Jetson AGX Xavier Developer Kit-to-Developer Kit Connections (with Edge-to-Connector Board and Cable)



Figure 7. Jetson AGX Xavier Developer Kit-to-Developer Kit Connections (with Edge-to-Edge and no Cable)



### **Attachments**

The following files are attached to this application note.

- Assembly drawing (242-83317-1000-A01#5.pdf)
- Schematics (602-83317-1000-A01.pdf)

To access the attached files, click the Attachment icon on the left-hand toolbar on this PDF (using Adobe Acrobat Reader or Adobe Acrobat). Select the file and use the Tool Bar options (Open, Save) to retrieve the documents. Files with the .nvzip extension can be extracted using 7-Zip file archive software, or may be renamed to .zip and extracted with other archive software

### Software Considerations

A few software issues should be considered when configuring the Jetson AGX Xavier platform(s).

- If the approach used is to have two separate systems, with one of them being a Jetson AGX Xavier platform configured as an Endpoint, then the Endpoint system should be powered up first. This will allow the Endpoint to have been properly initialized before the Root Port system comes up and attempts to enumerate it. If the Endpoint is powered after the Root Port, then the Root Port system should be restarted to allow the proper enumeration to occur.
- If the Jetson AGX Xavier platform or platforms have the clock mux described previously, which is present on the NVIDIA Developer Kit carrier board, then it needs to be configured correctly after boot. This mux selects either PEX\_CLK5\_P/N (Root Port end) or NVHS\_SLVS\_REFCLK\_P/N (Endpoint end) to be routed to the PCle connector REFCLK pins (A13) and A14)

## Jetson AGX Xavier Developer Kit Configured as PCIe Card

This chapter describes how to configure a Jetson AGX Xavier Developer Kit and TX/RX swap board to work as a PCIe add-in-card. The following description assumes a TX/RX board that is the equivalent of the E3317\_A01 design attached to this application note.

## **Setup and Connections**

The developer kit modifications listed are made on the Endpoint Developer Kit. The modifications to the TX/RX board refer to the reference designators on the E3317 A01 reference design. A PC is assumed as the Root Port system, but another Jetson AGX Xavier Developer Kit left in the default Root Port configuration can be used instead. If a PC is used. the PCIe slot should be a 75 W type to provide adequate power for the Endpoint Developer Kit.

- 1. Flash the developer kit to be used as Endpoint with latest software. See the "Jetson AGX Xavier PCIe Endpoint Mode" section of the NVIDIA Jetson Linux Developer Guide.
- 2. Rework the developer kit carrier board to connect the power source (DC Jack) to +12V rail on PCIe slot.
  - a). Short VDD 12V (C506.1, C510.1, C513.1) with VCC DCIN (J2.1)
  - b). Short Q87.1, Q87.2 and Q87.3 together, to disable VDD 12V regulator U9 on carrier board and drive PRSNT2 low
- 3. Rework TX/RX board to enable +12V rail connection.
  - a). Stuff R5 with a  $\Omega\Omega$  resistor to enable the +12V connection
- 4. Connect reworked developer kit to a PC PCIe slot using the TX/RX swap board.
- 5. Connect a USB port on the PC system to the Endpoint Developer Kit debug port using a USB Type-A to Micro-B cable.
- 6. Power the PC then power up the Endpoint Developer Kit (press the power button S501). This powers the PC which provide the +12V supply to the Endpoint Developer Kit and then powers up the Endpoint Developer Kit.
- 7. Login into the developer kit from the Root Port system.
  - a). (PC) # minicom -D/dev/ttyUSB3
- 8. Check if the clock mux selects NVHS SLVS REFCLK P/N.

- a). (Xavier) # grep 253/sys/kernel/debug/gpio |pex-refclk-sel-high | out hi gpio-253 ( If gpio-253 outputs low, run below command to set it high:
- b). (Xavier) # echo 253 > /sys/class/qpio/export
- c). (Xavier) # echo 1 > /sys/class/gpio/gpio253/value

## Bring up Developer Kit as a Page of RAM

- 1. Run the following commands to configure and enable the PCIe endpoint mode:
  - a). (Xavier) # cd /sys/kernel/config/pci\_ep/
  - b). (Xavier) # mkdir functions/pci epf nv test/func1
  - c). (Xavier) # echo 0x10de > functions/pci epf nv test/func1/vendorid
  - d). (Xavier) # echo 0x0001 > functions/pci\_epf\_nv\_test/func1/deviceid
  - e). (Xavier) # ln -s functions/pci epf nv test/func1 controllers/141a0000.pcie ep/
  - f). (Xavier) # echo 1 > controllers/141a0000.pcie ep/start
- 2. Reboot the PC to initialize the PCIE endpoint device. This asserts the PCI reset and reenumerates the Endpoint.
  - a). (PC) # reboot
  - bl. Reboot done.
  - c). (PC) # lspci 06:00.0 RAM memory: NVIDIA Corporation Device 0001

## Bring up Developer Kit as an Ethernet IF over **PCle**

- 1. Run the following commands to configure and enable the PCIe endpoint mode:
  - a). (Xavier) # cd /sys/kernel/config/pci ep/
  - b). (Xavier) # mkdir functions/pci\_epf\_tvnet/func1
  - c). (Xavier) # echo 16 > functions/pci epf tvnet/func1/msi interrupts
  - d). (Xavier) # ln -s functions/pci\_epf\_tvnet/func1 controllers/141a0000.pcie\_ep/
  - e). (Xavier) # echo 1 > controllers/141a0000.pcie\_ep/start
- 2. Reboot the PC to initialize the PCIe Endpoint device.
  - al. (PC) # reboot
  - b). Reboot done.
  - c). (PC) # lspci 06:00.0 Network controller: NVIDIA Corporation Device 2296

#### Notice

This document is provided for information purposes only and shall not be regarded as a warranty of a certain functionality, condition, or quality of a product. NVIDIA Corporation ("NVIDIA") makes no representations or warranties, expressed or implied, as to the accuracy or completeness of the information contained in this document and assumes no responsibility for any errors contained herein. NVIDIA shall have no liability for the consequences or use of such information or for any infringement of patents or other rights of third parties that may result from its use. This document is not a commitment to develop, release, or deliver any Material (defined below), code, or functionality.

NVIDIA reserves the right to make corrections, modifications, enhancements, improvements, and any other changes to this document, at any time without notice.

Customer should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

NVIDIA products are sold subject to the NVIDIA standard terms and conditions of sale supplied at the time of order acknowledgement, unless otherwise agreed in an individual sales agreement signed by authorized representatives of NVIDIA and customer ("Terms of Sale"). NVIDIA hereby expressly objects to applying any customer general terms and conditions with regards to the purchase of the NVIDIA product referenced in this document. No contractual obligations are formed either directly or indirectly by this document.

Unless specifically agreed to in writing by NVIDIA, NVIDIA products are not designed, authorized, or warranted to be suitable for use in medical, military, aircraft, space, or life support equipment, nor in applications where failure or malfunction of the NVIDIA product can reasonably be expected to result in personal injury, death, or property or environmental damage. NVIDIA accepts no liability for inclusion and/or use of NVIDIA products in such equipment or applications and therefore such inclusion and/or use is at customer's own risk.

NVIDIA makes no representation or warranty that products based on this document will be suitable for any specified use. Testing of all parameters of each product is not necessarily performed by NVIDIA. It is customer's sole responsibility to evaluate and determine the applicability of any information contained in this document, ensure the product is suitable and fit for the application planned by customer, and perform the necessary testing for the application in order to avoid a default of the application or the product. Weaknesses in customer's product designs may affect the quality and reliability of the NVIDIA product and may result in additional or different conditions and/or requirements beyond those contained in this document. NVIDIA accepts no liability related to any default, damage, costs, or problem which may be based on or attributable to: (i) the use of the NVIDIA product in any manner that is contrary to this document or (ii) customer product designs.

No license, either expressed or implied, is granted under any NVIDIA patent right, copyright, or other NVIDIA intellectual property right under this document. Information published by NVIDIA regarding third-party products or services does not constitute a license from NVIDIA to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property rights of the third party, or a license from NVIDIA under the patents or other intellectual property rights of NVIDIA.

Reproduction of information in this document is permissible only if approved in advance by NVIDIA in writing, reproduced without alteration and in full compliance with all applicable export laws and regulations, and accompanied by all associated conditions, limitations, and notices.

THIS DOCUMENT AND ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS, AND OTHER DOCUMENTS (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED "AS IS." NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY, OR OTHERWISE WITH RESPECT TO THE MATERIALS, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE. TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL NVIDIA BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF NVIDIA HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Notwithstanding any damages that customer might incur for any reason whatsoever, NVIDIA'S aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms of Sale for the product.

#### Arm

Arm, AMBA and Arm Powered are registered trademarks of Arm Limited. Cortex, MPCore and Mali are trademarks of Arm Limited. All other brands or product names are the property of their respective holders. "Arm" is used to represent Arm Holdings plc; its operating company Arm Limited; and the regional subsidiaries Arm Inc.; Arm KK; Arm Korea Limited.; Arm Taiwan Limited; Arm France SAS; Arm Consulting (Shanghai) Co. Ltd.; Arm Germany GmbH; Arm Embedded Technologies Pvt. Ltd.; Arm Norway, AS and Arm Sweden AB.

#### Trademarks

NVIDIA, the NVIDIA logo, and Jetson AGX Xavier are trademarks and/or registered trademarks of NVIDIA Corporation in the U.S. and other countries. Other company and product names may be trademarks of the respective companies with which they are associated.

#### Copyright

© 2019, 2020 NVIDIA Corporation. All rights reserved.

