

# NVIDIA Jetson AGX Xavier Series USB 2.0 Tuning Guide

**Application Note** 



# **Document History**

#### DA-09493-001\_v1.1

| Version | Date          | Description of Change                                   |
|---------|---------------|---------------------------------------------------------|
| 1.0     | May 29, 2019  | Initial Release                                         |
| 1.1     | June 14, 2019 | Updated to include all Jetson AGX Xavier series modules |

### Table of Contents

| Overview                                  | 1  |
|-------------------------------------------|----|
| Required Equipment                        | 2  |
| Registers for Host Mode Testing           | 3  |
| Test Mode Programming Sequence            | 4  |
| Registers to Adjust USB 2.0 Eye Diagram   | 6  |
| Tuning Procedure                          | 8  |
| HS_CURR_LEVEL Offset Adjustment Procedure | 10 |
| Software Verification                     |    |

### List of Tables

| Table 1. | Host Mode Test Registers   | 3 |
|----------|----------------------------|---|
|          | Xavier USB Registers       |   |
|          | TXEQ and RXEQ Pre-Emphasis |   |
| Table 4. | HS_SQUELCH Level           | 7 |
| Table 5. | FUSE_USB Registers         | 8 |

### Overview

This application note describes the registers and steps needed to tune the USB 2.0 high speed eye diagram for the NVIDIA® Jetson AGX Xavier™ series module. USB IF provides complete test specification and instructions on their website for high speed host and device mode testing.



Note: References to Jetson AGX Xavier apply to any of the Jetson AGX Xavier series of modules.

NVIDIA typically uses Tektronix oscilloscopes for USB characterizations. The following test procedures for Tektronix oscilloscopes are available.

- ► Host Mode Testing
  - Procedure for using Tektronix scopes:

http://www.usb.org/developers/docs/Host test procedure.pdf

- Device Mode Testing
  - Procedure for using Tektronix scopes:

http://www.usb.org/developers/docs/DeviceTestProcedure.pdf

Customers are free to use oscilloscopes from other vendors to do USB characterization.

# Required Equipment

The following equipment is required:

- ► Tektronix TDS694C or faster digital sampling oscilloscope
- ► Tektronix P6247 or P6248 or equivalent differential probe \* 1
- ► High-speed USB Electrical Test Fixture
- Oscilloscope USB test software
- ► Tool to access register/memory space in NVIDIA® Xavier™ or build a special image to force USB test mode enabled

# Registers for Host Mode Testing

Toggle the Jetson AGX Xavier module USB registers listed in Table 1 to force Test J, Test K, Test SE0 NAK, and Test Packet on the respective USB port.

Table 1. Host Mode Test Registers

| Description       | Register Name and Setting                  |  |
|-------------------|--------------------------------------------|--|
| Normal Operations | T_XUSB_XHCI_OP_PORTPMSCHS_x[31:28] = 0000b |  |
| Test J            | T_XUSB_XHCI_OP_PORTPMSCHS_x[31:28] = 0001b |  |
| Test K            | T_XUSB_XHCI_OP_PORTPMSCHS_x[31:28] = 0010b |  |
| Test SE0 NAK      | T_XUSB_XHCI_OP_PORTPMSCHS_x[31:28] = 0011b |  |
| Test Packet       | T_XUSB_XHCI_OP_PORTPMSCHS_x[31:28] = 0100b |  |
| Force Enable      | T_XUSB_XHCI_OP_PORTPMSCHS_x[31:28] = 0101b |  |

The xUSB USB 2.0 port register addresses are as follows:

- ▶ Port 0: 0x03610464: T\_XUSB\_XHCI\_OP\_PORTPMSCHS\_4
- ▶ Port 1: 0x03610474: T\_XUSB\_XHCI\_OP\_PORTPMSCHS\_5
- ▶ Port 2: 0x03610484: T\_XUSB\_XHCI\_OP\_PORTPMSCHS\_6
- ▶ Port 3: 0x03610494: T\_XUSB\_XHCI\_OP\_PORTPMSCHS\_7

### Test Mode Programming Sequence

The programming sequence for enabling USB 2.0 test mode is as follows:



Note: The output of USB 2.0 test pattern is only supported for point to point connections.

1. Connect any USB device to the port (this will prevent the controller from entering power down model.



Note: "Any USB device" refers to any real device, such as HS uDISK or LS mouse.

- 2. Disable the auto suspend for the controllers:
  - a). For example: the following command under Linux Kernel: echo on > /sys/bus/usb/devices/usb1/power/control



Note: The "usb1" here is the XHCI USB2 controller; it may map to "usb2" if there is another USB controller on the board. The XHCI bus number can be found under /sys/devices/3610000.xhci/.

3. Set PP (Port Power) to Disabled state by T XUSB XHCI OP PORTSC[9] = 0.

Port 0: 0x03610460: T XUSB XHCI OP PORTSC 4

Port 1: 0x03610470: T XUSB XHCI OP PORTSC 5

Port 2: 0x03610480: T\_XUSB\_XHCI\_OP\_PORTSC\_6

Port 3: 0x03610490: T XUSB XHCI OP PORTSC 7

- 4. Set RS (Run/Stop) bit in the T XUSB XHCI OP USBCMD 0[0] = 0. 0x03610020: T\_XUSB\_XHCI\_OP\_USBCMD\_0
- 5. Wait for the HCHalted (HCH) bit in the T XUSB XHCI OP USBSTS 0[0] = 1. 0x03610024: T\_XUSB\_XHCI\_OP\_USBSTS\_0
- 6. Set the xUSB Port Test Control registers in PORTPMSCHS register (see Section "Register for Host Mode Testing").



Note: Per "USB 2.0 Specification," only a single downstream facing port can be in test mode at a given time.

7. Disable Pad PD (power down) by clearing the

T\_XUSB\_PADCTL\_USB2\_OTG\_PADx\_CTL\_0\_0[26] = 0.

Port 0: 0x03520088: T XUSB PADCTL USB2 OTG PAD0 CTL 0 0

Port 1: 0x035200C8: T\_XUSB\_PADCTL\_USB2\_OTG\_PAD1\_CTL\_0\_0

Port 2: 0x03520108: T\_XUSB\_PADCTL\_USB2\_OTG\_PAD2\_CTL\_0\_0

Port 3: 0x03520148: T\_XUSB\_PADCTL\_USB2\_OTG\_PAD3\_CTL\_0\_0

8. Plug in the test fixture to start the USB 2.0 eye diagram test.



Note: In Steps 3, 6, and 7, Port 0 is USB0\_DP/DN (F12/F13), Port 1 is USB1\_DP/DN (C11/C10), Port 2 is USB2\_DP/DN (A10/A11), and Port 3 is USB3\_DP/DN (G11/G10).

# Registers to Adjust USB 2.0 Eye Diagram

Table 2 lists the Jetson AGX Xavier module USB registers that are needed to tune the USB 2.0 eye diagram. Refer to the "Tuning Procedure" section on how to use these registers during characterization.

Xavier USB Registers Table 2.

| Pagistor Nama                                                     | Dit Eigld                                                         | Description                                             |  |  |
|-------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------|--|--|
|                                                                   |                                                                   | Description                                             |  |  |
|                                                                   |                                                                   | _0_0 (Address 0x03520088) for Port 0                    |  |  |
| XUSB_PADCTL_USB2_01                                               | XUSB_PADCTL_USB2_OTG_PAD1_CTL_0_0 (Address 0x035200C8) for Port 1 |                                                         |  |  |
| XUSB_PADCTL_USB2_OTG_PAD2_CTL_0_0 (Address 0x03520108) for Port 2 |                                                                   |                                                         |  |  |
| XUSB_PADCTL_USB2_01                                               | G_PAD3_CTL                                                        | _0_0 (Address 0x03520148) for Port 3                    |  |  |
| HS_SLEW <sup>1</sup>                                              | 8:6                                                               | HSSLEW (high speed slew rate control)                   |  |  |
| HS_CURR_LEVEL <sup>2</sup>                                        | 5:0                                                               | Setup (high speed drive strength control)               |  |  |
| XUSB_PADCTL_USB2_OTG_PAD0_CTL_1_0 (Address 0x0352008C) for Port 0 |                                                                   |                                                         |  |  |
| XUSB_PADCTL_USB2_OTG_PAD1_CTL_1_0 (Address 0x035200CC) for Port 1 |                                                                   |                                                         |  |  |
| XUSB_PADCTL_USB2_OTG_PAD2_CTL_1_0 (Address 0x0352010C) for Port 2 |                                                                   |                                                         |  |  |
| XUSB_PADCTL_USB2_OTG_PAD3_CTL_1_0 (Address 0x0352014C) for Port 3 |                                                                   |                                                         |  |  |
| RPD_CTRL                                                          | 30:26                                                             | RPD_CTRL (15K host pull down)                           |  |  |
| TERM_RANGE_ADJ                                                    | 6:3                                                               | ATERM (high speed termination control)                  |  |  |
| XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_0 (Address 0x03520284)            |                                                                   |                                                         |  |  |
| HS_SQUELCH_LEVEL                                                  | 2:0                                                               | HSSQUELCH (squelch level control for device RX testing) |  |  |

| Register Name                                                     | Bit Field                                                         | Description                 |  |  |
|-------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------|--|--|
| XUSB_PADCTL_USB2_01                                               | XUSB_PADCTL_USB2_OTG_PAD0_CTL_3_0 (Address 0x03520094) for Port 0 |                             |  |  |
| XUSB_PADCTL_USB2_01                                               | XUSB_PADCTL_USB2_OTG_PAD1_CTL_3_0 (Address 0x035200D4) for Port 1 |                             |  |  |
| XUSB_PADCTL_USB2_OTG_PAD2_CTL_3_0 (Address 0x03520114) for Port 2 |                                                                   |                             |  |  |
| XUSB_PADCTL_USB2_OTG_PAD3_CTL_3_0 (Address 0x03520154) for Port 3 |                                                                   |                             |  |  |
| HS_RXEQ <sup>3</sup>                                              | 8:6                                                               | HS_RXEQ (device RX testing) |  |  |
| HS_TXEQ <sup>3</sup>                                              | 3:1                                                               | HS_TXEQ (device TX testing) |  |  |

#### Notes:

TXEQ and RXEQ Pre-Emphasis Table 3.

| HS_TXEQ[2:0] | AC Gain         | HS_RXEQ[2:0] | SQ Level        |
|--------------|-----------------|--------------|-----------------|
| 00           | +0 dB (default) | 00           | -0 dB (default) |
| 01           | +1.3 dB         | 01           | -1.2 db         |
| 10           | +2.5 dB         | 10           | -2.0 dB         |
| 11           | +3.5 dB         | 11           | -3.5 dB         |

Table 4. HS\_SQUELCH Level

| HS_SQUELCH[2:0] | EL17             |
|-----------------|------------------|
| 000             | 140 mV (default) |
| 001             | 90 mV            |
| 010             | 102.5 mV         |
| 011             | 115 mV           |
| 100             | 127.5 mV         |
| 101             | 152.5 mV         |
| 110             | 165 mV           |
| 111             | 177.5 mV         |

NVIDIA Jetson AGX Xavier Series USB 2.0 Tuning Guide

<sup>&</sup>lt;sup>1</sup>HS\_SLEW where 0'b000 = slowest and 0'b111 = fastest

 $<sup>^2</sup>$ HS\_CURR\_LEVEL where 0'b000000 = highest current level and 0'b1111111 = lowest current level

<sup>&</sup>lt;sup>3</sup>If system has inner cable, consult with AE for recommendations and perform certificate/functional test verification

### Tuning Procedure

During production, each NVIDIA Jetson AGX Xavier module is calibrated based on the silicon process, the corresponding USB drive strength (HS CURR LEVEL), HS termination (TERM RANGE\_ADJ), and 15K host pull down (RPD\_CTL) fuses are burnt on each chip.

Table 5 lists the registers that are used to find the default drive strength and HS termination value by reading from the FUSE\_USB\_CALIB fuse and the FUSE\_USB\_CALIB\_EXT fuse.

FUSE\_USB Registers Table 5.

| Register Name                           | Bit Field | Description                      |
|-----------------------------------------|-----------|----------------------------------|
| FUSE_USB_CALIB (Address 0x038201F0)     |           |                                  |
| USB_CALIB                               | 28:23     | HS_CURR_LEVEL for USB Port 3     |
| USB_CALIB                               | 22:17     | HS_CURR_LEVEL for USB Port 2     |
| USB_CALIB                               | 16:11     | HS_CURR_LEVEL for USB Port 1     |
| USB_CALIB                               | 10:7      | TERM_RANGE_ADJ for all USB ports |
| USB_CALIB                               | 5:0       | HS_CURR_LEVEL for USB Port 0     |
| FUSE_USB_CALIB_EXT (Address 0x03820350) |           |                                  |
| USB_CALIB_EXT                           | 4:0       | RPD_CTRL for all USB ports       |

During the characterization stage, manually adjusting the HS\_CURR\_LEVEL value should be enough to fulfill compliance requirements. It is possible to try and increase termination as a last resort.



Note: NVIDIA does not recommend customers adjusting termination values. Note that if the TERM\_RANGE\_ADJ needs to be adjusted, it may result in an impedance mismatch on the board and further attention might be needed.

If modification to HS\_CURR\_LEVEL is absolutely necessary, it must be done as an offset to the default fused value to account for silicon process differences.



CAUTION: Do not apply a global overwrite HS\_CURR\_LEVEL value for all silicon. There is a mechanism provided in software to read fuse USB drive strength and add an offset to it. Consult NVIDIA SWPM/CE for additional information

- ► To change high speed slew rate, write directly to: XUSB\_PADCTL\_USB2\_OTG\_PADx\_CTL\_0\_0 bits 8:6
- ► To change receive squelch level, write directly to: XUSB\_PADCTL\_USB2\_BIAS\_PAD\_CTL\_0\_0 bits 2:0
- ► To compensate for long cable loss, use the XUSB\_PADCTL\_USB2\_OTG\_PADx\_CTL\_3\_0 HS\_TXEQ/HS\_RXEQ bit directly.

### HS\_CURR\_LEVEL Offset Adjustment Procedure

If the default value does not fit customer design, adjust the HS CURR LEVEL register in order to pass the USB HS eye diagram.

#### Follow this procedure:

- 1. Obtain default value; read register FUSE\_USB\_CALIB (Address 0x038201F0)
  - a). USSB CALIB[5:0] USB pad HS CURR LEVEL[5:0] for Port 0
  - b). USSB\_CALIB[16:11] USB pad HS\_CURR\_LEVEL[5:0] for Port 1
  - c). USSB\_CALIB[22:17] USB pad HS\_CURR\_LEVEL[5:0] for Port 2
  - d). USSB CALIB[28:23] USB pad HS CURR LEVEL[5:0] for Port 3
- 2. Calculate the offset from fused HS\_CURR\_LEVEL value and desired value to pass eye mask.
  - a). For example, if default value is 0x20 and desired value is 0x1C, then offset = -4
  - b). For example, if default value is 0x10 and desired value is 0x14, then offset = +4
- 3. Adjust HS CURR LEVEL register as described in the "Tuning Procedure" section (Note: maximum allowable offset: +/-6 steps).
- 4. Provide the "tuned offset value" to software team.

### Software Verification

NVIDIA recommends a functional check. Connect the DUT to USB hosts and devices to perform a check on functionality.

To check if software has implemented the tuned offset step properly, load new software with offset included into another DUT and check to ensure:

HS\_CURR\_LEVEL = USB\_CALIB + tuned offset steps

#### Notice

The information provided in this specification is believed to be accurate and reliable as of the date provided. However, NVIDIA Corporation ("NVIDIA") does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information. NVIDIA shall have no liability for the consequences or use of such information or for any infringement of patents or other rights of third parties that may result from its use. This publication supersedes and replaces all other specifications for the product that may have been previously supplied.

NVIDIA reserves the right to make corrections, modifications, enhancements, improvements, and other changes to this specification, at any time and/or to discontinue any product or service without notice. Customer should obtain the latest relevant specification before placing orders and should verify that such information is current and complete.

NVIDIA products are sold subject to the NVIDIA standard terms and conditions of sale supplied at the time of order acknowledgement, unless otherwise agreed in an individual sales agreement signed by authorized representatives of NVIDIA and customer. NVIDIA hereby expressly objects to applying any customer general terms and conditions with regards to the purchase of the NVIDIA product referenced in this specification.

Unless specifically agreed to in writing by NVIDIA, NVIDIA products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of the NVIDIA product can reasonably be expected to result in personal injury, death or property or environmental damage. NVIDIA accepts no liability for inclusion and/or use of NVIDIA products in such equipment or applications and therefore such inclusion and/or use is at customer's own risk.

NVIDIA makes no representation or warranty that products based on these specifications will be suitable for any specified use without further testing or modification. Testing of all parameters of each product is not necessarily performed by NVIDIA. It is customer's sole responsibility to ensure the product is suitable and fit for the application planned by customer and to do the necessary testing for the application in order to avoid a default of the application or the product. Weaknesses in customer's product designs may affect the quality and reliability of the NVIDIA product and may result in additional or different conditions and/or requirements beyond those contained in this specification. NVIDIA does not accept any liability related to any default, damage, costs or problem which may be based on or attributable to: (i) the use of the NVIDIA product in any manner that is contrary to this specification, or (ii) customer product designs.

No license, either expressed or implied, is granted under any NVIDIA patent right, copyright, or other NVIDIA intellectual property right under this specification. Information published by NVIDIA regarding third-party products or services does not constitute a license from NVIDIA to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property rights of the third party, or a license from NVIDIA under the patents or other intellectual property rights of NVIDIA. Reproduction of information in this specification is permissible only if reproduction is approved by NVIDIA in writing, is reproduced without alteration, and is accompanied by all associated conditions, limitations, and notices.

ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS, AND OTHER DOCUMENTS (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED "AS IS." NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY, OR OTHERWISE WITH RESPECT TO THE MATERIALS, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE. Notwithstanding any damages that customer might incur for any reason whatsoever, NVIDIA's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the NVIDIA terms and conditions of sale for the product.

#### ARM

ARM, AMBA and ARM Powered are registered trademarks of ARM Limited. Cortex, MPCore and Mali are trademarks of ARM Limited. All other brands or product names are the property of their respective holders. "ARM" is used to represent ARM Holdings plc; its operating company ARM Limited; and the regional subsidiaries ARM Inc.; ARM KK; ARM Korea Limited.; ARM Taiwan Limited; ARM France SAS; ARM Consulting (Shanghai) Co. Ltd.; ARM Germany GmbH; ARM Embedded Technologies Pvt. Ltd.; ARM Norway, AS and ARM Sweden AB.

#### Trademarks

NVIDIA, the NVIDIA logo, Jetson AGX Xavier, and Xavier are trademarks and/or registered trademarks of NVIDIA Corporation in the U.S. and other countries. Other company and product names may be trademarks of the respective companies with which they are associated.

#### Copyright

© 2019 NVIDIA Corporation. All rights reserved.

