

# 多物理域异构融合芯片架构

陶耀宇

北京大学

# 一、个人简介





海耀宇 北京大学 博雅青年学者 国家优青(海外)

| 学校或单位   | 学习或任职              |
|---------|--------------------|
| 上海交通大学  | 电子与计算机工程 (信号处理) 学士 |
| 斯坦福大学   | 电子工程 (模拟电路) 硕士     |
| 美国甲骨文公司 | VLSI实验室 模拟电路工程师    |
| 美国高通公司  | 无线研发部 高级工程师        |
| 美国密歇根大学 | 电子工程(芯片体系结构)博士     |
| 美国高通公司  | 无线研发部 主任研究科学家      |
| 北京大学    | 研究员、博雅青年学者         |

- 长期从事基于后摩尔先进器件的多域异构融合芯片架构与电路系统研究
- · 研究成果发表**国际顶尖期刊与会议论文30余篇 (其中一作/通讯20余篇)** ,包括Nature Electronics、Nature Communications、芯片架构两大会IEEE MICRO/HPCA、集成电路最高期刊IEEE JSSC、全球"芯片奥林匹克"会议IEEE ISSCC,微电子器件与电路两大会IEEE IEDM/VLSI、通信最高会议IEEE Globecom、FPGA最高会议IEEE FPGA等,作为主要发明人申请/获批十余项中、美专利
- 获2025年华为青年人才支持计划、2024中国电子学会青年年会专题报告奖、2024年中关村论坛"智能未来"分论坛特邀嘉宾、2023年华为计算产品线优秀技术合作奖、2023年Wiley Open Science Excellent Author、2022年北京智源人工智能青年科学家、2021年世界通信大会 (IEEE Globecom) 最佳论文奖、2019年至2021年连续3年获高通技术明星奖(Qualcomm QualStar Awards)、2019年大规模集成电路国际学术会议(IEEE VLSI)最佳论文提名奖、2018年Rackham科学研究奖、2013年电路与系统国际学术会议(IEEE ISCAS)最佳论文提名奖等荣誉
- · 主持国家自然科学基金委优青 (海外)项目、科技部国家重点研发计划项目"物态调控"专项(课题负责人)、科技部国家重点研发计划项目"智能电网"重大专项(子课题负责人)、国家自然科学基金委重大研究计划(子课题负责人)、北京市自然基金委非共识项目、华为计算产品线技术合作项目、纵慧芯光技术合作项目、武汉东湖区-北大武汉人工智能研究院项目等,累计主持经费数千万元



## ・代表性科研成果

#### 传统电压域计算芯片架构









SCL Polar体系结构 VLSI, JSSC BP Polar体系结构 VLSI NB-LDPC体系结构 ISCASx3, ISSCC, JSSC

TCAS-I, US Patent (均为一作)

(均为一作,最佳论文奖提名)

(共一)

(一作3篇,最佳论文奖提名)

- · 首个极化码并行分树架构芯片,吞吐率达到当时最高的3.25Gbps
  - 发表JSSCx1、VLSIx2, 获VLSI 2019最佳论文奖提名
- 创新非二进制奇偶校验体系结构芯片,解决了长期困扰LDPC实用 化的"误码率墙"问题
  - 发表JSSCx1、ISSCCx1、ISCASx3、TCAS-Ix1、美国发明 专利等,获ISCAS 2013最佳论文提名、2019年高通技术明 星奖(落地产品实用)





连续3年获高通技术明星奖 (Qualcomm QualStar Award)



## ・代表性科研成果

#### 传统电压域计算芯片架构



HiMA DNC体系结构 MICRO (一作) DNC辅助解码体系结构 Globecom (一作)(最佳论文奖) Neural ODE体系结构 HPCA, FPGA (一作、通讯)

- 创新分布式DNC架构比当时最快AI芯片加速39.1X,首个DNC辅助解码架构实现54%延时降低
  - 发表MICROx1、Globecomx1, 获2021 Globecom最佳论文奖、2020和2021年高通技术明星奖(落地产品实用)
- 提前终止机制Neural ODE体系结构比当时最快AI芯片加速2.6X,解决Neural ODE高延迟问题
  - 发表HPCAx1、FPGAx1





IEEE Globecom Best Paper Award 通信两大顶会Globecom最佳论文奖



### ・代表性科研成果



- **首次提出**利用电流控VO2忆阻器阵列芯片原位生成不同频率的精准信号并可编程实现多路信号混频功能
- 端到端的WIoT性能测试能够降低1.45x~1.94x的能耗
- 发表于Nature Communications 2024 (通讯作者)

#### 电流域存内/电压域近存异构融合架构



- 提出忆阻器存内、近存融合计算核架构,4类向量指令组成忆阻器存算一体指令集,端到端异构多核集成架构
- 华为计算产品线实际场景落地,SQL加速高达16.6X, 获2023年度华为优秀技术合作奖
- 发表于IEEE/ACM MICRO 2024 (通讯作者)



# ・代表性科研成果

#### 光学域信号处理架构



- 三端范德华 (vdW) 异质结的场效应晶体管 (FET)可执行 彩色光学传感功能
- 光学储存器神经网络 (ORNN) 和由该光学突触装置组成的可见光通信系统 (VLC) 感存算一体架构
- 发表于Advanced Materials 2024 (通讯作者)



- 提出忆位读取新型阵列结构,节点跳跃式阵列操作方法、 Multi-bank、Bit-Slice与Multi-level三种并行策略
- 具备与现有存内计算矩阵操作兼容的能力,实现 3.3X~7.7X的加速、6.23X~183.5X的能效提升
- Nature Electronics 2025 (通讯作者)



## ・代表性科研成果

# Elificial Journal Network Belogy Disputation DET 1D Free Spectrum DET 2D Free Spectr

- 首次提出利用<mark>异质集成的易失与非易失器件完成</mark>傅里叶变 换的复杂计算
- 端到端的脑机信号处理性能测试展示速度、功耗提升效果
- Nature Electronics 2025 (共一/通讯作者)



多项发明专利 2024/2025 (第一发明人/主要发明人)

# 二、工作影响力



# ・芯片架构工作被多位领域内重要专家在高水平论文作为代表性工作引用

Lu, Y., Yang, Z., Tao, Y., Cai, L., Zhang, T., Yan, L., Huang, R. and Yang, Y., 2025. Energy-Efficient Online Training with In Situ Parallel Computing on Electrochemical Memory Arrays. Advanced Intelligent Systems, p.2401068.

用候选人的工作为PCM 存算芯片代表性工作

weights in the pretrained ANN accommodating to varying environments, can effectively improve the adaptivity and robustness change memory (PCM), (22-3) of All models, <sup>[5,10]</sup> This is particularly important in herar of lot, where lot devices are expected to work properly in a diverse. range of applications. However, high-performance online training based on traditional von Neumann architectures incurs high energy overhead and hardware costs, <sup>(1)-13</sup> which are Therefore, it goes a critical demand for novel computational Kirchhoff's law. [11,12,34] In recent years, eNVM array-based architectures for high-performance ANN training at edge-computing-in-n

To solve this problem, researchers took inspiration from the

with Majority Logic Decoding, Reed-Solomon codes [5] and nemory (CIM) architecture has achieved excellen results in the fields of deep learning (DL), mainly due to their ability to achieve high-performance inference for a variety of

239-246).

Since the 1950s, by co-designing codes with particular decode a handful of codes, the chip can accurately decode structure and corresponding, distinct code-specific decoders, more than 2866 distinct codes. Moreover, a single chip can a wide variety of codes have been developed and deployed support efficient, hard-detection decoding of any product code for error correction. Examples of codes with dedicated hard- of up to 16,384 bits with rate R=0.43-1 and a higher GECC detection decoders include Reed-Muller (RM) codes [3], [4] than its 128-bit component codes [23].

Medard M, et al., "Multi-code

multi-rate universal maximum

grand," IEEE 47th European

(ESSCIRC) 2021 Sep 13 (pp.

Muriel Medard 教授

文中引用候选人工作作为

Solid State Circuits Conference

allows scamless swapping between codebooks with no downtime, enabling use by multiple applications without switch-over.

Guessing Random Additive Noise Decoding (GRAND)

likelihood decoder using

美国麻省理工学院

Berlekamp-Massey decoding [6], [7]. A recent example of an ortant code-structure that has a dedicated soft-detection

II. GUESSING RANDOM ADDITIVE NOISE DECODING

Consider a binary codebook  $C_n$  which is a set of  $2^k$  strings der is CRC-Assisted Polar (CA-Polar) codes, which will in  $\{0,1\}^n$  where n is the code length, k is the number of ed for all control channel communications in 5G New information bits, and R = k/n is the code rate. A transmitter tadio, with CRC-Assisted Successive Cancellation List (CA-CL) decoding [8]–[10]. Efficient hardware realization for all random noise effect  $N^n$ , which is independent of the channel A Universal Maximum Likelihood GRAND Decoder in 40nm CMOS

# 美国波士顿大学Rabia Yaziciqil 教授(MIT科技评 将候选人工作作为高速极化

between codebooks with no downtime, enabling use by multipl Index Terms—GRAND, universal decoder, maximum likeli-

I. MOTIVATION

Transmitted data is subject to harmful corruption by noise present in a communication channel. By adding redundant bits to transmissions, error detection codes allow the data's integrity to be tested, while error-correcting codes enable the error correction as distinct code-specific decoders. Examples conventional decoding approaches: include Reed-Muller (RM) codes [1] with Majority Logic • Adaptability:

coders: and 2) few constructions of codes at any giver rate for any family of codes.

1) Emphasis on use of long codes such as LDPCs, even in newer developments such as Polar codes; and 2) reliance on interleavers to make the channel appear memoryless thus de facto increasing the length of codes by two orders

GRAND is a universal decoding scheme that works et rectification of errors. The detection and correction of errors ficiently with any code of moderate redundancy regardless is done by involving decoding algorithms. Various codes with of its length. In contrast to the state of the art, GRAND a particular structure have been developed and deployed for offers the following features to address the limitations of the

1) both to different technologies as well as to operating

Yazicigil, R, et al. "A Universal Maximum Likelihood GRAND Decoder in 40nm CMOS." 2022 14th International Conference on Communication Systems & Networks (COMSNETS).

Arikan, E, high et al., throughput efficient energy implementation of successive cancellation decoder for polar codes using combinational logic," IEEE Transactions on Circuits and Systems I: Regular Papers, 2016 63(3), pp.436-447.

logic decoders with respect to purely synchronous architectures. odes, successive cancellation decoder, VLSL

I. INTRODUCTION

OLAR codes were proposed in [1] as a low-complexity channel coding method that can provably achieve Shannon's channel capacity for any binary-input symmetric discrete memoryless channel. Apart from the intense theoretical interest in the subject, polar codes have attracted attention for their potential applications. There have been several proposals

problem in polar decoding. One method that has been tried is Belief Propagation (BP) decoding, starting with [7]. In BP Index Terms-Energy efficiency, error correcting codes, polar decoding, the decoder has the capability of making multiple bit decisions in parallel. Indeed, BP throughputs of 2 Gb/s (with clock frequency 500 MHz) and 4.6 Gb/s (with clock equency 300 MHz) are reported in [8] and [9], respective

> of BP decoders over SC decoders diminishes as the SNR decreases

A second algorithmic approach to break the throughput bottleneck is to exploit the fact that polar codes are a class

on hardware implementations of polar codes, which mainly of generalized co IEEE Fellow. **Arikan教授**引用候选人工作 作为极化码芯片代表性工作

been also used in speeding up SC decoders for polar codes by [13]. Results reported by such techniques show a throughput of 1 Gb/s by using designs tailored for specific codes [14].

D. Markovic, et al, "A 2.267-Gb/s, 93.7-pJ/bit non-binary LDPC decoder with logarithmic dual-decoding quantization and algorithm for storage applications," iournal of solid-state circuits. 2018 May 22;53(8):2378-88.

ative savings [for example,  $n_m = 16$  for a GF(64) code representing the rows of H with M check nodes, the column in [4] or  $n_m = 32$  for a GF(256) code in [3]], a non-binary of H with N variable nodes, and the connecting check node m code defined over lower Galois field orders are still much and variable node n with an edge, weighted by  $h_{m,n}$ , if  $h_{m,n} \in$ more manageable while providing significant coding gain  $(GF(q) \setminus 0)$ . Let  $I_m$  denote the set of variable nodes that are over binary LDPC codes. Unfortunately, the aforementioned adjacent to check node m and J<sub>n</sub> denote the set of check technique does not apply to codes at lower GF(q), because nodes adjacent to variable node n. Regular NB-LDPC codes there is no appropriate choice of  $n_{m}$  for a small q that simulhave constant check and variable node degrees, denoted by taneously maintains good coding gain and saves in hardware  $d_c = |I_m|$  and  $d_v = |I_m|$ , respectively. Let  $L_n(a)$  be the a pri complexity, requiring us to pursue unique implementation ori channel information of variable node n corresponding to

techniques appropriate for lower GF(a). Second, NB-LDPC decoder solutions provided thus far only apply to very short codes, which are not appropriate for storage systems. In fact, codes in storage systems are required to be very long (typically 1 kB and above) in order where  $\hat{a}$  is defined to be the most likely field element for to ensure a sharp waterfall region, low error floor, and lack variable node n, i.e.,  $Pr(x_n = a)$  is maximum when  $a = \hat{a}$ .

 $a \in GF(q)$ , defined as



of undetectable errors, which gives rise to a new set of In iterative decoding algorithms of NB-LDPC codes, me challenges in implementation, such as the large intermediate sages are passed back and forth between adjacent variable message storage requirement. A fully parallel architecture, nodes and check nodes. Let O = be the message from variable as employed in [3] and [4], enables high throughput and avoids node n to check node m and Rm n be the message from chec

提出的新架构使硬件效率 提升且更容易实现

posed and exercised in the chip implementation. The employed code for the proof-of-concept chip is GF(8), code length If either  $\underline{s} = 0$  or k = K, then  $\underline{y}$  is given as the output.

9396 bits, and column weight 3, satisfying the requirements Otherwise,  $\overline{k}$  is incremented by 1

# 二、工作影响力



# ・候选人获多个奖项,并在华为、高通、德州仪器等企业实现落地量产

- 2025年华为青年人才支持计划
- 2024第26届中国电子学会青年年会专题报告奖
- 2024年中关村论坛"智能未来"分论坛特邀嘉宾
- · 2023年华为计算产品线优秀技术合作奖
- 2023年Wiley Open Science Excellent Author
- 2022年入选北京智源人工智能青年科学家俱乐部 (青源学者)
- ・ 2021 IEEE Global Communication Conference最佳论文奖
- ・ 2021年高通技术明星奖 Qualcomm QualStar Award
- ・ 2020年高通技术明星奖 Qualcomm QualStar Award
- ・ 2019 IEEE Symposium on VLSI最佳论文奖提名
- ・ 2019年高通技术明星奖 Qualcomm QualStar Award
- · 2018年密歇根大学Rackham科学研究STG奖
- 2015年斯坦福大学Analog Device模拟电路设计一等奖
- ・ 2013 IEEE ISCAS最佳论文奖提名



第26届中国电子学会青年年会经第五届半导体青年学术会 2024年11月1-6日 武汉 授予 专题论坛特邀报告讲者



ቆ TEYAS INSTRUMENTS

芯片产品中,**累计量** 产超 1.5 亿颗



高通、华为等芯片巨 头在其商用专利中采 用候选人工作

# 三、多物理域融合芯片架构





# 多物理域融合芯片架构 二维/三维异构

"算子-布尔逻辑-流水线" 传统

芯片架构原理→"算子-物理域-

多物理域融合"芯片架构新原理

- 多物理融合芯片架构参考模型,构建一个理论完备、层次清晰异构融合架构设计方案,涵盖各域功能划分、接口标准、数据流等
- 多物理域关键模块原型验证,关键功能模块(如时间域编码处理单元、电光转换模块、跨域调度控制器)设计,形成多物理域融合芯片架构实际流片与板卡级演示
- 系统级多物理域异构融合仿真,开发一套跨域异构计算仿真环境,用于评估计算任务性能、能耗、带宽瓶颈等关键指标





# 谢 谢