# Specifying Transaction Control to Serialize Concurrent Program Executions\*<sup>†</sup>

Egon Börger<sup>1</sup> and Klaus-Dieter Schewe<sup>2</sup>

Università di Pisa, Dipartimento di Informatica, I-56125 Pisa, Italy boerger@di.unipi.it
 Software Competence Centre Hagenberg, A-4232 Hagenberg, Austria klaus-dieter.schewe@scch.at

**Abstract.** We define a programming language independent transaction controller and an operator which when applied to concurrent programs with shared locations turns their behavior with respect to some abstract termination criterion into a transactional behavior. We prove the correctness property that concurrent runs under the transaction controller are serialisable. We specify the transaction controller TaCtl and the operator TA in terms of Abstract State Machines. This makes TaCtl applicable to a wide range of programs and in particular provides the possibility to use it as a plug-in when specifying concurrent system components in terms of Abstract State Machines.

#### 1 Introduction

This paper is about the use of transactions as a common means to control concurrent access of programs to shared locations and to avoid that values stored at these locations are changed almost randomly. A transaction controller interacts with concurrently running programs (read: sequential components of an asynchronous system) to control whether access to a shared location can be granted or not, thus ensuring a certain form of consistency for these locations. A commonly accepted consistency criterion is that the joint behavior of all transactions (read: programs running under transactional control) with respect to the shared locations is equivalent to a serial execution of those programs. Serialisability guarantees that each transaction can be specified independently from the transaction controller, as if it had exclusive access to the shared locations.

It is expensive and cumbersome to specify transactional behavior and prove its correctness again and again for components of the great number of concurrent systems. Our goal is to define once and for all an abstract (i.e. programming language independent) transaction controller TaCtl which can simply be "plugged in" to turn the behavior of concurrent programs (read: components M of any given asynchronous system  $\mathcal{M}$ ) into a transactional one. This involves to also define an operator TA(M, TaCtl) which forces the programs M to listen to the controller TaCtl when trying to access shared locations.

For the sake of generality we define the operator and the controller in terms of Abstract State Machines (ASMs) which can be read and understood as pseudo-code so that TACTL and the operator TA can be applied to code written in any programming language (to be precise: whose programs come with a notion of single step, the level where our controller imposes shared memory access constraints to guarantee transactional code behavior). On the other side, the precise semantics underlying ASMs (for which we refer the reader to [5]) allows us to mathematically prove the correctness of our controller and operator.

<sup>\*</sup> The research reported in this paper results from the project Behavioural Theory and Logics for Distributed Adaptive Systems supported by the Austrian Science Fund (FWF): [P26452-N15].

<sup>&</sup>lt;sup>†</sup> The final publication is available at Springer via https://doi.org/10.1007/978-3-662-43652-3\_13.

We concentrate here on transaction controllers that employ locking strategies such as the common two-phase locking protocol (2PL). That is, each transaction first has to acquire a (read- or write-) lock for a shared location, before the access is granted. Locks are released after the transaction has successfully committed and no more access to the shared locations is necessary. There are of course other approaches to transaction handling, see e.g. [6,14,15,17] and the extensive literature there covering classical transaction control for flat transactions, timestamp-based, optimistic and hybrid transaction control protocols, as well as non-flat transaction models such as sagas and multi-level transactions.

We define TACTL and the operator TA in Sect. 2 and the TACTL components in Sect. 3. In Sect. 4 we prove the correctness of these definitions.

## 2 The Transaction Operator TA(M, TACTL)

As explained above, a transaction controller performs the lock handling, the deadlock detection and handling, the recovery mechanism (for partial recovery) and the commit of single machines. Thus we define it as consisting of four components specified in Sect. 3.

```
TACTL =
LOCKHANDLER
DEADLOCKHANDLER
RECOVERY
COMMIT
```

The operator TA(M, TACTL) transforms the components M of any concurrent system (asynchronous ASM)  $\mathcal{M} = (M_i)_{i \in I}$  into components of a concurrent system  $TA(\mathcal{M}, \text{TACTL})$  where each  $TA(M_i, \text{TACTL})$  runs as transaction under the control of TACTL:

```
TA(\mathcal{M}, TACTL) = ((TA(M_i, TACTL))_{i \in I}, TACTL)
```

TACTL keeps a dynamic set TransAct of those machines M whose runs it currently has to supervise to perform in a transactional manner until M has Terminated its transactional behavior (so that it can COMMIT it). To turn the behavior of a machine M into a transactional one, first of all M has to register itself with the controller TACTL, read: to be inserted into the set of currently to be handled TransActions. To UNDO as part of a recovery some steps M made already during the given transactional run segment of M, a last-in first-out queue history(M) is needed which keeps track of the states the transactional run goes through; when M enters the set TransAct the history(M) has to be initialized (to the empty queue).

The crucial transactional feature is that each non private (i.e. shared or monitored or output) location l a machine M needs to read or write for performing a step has to be LockedBy(M) for this purpose; M tries to obtain such locks by calling the LockHandler. In case no newLocks are needed by M in its currState or the needed newLocks can be Granted by the LockHandler, M performs its next step; in addition, for a possible future recovery, the machine has to Record in its history(M) the current values of those locations which are (possibly over-) written by this M-step together with the obtained newLocks. Then M continues its transactional behavior until it is Terminated. In case the needed newLocks are Refused, namely because another machine N in TransAct for some needed l has W-Locked(l, N) or (in

<sup>&</sup>lt;sup>3</sup> In this paper we deliberately keep the termination criterion abstract so that it can be refined in different ways for different transaction instances.

case M wants a W-(rite)Lock) has R-Locked(l, N), M has to Wait for N; in fact it continues its transactional behavior by calling again the Lockhandler for the needed newLocks—until the needed locked locations are unlocked when N's transactional behavior is Committed, whereafter a new request for these locks this time may be Granted to M.

As a consequence deadlocks may occur, namely when a cycle occurs in the transitive closure  $Wait^*$  of the Wait relation. To resolve such deadlocks the DeadlockHandler component of TaCtl chooses some machines as Victims for a recovery.<sup>5</sup> After a victimized machine M is Recovered by the Recovery component of TaCtl, so that M can exit its waitForRecovery state, it continues its transactional behavior.

This explains the following definition of TA(M, TaCtl) as a control state ASM, i.e. an ASM with a top level Finite State Machine control structure. We formulate it by the flowchart diagram of Fig. 1, which has a precise control state ASM semantics (see the definition in [5, Ch.2.2.6]). The components for the recovery feature are highlighted in the flowchart by a colouring that differs from that of the other components. The macros which appear in Fig. 1 and the components of TaCtl are defined below.

The predicate NewLocksNeededBy(M) holds if in the current state of M at least one of two cases happens:<sup>6</sup> either M to perform its step in this state reads some shared or monitored location which is not yet LockedBy(M) or M writes some shared or output location which is not yet LockedBy(M) for writing. A location can be LockedBy(M) for reading (R-Locked(l,M)) or for writing (W-Locked(l,M)). Formally:

```
NewLocksNeededBy(M) = \\ newLocks(M, currState(M))^7 \neq (\emptyset, \emptyset) \\ newLocks(M, currState(M))^8 = (R-Loc, W-Loc) \\ \textbf{where} \\ R-Loc = ReadLoc(M, currState(M)) \cap (SharedLoc(M) \cup MonitoredLoc(M)) \\ \cap \overline{LockedBy(M)}^9 \\ W-Loc = WriteLoc(M, currState(M)) \cap (SharedLoc(M) \cup OutputLoc(M)) \\ \cap \overline{W-LockedBy(M)} \\ LockedBy(M) = \{l \mid R-Locked(l, M) \text{ or } W-Locked(l, M)\} \\ W-LockedBy(M) = \{l \mid W-Locked(l, M)\} \\
```

The overWrittenValues are the currState(M)-values (retrieved by the eval-function) of those shared or output locations (f, args) which are written by M in its currState(M). To RECORD the set of these values together with the obtained newLocks means to append the

<sup>&</sup>lt;sup>4</sup> As suggested by a reviewer, a refinement (in fact a desirable optimization) consists in replacing such a waiting cycle by suspending M until the needed locks are released. Such a refinement can be obtained in various ways, a simple one consisting in letting M simply stay in waitForLocks until the newLocks CanBeGranted and refining LockHandler to only choose pairs  $(M, L) \in LockRequest$  where it can GrantRequestedLocks(M, L) and doing nothing otherwise (i.e. defining RefuseRequestedLocks(M, L) = skip). See Sect. 3.

<sup>&</sup>lt;sup>5</sup> To simplify the serializability proof in Sect.3 and without loss of generality we define a reaction of machines M to their victimization only when they are in  $ctl\_state(M) = \text{TA-}ctl$  (not in  $ctl\_state(M) = waitForLocks$ ). This is to guarantee that no locks are Granted to a machine as long as it does waitForRecovery.

 $<sup>^6</sup>$  See [5, Ch.2.2.3] for the classification of locations and functions.

<sup>&</sup>lt;sup>7</sup> For layout reasons we omit in Fig.1 the arguments of the functions newLocks and overWrittenVal.

<sup>&</sup>lt;sup>8</sup> By the second argument currState(M) of newLocks (and below of overWrittenVal) we indicate that this function of M is a dynamic function which is evaluated in each state of M, namely by computing in this state the sets ReadLoc(M) and WriteLoc(M); see Sect. 4 for the detailed definition.

<sup>&</sup>lt;sup>9</sup> By  $\overline{X}$  we denote the complement of X.



Fig. 1. TA(M,C)

pair of these two sets to the history queue of M from where upon recovery the values and the locks can be retrieved.

```
overWrittenVal(M, currState(M)) = \{((f, args), val) \mid (f, args) \in WriteLoc(M, currState(M)) \cap (SharedLoc(M) \cup OutputLoc(M)) 

and \ val = eval(f(args), currState(M))\}

Record(valSet, lockSet, M) = Append((valSet, lockSet), history(M))
```

To CalllockHandler for the newLocks requested by M in its currState(M) means to Insert(M, newLocks) into the LockHandler's set of to be handled LockRequests. Similarly we let CallCommit(M) stand for insertion of M into a set CommitRequest of the Commit component.

```
CallLockHandler(M, L) = Insert((M, L), LockRequest)
CallCommit(M) = Insert(M, CommitRequest)
```

## 3 The Transaction Controller Components

A CallCommit(M) by machine M enables the Commit component. Using the **choose** operator we leave the order in which the CommitRequests are handled refinable by different instantiations of TaCtl.

Committing M means to Unlock all locations l that are LockedBy(M). Note that each lock obtained by M remains with M until the end of M's transactional behavior. Since M performs a CallCommit(M) when it has Terminated its transactional computation, nothing more has to be done to Commit M besides deleting M from the sets of CommitRequests and still to be handled TransActions.

Note that the locations R-Locked(l,M) and W-Locked(l,M) are shared by the COMMIT, LOCKHANDLER and RECOVERY components, but these components never have the same M simultaneously in their request resp. Victim set since when machine M has performed a CALLCOMMIT(M), it has Terminated its transactional computation and does not participate any more in any  $(M, L) \in LockRequest$  or Victimization.

```
COMMIT =

if CommitRequest \neq \emptyset then

choose M \in CommitRequest COMMIT(M)

where

COMMIT(M) =

forall l \in LockedBy(M) UNLOCK(l, M)

DELETE(M, CommitRequest)

DELETE(M, TransAct)

UNLOCK(l, M) =

if R\text{-}Locked(l, M) then R\text{-}Locked(l, M) := false

if W\text{-}Locked(l, M) then W\text{-}Locked(l, M) := false
```

As for COMMIT also for the LOCKHANDLER we use the **choose** operator to leave the order in which the *LockRequests* are handled refinable by different instantiations of TACTL.

The strategy we adopt for lock handling is to refuse all locks for locations requested by M if at least one of the following two cases happens:

- some of the requested locations is W-Locked by another transactional machine  $N \in TransAct$ .
- some of the requested locations is a WriteLocation that is R-Locked by another transactional machine  $N \in TransAct$ .

This definition implies that multiple transactions may simultaneously have a R-Lock on some location. It is specified below by the predicate CannotBeGranted.

To RefuseRequestedLocks it suffices to set the communication interface Refused of TA(M, TACTL); this makes M Wait for each location l that is W-Locked(l, N) and for each WriteLocation that is R-Locked(l, N) by some other transactional component machine  $N \in TransAct$ .

```
LOCKHANDLER = 

if LockRequest \neq \emptyset then 

choose (M, L) \in LockRequest 

HANDLELOCKREQUEST(M, L) 

where 

HANDLELOCKREQUEST(M, L) = 

if CannotBeGranted(M, L)
```

<sup>&</sup>lt;sup>10</sup> We omit clearing the history(M) queue since it is initialized when M is inserted into TransAct(TACTL).

```
then RefuseRequestedLocks(M, L)
else GrantRequestedLocks(M, L)
Delete((M, L), LockRequest)
CannotBeGranted(M, L) =
let L = (R-Loc, W-Loc), Loc = R-Loc \cup W-Loc
forsome l \in Loc forsome N \in TransAct \setminus \{M\}
W-Locked(l, N) or
(l \in W-Loc \text{ and } R-Locked(l, N))
RefuseRequestedLocks(M, L) = (Refused(M, L) := true)
GrantRequestedLocks(M, L) =
let L = (R-Loc, W-Loc)
forall l \in R-Loc (R-Locked(l, M) := true)
forall l \in W-Loc (W-Locked(l, M) := true)
Counter (M, L) := true)
```

A Deadlock originates if two machines are in a Wait cycle, otherwise stated if for some (not yet Victimized) machine M the pair (M,M) is in the transitive (not reflexive) closure  $Wait^*$  of Wait. In this case the Deadlock Handler selects for recovery a (typically minimal) subset of Deadlocked transactions toResolve—they are Victimized to waitForRecovery, in which mode (control state) they are backtracked until they become Recovered. The selection criteria are intrinsically specific for particular transaction controllers, driving a usually rather complex selection algorithm in terms of number of conflict partners, priorities, waiting time, etc. In this paper we leave their specification for TaCtl abstract (read: refinable in different directions) by using the **choose** operator.

```
\begin{aligned} \text{DEADLOCKHANDLER} &= \\ &\text{if } \textit{Deadlocked} \cap \overline{\textit{Victim}} \neq \emptyset \text{ then } \textit{//} \text{ there is a Wait cycle} \\ &\text{choose } \textit{toResolve} \subseteq \textit{Deadlocked} \cap \overline{\textit{Victim}} \\ &\text{forall } \textit{M} \in \textit{toResolve } \textit{Victim}(\textit{M}) := \textit{true} \\ &\text{where} \\ &\textit{Deadlocked} = \{\textit{M} \mid (\textit{M}, \textit{M}) \in \textit{M}^*\} \\ &\textit{M}^* = \text{TransitiveClosure}(\textit{Wait}) \\ &\textit{Wait}(\textit{M}, \textit{N}) = \text{forsome } \textit{l} \textit{Wait}(\textit{M}, \textit{l}, \textit{N}) \\ &\textit{Wait}(\textit{M}, \textit{l}, \textit{N}) = \\ &\textit{l} \in \textit{newLocks}(\textit{M}, \textit{currState}(\textit{M})) \text{ and } \textit{N} \in \textit{TransAct} \setminus \{\textit{M}\} \text{ and} \\ &\textit{W-Locked}(\textit{l}, \textit{N}) \text{ or } (\textit{l} \in \textit{W-Loc} \text{ and } \textit{R-Locked}(\textit{l}, \textit{N})) \\ &\text{where } \textit{newLocks}(\textit{M}, \textit{currState}(\textit{M})) = (\textit{R-Loc}, \textit{W-Loc}) \end{aligned}
```

Also for the Recovery component we use the **choose** operator to leave the order in which the Victims are chosen for recovery refinable by different instantiations of TaCtl. To be Recovered a machine M is backtracked by UNDO(M) steps until M is not Deadlocked any more, in which case it is deleted from the set of Victims, so that be definition it is Recovered. This happens at the latest when history(M) has become empty.

```
RECOVERY = if Victim \neq \emptyset then choose M \in Victim TryToRecover(M)
```

```
where
  TryToRecover(M) =
    if M \not\in Deadlocked then Victim(M) := false
       else UNDO(M)
  Recovered =
    \{M \mid ctl\text{-}state(M) = waitForRecovery \text{ and } M \not\in Victim\}
  UNDO(M) =
    let (ValSet, LockSet) = youngest(history(M))
       Restore (ValSet)
       Release(LockSet)
       Delete((ValSet, LockSet), history(M))
  where
    Restore(V) =
       forall ((f, args), v) \in V \ f(args) := v
    Release(L) =
       let L = (R\text{-}Loc, W\text{-}Loc)
         forall l \in Loc = R\text{-}Loc \cup W\text{-}Loc \text{ UNLOCK}(l, M)
```

Note that in our description of the DEADLOCKHANDLER and the (partial) RECOVERY we deliberately left the strategy for victim seclection and UNDO abstract leaving fairness considerations to be discussed elsewhere. It is clear that if always the same victim is selected for partial recovery, the same deadlocks may be created again and again. However, it is well known that fairness can be achieved by choosing an appropriate victim selection strategy.

#### 4 Correctness Theorem

In this section we show the desired correctness property: if all monitored or shared locations of any  $M_i$  are output or controlled locations of some other  $M_j$  and all output locations of any  $M_i$  are monitored or shared locations of some other  $M_j$  (closed system assumption)<sup>11</sup>, each run of  $TA(\mathcal{M}, TACTL)$  is equivalent to a serialization of the terminating  $M_i$ -runs, namely the  $M_{i_1}$ -run followed by the  $M_{i_2}$ -run etc., where  $M_{i_j}$  is the j-th machine of  $\mathcal{M}$  which performs a commit in the  $TA(\mathcal{M}, TACTL)$  run. To simplify the exposition (i.e. the formulation of statement and proof of the theorem) we only consider machine steps which take place under the transaction control, in other words we abstract from any step  $M_i$  makes before being INSERTed into or after being DELETed from the set TransAct of machines which currently run under the control of TACTL.

First of all we have to make precise what a *serial* multi-agent ASM run is and what equivalence of  $TA(\mathcal{M}, TACTL)$  runs means in the general multi-agent ASM framework.

**Definition of run equivalence.** Let  $S_0, S_1, S_2, \ldots$  be a (finite or infinite) run of the system  $TA(\mathcal{M}, \text{TACTL})$ . In general we may assume that TACTL runs forever, whereas each machine  $M \in \mathcal{M}$  running as transaction will be terminated at some time – at least after commit M will only change values of non-shared and non-output locations<sup>12</sup>. For  $i = 0, 1, 2, \ldots$  let  $\Delta_i$ 

<sup>&</sup>lt;sup>11</sup> This assumption means that the environment is assumed to be one of the component machines.

<sup>&</sup>lt;sup>12</sup> It is possible that one ASM M enters several times as a transaction controlled by TaCtl. However, in this case each of these registrations will be counted as a separate transaction, i.e. as different ASMs in  $\mathcal{M}$ .

denote the unique, consistent update set defining the transition from  $S_i$  to  $S_{i+1}$ . By definition of  $TA(\mathcal{M}, TACTL)$  the update set is the union of the update sets of the agents executing  $M \in \mathcal{M}$  resp. TACTL:

$$\Delta_i = \bigcup_{M \in \mathcal{M}} \Delta_i(M) \cup \Delta_i(\text{TACTL}).$$

 $\Delta_i(M)$  contains the updates defined by the ASM TA(M, TACTL) in state  $S_i^{13}$  and  $\Delta_i(\text{TACTL})$  contains the updates by the transaction controller in this state. The sequence of update sets  $\Delta_0(M)$ ,  $\Delta_1(M)$ ,  $\Delta_2(M)$ , ... will be called the *schedule* of M (for the given transactional run).

To generalise for transactional ASM runs the equivalence of transaction schedules known from database systems [6, p.621ff.] we now define two *cleansing operations* for ASM schedules. By the first one (i) we eliminate all (in particular unsuccessful-lock-request) computation segments which are without proper M-updates; by the second one (ii) we eliminate all M-steps which are related to a later UNDO(M) step by the RECOVERY component:

- (i) Delete from the schedule of M each  $\Delta_i(M)$  where one of the following two properties holds:
  - $\Delta_i(M) = \emptyset$  (M contributes no update to  $S_i$ ),
  - $\Delta_i(M)$  belongs to a step of an M-computation segment where M in its  $ctl\_state(M) = \text{TA-}ctl$  does CalllockHandler(M, newLocks) and in its next step moves from control-state waitForLocks back to control state TA-ctl, because the LockHandler refused new locks by Refused(M, newLocks).<sup>14</sup>

In such computation steps M makes no proper update.

- (ii) Repeat choosing from the schedule of M a pair  $\Delta_j(M)$  with later  $\Delta_{j'}(M)$  (j < j') which belong to the first resp. second of two consecutive M-Recovery steps defined as follows:
  - a (say M-RecoveryEntry) step whereby M in state  $S_j$  moves from control-state TA-ctl to waitForRecovery, because it became a Victim,
  - the next M-step (say M-RecoveryExit) whereby M in state  $S_{j'}$  moves back to control state TA-ctl because it has been Recovered.

In these two M-Recovery steps M makes no proper update. Delete:

- (a)  $\Delta_i(M)$  and  $\Delta_{i'}(M)$ ,
- (b) the ((Victim, M), true) update from the corresponding  $\Delta_t(TACTL)$  (t < j) which in state  $S_j$  triggered the M-RecoveryEntry,
- (c) TRYTORECOVER(M)-updates in any update set  $\Delta_{i+k}$ (TACTL) between the considered M-RecoveryEntry and M-RecoveryExit step (i < j < i + k < j'),
- (d) each  $\Delta_{i'}(M)$  belonging to the M-computation segment from TA-ctl back to TA-ctl which contains the proper M-step in  $S_i$  that is UNDOne in  $S_{i+k}$  by the considered TRYTORECOVER(M) step; besides control state and RECORD updates these  $\Delta_{i'}(M)$  contain updates  $(\ell, v)$  with  $\ell = (f, (val_{S_i}(t_1), \dots, val_{S_i}(t_n)))$  where the corresponding UNDO updates are  $(\ell, val_{S_i}(f(t_1, \dots, t_n))) \in \Delta_{i+k}(TACTL)$ ,

We use the shorthand notation  $\Delta_i(M)$  to denote  $\Delta_i(TA(M, TACTL))$ ; in other words we speak about steps and updates of M also when they really are done by TA(M, TACTL). Mainly this is about transitions between the control states, namely TA-ctl, waitForLocks, waitForRecovery (see Fig.1), which are performed during the run of M under the control of the transaction controller TACTL. When we want to name an original update of M (not one of the updates of  $ctl\_state(M)$  or of the RECORD component) we call it a proper M-update.

Note that by eliminating this CallLockHandler (M, L) step also the corresponding LockHandler step HandleLockRequest (M, L) disappears in the run.

(e) the HANDLELOCKREQUEST(M, newLocks)-updates in  $\Delta_{l'}(TACTL)$  corresponding to M's CALLLOCKHANDLER step (if any: in case newLocks are needed for the proper M-step in  $S_i$ ) in state  $S_l$  (l < l' < i).

The sequence  $\Delta_{i_1}(M), \Delta_{i_2}(M), \ldots$  with  $i_1 < i_2 < \ldots$  resulting from the application of the two cleansing operations as long as possible – note that confluence is obvious, so the sequence is uniquely defined – will be called the *cleansed schedule* of M (for the given run).

Before defining the equivalence of transactional ASM runs we remark that  $TA(\mathcal{M}, TACTL)$  has indeed several runs, even for the same initial state  $S_0$ . This is due to the fact that a lot of non-determinism is involved in the definition of this ASM. First, the submachines of TACTL are non-deterministic:

- In case several machines  $M, M' \in \mathcal{M}$  request conflicting locks at the same time, the LOCKHANDLER can only grant the requested locks for one of these machines.
- Commit requests are executed in random order by the Commit submachine.
- The submachine DeadlockHandler chooses a set of victims, and this selection has been deliberately left abstract.
- The Recovery submachine chooses in each step a victim M, for which the last step will be undone by restoring previous values at updated locations and releasing corresponding locks.

Second, the specification of  $TA(\mathcal{M}, TACTL)$  leaves deliberately open, when a machine  $M \in \mathcal{M}$  will be started, i.e., register as a transaction in TransAct to be controlled by TACTL. This is in line with the common view that transactions  $M \in \mathcal{M}$  can register at any time to the transaction controller TACTL and will remain under its control until they commit.

**Definition 1.** Two runs  $S_0, S_1, S_2, \ldots$  and  $S'_0, S'_1, S'_2, \ldots$  of  $TA(\mathcal{M}, TACTL)$  are equivalent iff for each  $M \in \mathcal{M}$  the cleansed schedules  $\Delta_{i_1}(M), \Delta_{i_2}(M), \ldots$  and  $\Delta'_{j_1}(M), \Delta'_{j_2}(M), \ldots$  for the two runs are the same and the read locations and the values read by M in  $S_{i_k}$  and  $S'_{j_k}$  are the same.

That is, we consider runs to be equivalent, if all transactions  $M \in \mathcal{M}$  read the same locations and see there the same values and perform the same updates in the same order disregarding waiting times and updates that are undone.

**Definition of serializability.** Next we have to clarify our generalised notion of a serial run, for which we concentrate on committed transactions – transactions that have not yet committed can still undo their updates, so they must be left out of consideration<sup>15</sup>. We need a definition of the read- and write-locations of M in a state S, i.e. ReadLoc(M, S) and WriteLoc(M, S) as used in the definition of newLocks(M, S).

The definition of Read/WriteLoc depends on the locking level, whether locks are provided for variables, pages, blocks, etc. To provide a definite definition, in this paper we give the definition at the level of abstraction of the locations of the underlying class  $\mathcal{M}$  of component machines (ASMs) M. Refining this definition (and that of newLocks) appropriately for other locking levels does not innvalidate the main result of this paper.

We define ReadLoc(M, S) = ReadLoc(r, S), where r is the defining rule of the ASM M, and analogously WriteLoc(M, S) = WriteLoc(r, S). Then we use structural induction

Alternatively, we could concentrate on complete, infinite runs, in which only committed transactions occur, as eventually every transaction will commit – provided that fairness can be achieved.

according to the definition of ASM rules in [5, Table 2.2]. As an auxiliary concept we need to define inductively the read and write locations of terms and formulae. The definitions use an interpretation I of free variables which we suppress notationally (unless otherwise stated) and assume to be given with (as environment of) the state S. This allows us to write ReadLoc(M, S), WriteLoc(M, S) instead of ReadLoc(M, S, I), ReadLoc(M, S, I) respectively.

Read/Write Locations of Terms and Formulae. For state S let I be the given interpretation of the variables which may occur freely (in given terms or formulae). We write  $val_S(construct)$  for the evaluation of construct (a term or a formula) in state S (under the given interpretation I of free variables).

```
\begin{aligned} ReadLoc(x,S) &= WriteLoc(x,S) = \emptyset \text{ for variables } x \\ ReadLoc(f(t_1,\ldots,t_n),S) &= \\ &\{(f,(val_S(t_1),\ldots,val_S(t_n)))\} \cup \bigcup_{1\leq i\leq n} ReadLoc(t_i,S) \\ WriteLoc(f(t_1,\ldots,t_n),S) &= \{(f,(val_S(t_1),\ldots,val_S(t_n)))\} \end{aligned}
```

Note that logical variables are not locations: they cannot be written and their values are not stored in a location but in the given interpretation I from where they can be retrieved.

We define  $WriteLoc(\alpha, S) = \emptyset$  for every formula  $\alpha$  because formulae are not locations one could write into.  $ReadLoc(\alpha, S)$  for atomic formulae  $P(t_1, \ldots, t_n)$  has to be defined as for terms with P playing the same role as a function symbol f. For propositional formulae one reads the locations of their subformulae. In the inductive step for quantified formulae domain(S) denotes the superuniverse of S minus the Reserve set [5, Ch.2.4.4] and  $I_x^d$  the extension (or modification) of I where x is interpreted by a domain element d.

```
\begin{aligned} ReadLoc(P(t_1, \dots, t_n), S) &= \\ & \{(P, (val_S(t_1), \dots, val_S(t_n)))\} \cup \bigcup_{1 \leq i \leq n} ReadLoc(t_i, S) \\ ReadLoc(\neg \alpha) &= ReadLoc(\alpha) \\ ReadLoc(\alpha_1 \land \alpha_2) &= ReadLoc(\alpha_1) \cup ReadLoc(\alpha_2) \\ ReadLoc(\forall x\alpha, S, I) &= \bigcup_{d \in domain(S)} ReadLoc(\alpha, S, I_x^d) \end{aligned}
```

Note that the values of the logical variables are not read from a location but from the modified state environment function  $I_x^d$ .

## Read/Write Locations of ASM Rules.

```
\begin{aligned} ReadLoc(\mathbf{skip}, S) &= WriteLoc(\mathbf{skip}, S) = \emptyset \\ ReadLoc(t_1 := t_2, S) &= ReadLoc(t_1, S) \cup ReadLoc(t_2, S) \\ WriteLoc(t_1 := t_2, S) &= WriteLoc(t_1, S) \\ ReadLoc(\mathbf{if} \ \alpha \ \mathbf{then} \ r_1 \ \mathbf{else} \ r_2, S) &= \\ ReadLoc(\alpha, S) \cup \begin{cases} ReadLoc(r_1, S) \ \mathbf{if} \ val_S(\alpha) = true \\ ReadLoc(r_2, S) \ \mathbf{else} \end{cases} \\ WriteLoc(\mathbf{if} \ \alpha \ \mathbf{then} \ r_1 \ \mathbf{else} \ r_2, S) &= \begin{cases} WriteLoc(r_1, S) \ \mathbf{if} \ val_S(\alpha) = true \\ WriteLoc(r_2, S) \ \mathbf{else} \end{cases} \\ ReadLoc(\mathbf{let} \ x = t \ \mathbf{in} \ r, S, I) &= ReadLoc(t, S, I) \cup ReadLoc(r, S, I_x^{val_S(t)}) \\ WriteLoc(\mathbf{let} \ x = t \ \mathbf{in} \ r, S, I) &= WriteLoc(r, S, I_x^{val_S(t)}) \ // \ \mathrm{call} \ \mathrm{by} \ \mathrm{value} \\ ReadLoc(\mathbf{forall} \ x \ \mathbf{with} \ \alpha \ \mathbf{do} \ r, S, I) &= \end{cases} \end{aligned}
```

```
\begin{aligned} ReadLoc(\forall x\alpha, S, I) & \cup \bigcup_{a \in range(x,\alpha,S,I)} ReadLoc(r, S, I_x^a) \\ & \textbf{where } range(x,\alpha,S,I) = \{d \in domain(S) \mid val_{S,I_x^d}(\alpha) = true\} \\ WriteLoc(\textbf{forall } x \textbf{ with } \alpha \textbf{ do } r, S, I) & = \bigcup_{a \in range(x,\alpha,S,I)} WriteLoc(r, S, I_x^a) \end{aligned}
```

In the following cases the same scheme applies to read and write locations: <sup>16</sup>

```
\begin{aligned} Read[\mathit{Write}] Loc(r_1 \ \mathbf{par} \ r_2, S) &= \\ Read[\mathit{Write}] Loc(r_1, S) \cup Read[\mathit{Write}] Loc(r_2, S) \\ Read[\mathit{Write}] Loc(r(t_1, \ldots, t_n), S) &= Read[\mathit{Write}] Loc(P(x_1/t_1, \ldots, x_n/t_n), S) \\ \mathbf{where} \ r(x_1, \ldots, x_n) &= P \ / \ \text{call by reference} \\ Read[\mathit{Write}] Loc(r_1 \ \mathbf{seq} \ r_2, S, I) &= Read[\mathit{Write}] Loc(r_1, S, I) \cup \\ \begin{cases} Read[\mathit{Write}] Loc(r_2, S + U, I) \ \mathbf{if} \ \mathit{yields}(r_1, S, I, U) \ \mathbf{and} \ \mathit{Consistent}(U) \\ \emptyset & \mathbf{else} \end{aligned}
```

For **choose** rules we have to define the read and write locations simultaneously to guarantee that the same instance satisfying the selection condition is chosen for defining the read and write locations of the rule body r:

```
if range(x, \alpha, S, I) = \emptyset then ReadLoc(\mathbf{choose}\ x \ \mathbf{with}\ \alpha \ \mathbf{do}\ r, S, I) = ReadLoc(\exists x\alpha, S, I) WriteLoc(\mathbf{choose}\ x \ \mathbf{with}\ \alpha \ \mathbf{do}\ r, S, I) = \emptyset\ //\ \mathrm{empty}\ \mathrm{action} else choose a \in range(x, \alpha, S, I) ReadLoc(\mathbf{choose}\ x \ \mathbf{with}\ \alpha \ \mathbf{do}\ r, S, I) = ReadLoc(\exists x\alpha, S, I) \cup ReadLoc(r, S, I_x^a) WriteLoc(\mathbf{choose}\ x \ \mathbf{with}\ \alpha \ \mathbf{do}\ r, S, I) = WriteLoc(r, S, I_x^a)
```

We say that M has or is committed (in state  $S_i$ , denoted  $Committed(M, S_i)$ ) if step Commit(M) has been performed (in state  $S_i$ ).

**Definition 2.** A run of  $TA(\mathcal{M}, TACTL)$  is *serial* iff there is a total order < on  $\mathcal{M}$  such that the following two conditions are satisfied:

- (i) If in a state M has committed, but M' has not, then M < M' holds.
- (ii) If M has committed in state  $S_i$  and M < M' holds, then the cleansed schedule  $\Delta_{j_1}(M')$ ,  $\Delta_{j_2}(M')$ , ... of M' satisfies  $i < j_1$ .

That is, in a serial run all committed transactions are executed in a total order and are followed by the updates of transactions that did not yet commit.

**Definition 3.** A run of  $TA(\mathcal{M}, TACTL)$  is *serialisable* iff it is equivalent to a serial run of  $TA(\mathcal{M}, TACTL)$ .<sup>17</sup>

**Theorem 1.** Each run of  $TA(\mathcal{M}, TACTL)$  is serialisable.

**Proof.** Let  $S_0, S_1, S_2, \ldots$  be a run of  $TA(\mathcal{M}, TACTL)$ . To construct an equivalent serial run let  $M_1 \in \mathcal{M}$  be a machine that commits first in this run, i.e.  $Committed(M, S_i)$  holds for

<sup>&</sup>lt;sup>16</sup> In  $yields(r_1, S, I, U)$  U denotes the update set produced by rule  $r_1$  in state S under I.

<sup>&</sup>lt;sup>17</sup> Modulo the fact that ASM steps permit simultaneous updates of multiple locations, this definition of serializability is equivalent to Lamport's sequential consistency concept [16].

some i and whenever  $Committed(M, S_j)$  holds for some  $M \in \mathcal{M}$ , then  $i \leq j$  holds. If there is more than one machine  $M_1$  with this property, we randomly choose one of them.

Take the run of  $TA(\{M_1\}, TACTL)$  starting in state  $S_0$ , say  $S_0, S'_1, S'_2, \ldots, S'_n$ . As  $M_1$  commits, this run is finite.  $M_1$  has been DELETEd from TransAct and none of the TACTL components is triggered any more: neither COMMIT nor LOCKHANDLER because CommitRequest resp. LockRequest remain empty; not DEADLOCKHANDLER because Deadlock remains false since  $M_1$  never Waits for any machine; not RECOVERY because Victim remains empty. Note that in this run the schedule for  $M_1$  is already cleansed.

We now define a run  $S_0'', S_1'', S_2'', \ldots$  (of  $TA(\mathcal{M} - \{M_1\}, TACTL)$ ), as has to be shown) which starts in the final state  $S_n' = S_0''$  of the  $TA(\{M_1\}, TACTL)$  run and where we remove from the run defined by the cleansed schedules  $\Delta_i(M)$  for the originally given run all updates made by steps of  $M_1$  and all updates in TACTL steps which concern  $M_1$ . Let

$$\Delta_i'' = \bigcup_{M \in \mathcal{M} - \{M_1\}} \Delta_i(M) \cup \{(\ell, v) \in \Delta_i(\text{TACTL}) \mid (\ell, v) \text{ does not concern } M_1\}.$$

That is, in the update set  $\Delta_i''$  all updates are removed from the original run which are done by  $M_1$ —their effect is reflected already in the initial run segment from  $S_0$  to  $S_n'$ —or are LockHandler updates involving a  $LockRequest(M_1, L)$  or are  $Victim(M_1) := true$  updates of the DeadlockHandler or are updates involving a TryTorecover( $M_1$ ) step or are done by a step involving a Commit( $M_1$ ).

**Lemma 1.**  $S_0'', S_1'', S_2'', \ldots$  is a run of  $TA(\mathcal{M} - \{M_1\}, TACTL)$ .

**Lemma 2.** The run  $S_0, S_1', S_2', \ldots, S_n', S_1'', S_2'', \ldots$  of  $TA(\mathcal{M}, TACTL)$  is equivalent to the original run  $S_0, S_1, S_2, \ldots$ 

By induction hypothesis  $S_0'', S_1'', S_2'', \ldots$  is serialisable, so  $S_0, S_1', S_2', \ldots$  and thereby also  $S_0, S_1, S_2, \ldots$  is serialisable with  $M_1 < M$  for all  $M \in \mathcal{M} - \{M_1\}$ .

**Proof.(Lemma 1)** We first show that omitting in  $\Delta_i''$  every update from  $\Delta_i(\text{TACTL})$  which concerns  $M_1$  does not affect updates by TACTL in  $S_i''$  concerning  $M \neq M_1$ . In fact starting in the final  $M_1$ -state  $S_0''$ ,  $TA(\mathcal{M} - \{M_1\}, \text{TACTL})$  makes no move with a  $Victim(M_1) := true$  update and no move of COMMIT $(M_1)$  or HANDLELOCKREQUEST $(M_1, L)$  or TRYTORECOVER $(M_1)$ 

It remains to show that every M-step defined by  $\Delta_i''(M)$  is a possible M-step in a  $TA(\mathcal{M} - \{M_1\}, TACTL)$  run starting in  $S_0''$ . Since the considered M-schedule  $\Delta_i(M)$  is cleansed, we only have to consider any proper update step of M in state  $S_i''$  (together with its preceding lock request step, if any). If in  $S_i''$  M uses newLocks, in the run by the cleansed schedules for the original run the locks must have been granted after the first COMMIT, which is done for  $M_1$  before  $S_0''$ . Thus these locks are granted also in  $S_i''$  as part of a  $TA(\mathcal{M} - \{M_1\}, TACTL)$  run step. If no newLocks are needed, that proper M-step depends only on steps computed after  $S_0''$  and thus is part of a  $TA(\mathcal{M} - \{M_1\}, TACTL)$  run step.

**Proof.(Lemma 2)** The cleansed machine schedules in the two runs, the read locations and the values read there have to be shown to be the same. First consider any  $M \neq M_1$ . Since in the initial segment  $S_0, S'_1, S'_2, \ldots, S'_n$  no such M makes any move so that its update sets in this computation segment are empty, in the cleansed schedule of M for the run  $S_0, S'_1, S'_2, \ldots, S'_n, S''_1, S''_2, \ldots$  all these empty update sets disappear. Thus this cleansed schedule is the same as the cleansed schedule of M for the run  $S'_n, S''_1, S''_2, \ldots$  and therefore by

definition of  $\Delta_i''(M) = \Delta_i(M)$  also for the original run  $S_0, S_1, S_2, \ldots$  with same read locations and same values read there.

Now consider  $M_1$ , its schedule  $\Delta_0(M_1), \Delta_1(M_1), \ldots$  for the run  $S_0, S_1, S_2, \ldots$  and the corresponding cleansed schedule  $\Delta_{i_0}(M_1), \Delta_{i_1}(M_1), \Delta_{i_2}(M_1), \ldots$ . We proceed by induction on the cleansed schedule steps of  $M_1$ . When  $M_1$  makes its first step using the  $\Delta_{i_0}(M_1)$ -updates, this can only be a proper  $M_1$ -step together with the corresponding RECORD updates (or a lock request directly preceding such a  $\Delta_{i_1}(M_1)$ -step) because in the computation with cleansed schedule each lock request of  $M_1$  is granted and  $M_1$  is not Victimized. The values  $M_1$  reads or writes in this step (in private or locked locations) have not been affected by a preceding step of any  $M \neq M_1$ —otherwise M would have locked before the non-private locations and keep the locks until it commits (since cleansed schedules are without Undo steps), preventing  $M_1$  from getting these locks which contradicts the fact that  $M_1$  is the first machine to commit and thus the first one to get the locks. Therefore the values  $M_1$  reads or writes in the step defined by  $\Delta_{i_0}(M_1)$  (resp. also  $\Delta_{i_1}(M_1)$ ) coincide with the corresponding location values in the first (resp. also second) step of  $M_1$  following the cleansed schedule to pass from  $S_0$  to  $S_1'$  (case without request of newLocks) resp. from  $S_0$  to  $S_1'$  to  $S_2'$  (otherwise). The same argument applies in the inductive step which establishes the claim.

### 5 Conclusion

In this article we specified (in terms of Abstract State Machines) a transaction controller TACTL and a transaction operator which turn the behaviour of a set of concurrent programs into a transactional one under the control of TACTL. In this way the locations shared by the programs are accessed in a well-defined manner. For this we proved that all concurrent transactional runs are serialisable.

The relevance of the transaction operator is that it permits to concentrate on the specification of program behavior ignoring any problems resulting from the use of shared locations. That is, specifications can be written in a way that shared locations are treated as if they were exclusively used by a single program. This is valuable for numerous applications, as shared locations (in particular, locations in a database) are common, and random access to them is hardly ever permitted.

Furthermore, by shifting transaction control into the rigorous framework of Abstract State Machines we made several extensions to transaction control as known from the area of databases [6]. In the classical theory schedules are sequences containing read- and write-operations of the transactions plus the corresponding read- and write-lock and commit events, i.e., only one such operation or event is treated at a time. In our case we exploited the inherent parallelism in ASM runs, so we always considered an arbitrary update set with usually many updates at the same time. Under these circumstances we generalised the notion of schedule and serialisability in terms of the synchronous parallelism of ASMs. In this way we stimulate also more parallelism in transactional systems.

Among further work we would like to be undertaken is to provide a (proven to be correct) implementation of our transaction controller and the TA operator, in particular as plug-in for the CoreASM [8,7] or Asmeta [4,10] simulation engines. We would also like to see refinements or adaptations of our transaction controller model for different approaches to serialisability [14], see also the ASM-based treatment of multi-level transaction control in [15]. Last but not least we would like to see further detailings of our correctness proof to a mechanically

verified one, e.g. using the ASM theories developed in KIV (see [1] for an extensive list of relevant publications) and PVS [9,13,12] or the (Event-)B [2,3] theorem prover for an (Event-)B transformation of  $TA(\mathcal{M}, TACTL)$  (as suggested in [11]).

**Acknowledgement.** We thank Andrea Canciani and some of our referees for useful comments to improve the paper.

#### References

- 1. The KIV system. http://www.informatik.uni-augsburg.de/lehrstuehle/swt/se/kiv/.
- 2. J.-R. Abrial. The B-Book. Cambridge University Press, Cambridge, 1996.
- 3. J.-R. Abrial. Modeling in Event-B. Cambridge University Press, 2010.
- 4. P. Arcaini, A. Gargantini, E. Riccobene, and P. Scandurra. A model-driven process for engineering a toolset for a formal method. *Software, Practice and Experience*, 41(2):155–166, 2011.
- 5. E. Börger and R. F. Stärk. Abstract State Machines. A Method for High-Level System Design and Analysis. Springer, 2003.
- 6. R. Elmasri and S. B. Navathe. Fundamentals of Database Systems. Addison Wesley, 2006.
- 7. R. Farahbod, V. Gervasi, and U. Glässer. CoreASM: An extensible ASM execution engine. Fundamenta Informaticae, 77(1-2):71–103, 2007.
- 8. R. Farahbod, V. Gervasi, and U. Glässer. Executable formal specifications of complex distributed systems with CoreASM. *Science of Computer Programming*, 79:23–38, 2014.
- 9. A. Gargantini and E. Riccobene. Encoding Abstract State Machines in PVS. In Y. Gurevich, P. Kutter, M. Odersky, and L. Thiele, editors, *Abstract State Machines: Theory and Applications*, volume 1912 of *Lecture Notes in Computer Science*, pages 303–322. Springer-Verlag, 2000.
- A. Gargantini, E. Riccobene, and P. Scandurra. A metamodel-based language and a simulation engine for Abstract State Machines. *Journal of Universal Computer Science*, 14(12):1949–1983, 2008.
- 11. U. Glässer, S. Hallerstede, M. Leuschel, and E. Riccobene. Integration of Tools for Rigorous Software Construction and Analysis (Dagstuhl Seminar 13372). *Dagstuhl Reports*, 3(9):74–105, 2014.
- W. Goerigk, A. Dold, T. Gaul, G. Goos, A. Heberle, F. W. von Henke, U. Hoffmann, H. Langmaack, H. Pfeifer, H. Ruess, and W. Zimmermann. Compiler correctness and implementation verification: The verifix approach. In P. Fritzson, editor, *Int. Conf. on Compiler Construction, Proc. Poster Session of CC'96*, Linköping, Sweden, 1996. IDA Technical Report LiTH-IDA-R-96-12.
- 13. G. Goos, H. von Henke, and H. Langmaack. Project verifix. http://www.info.uni-karlsruhe.de/projects.php/id=28&lang=en.
- 14. J. Gray and A. Reuter. Transaction Processing: Concepts and Techniques. Morgan Kaufmann, 1993.
- 15. M. Kirchberg, K.-D. Schewe, and J. Zhao. Using Abstract State Machines for the design of multi-level transaction schedulers. In J.-R. Abrial and U. Glässer, editors, *Rigorous Methods for Software Construction* and Analysis Papers Dedicated to Egon Börger on the Occasion of His 60th Birthday, volume 5115 of LNCS Festschrift, pages 65–77. Springer, 2009.
- L. Lamport. How to make a multiprocessor computer that correctly executes multiprocess programs. IEEE Trans. Computers, 28(9):690-691, 1979.
- 17. K.-D. Schewe, T. Ripke, and S. Drechsler. Hybrid concurrency control and recovery for multi-level transactions. *Acta Cybernetica*, 14(3):419–453, 2000.