

# COMP 303 - TERM PROJECT REPORT

This project is prepared by: 13.01.2017 - 06:00

Due Date: 13.01.2017 - 06:00

# PART 1: ALU Design

In this part, ALU was implemented with the opcodes in the table below.

| OPCODE | Instruction                  | Operation                                             |
|--------|------------------------------|-------------------------------------------------------|
| .0000  | sub                          | C=A-B                                                 |
| .0001  | add                          | C=A+B                                                 |
| .0010  | sll (shift left logical)     | C = A << B                                            |
| .0011  | mult                         | C=A*B                                                 |
| .0100  | or                           | C=A B                                                 |
| .0101  | xor                          | C=A^B                                                 |
| .0110  | and                          | C=A&B                                                 |
| .0111  | slt (set less than)          | $C = 0 \text{ IF } (A \ge B) ; 1 \text{ IF } (A < B)$ |
| .1000  | sra (shift right arithmetic) | C = A >>> B                                           |
| .1001  | srl (shift right logical)    | C = A >> B                                            |
| .1010  | Combiner                     |                                                       |
| .1011  | equal?                       | C = (?= A B)                                          |
| .1100  | not Equal?                   | $C = \sim (?= A B)$                                   |

## a) Subtructor:

For sub instruction, firstly 1 bit subtructor was implemented. Then, 32 bit subtructor was implemented using 1 bit subtructor. One bit subtructor is shown below.



# b) Adder

For add instruction first we implemented 1 bit adder. Then we implemented 32 bit adder using this 1 bit adder. One bit adder is shown below.



#### c) Multiplier

For MULT op. lecture slides was used which is arithmetic lecture. Multiplier is shown below.



#### $\mathbf{d}$ ) XOR, OR, AND

For 'and', 'or' and 'xor', these gates were implemented to all bits of inputs.

## e) Shifter

For sl, sea and srl, barrel shifter was used.

## f) Set Less Than (SLT)

For SLT operation first 1 bit SLT implemented than 32 bit SLT implemented. After several logical operations SLT only returns 1 or 0.

Note: When we finish the project, we realize that SLT is broken because of any reason. And there is not enough time to fix it. We hope to get some partial points from this part since we believe that our implementation is mostly correct.



## **SPECIAL OPERATIONS IN ALU:**

## g) Combiner

It combines two inputs and gives it as an output.

For example:

Design of this is shown below.



## h) Equal? and Not Equal?

Equal? returns 1 if inputs are equal. Its implementation is shown below. Not Equal? returns 1 if inputs are not equal.



## PART 2: Single Cycle Processor Design - SCP

In this part, single cycle processor was designed. While processor is being designed, the figure below taken from the lecture book was used as a reference.



# Our Design:



Our controller and processor was designed according to below operations.

| OPCODE | Instruction | Operation                                        |
|--------|-------------|--------------------------------------------------|
| 000000 | ALU         | Arithmetic OP                                    |
| 100011 | lw          | Load word from memory into register              |
| 001011 | SW          | Store word from register to memory               |
| 001100 | beq         | Branch to a label if two registers are equal     |
| 001101 | bne         | Branch to a label if two registers are not equal |
| 001110 | j           | Unconditional branch                             |
| 000000 | CUSTOM      | CUSTOM METHOD IS IN ALU                          |

As custom instructions, it was designed Combiner, Equal? and Not Equal?. Since they were put in the ALU, they were explained ALU part of this report.

For implementation of the single cycle processor, ALU controller, beq controller and Main Controller were implemented.

## a) ALU Controller:

ALU Controller is designed as fallows.



At the beginning of the project, ALU controller was designed as below. It was found only this design for ALU controller which gives 4 bit output. (First two bits are not important). It did not work correctly. Thus, the one above was used. This is very simple, but it works correctly for our usage.



## b) Main Controller

Main controller was designed as below.



## c) Beq Controller

This additional controller was design to handle jump, beq and bne. This box returns true only if there will be a jump. Equal and Not Equal boxes were designed in ALU.



#### **PART 3: TEST**

In this part, two sample code was implemented.

All instructions in this project are working. However, in test part, only lw, sw, J, add, addi, mult, sll, slt and beq were implemented. These are almost all of the instructors. Test codes are as fallows.

## a) Test1

In this part, there is a rectangle.

Length of the rectangle was loaded from memory to a \$3.

\$1 is set to 1.

Hight of the rectangle is written to \$2 as 15.

Then, area of the rectangle is calculated by multiplying values in \$2 and \$3.

Area of the rectangle is written to \$4.

Also, sum of the values in \$2 and \$3 is calculated and written to \$5.

Then, value in \$5 is shifted left to obtain circumference of the rectangle.

| MIPS LANGUAGE    | HEXADECIMAL FORM |
|------------------|------------------|
| J 6              | 38000006         |
| no operation     | 00000000         |
| lw \$3, 16(\$2)  | 8c430004         |
| addi \$1 \$0 1   | 20010001         |
| addi \$2 \$0 15  | 2002000F         |
| mult \$4 \$3 \$2 | 00622030         |
| add \$5 \$2 \$3  | 00432821         |
| sll \$5 \$5 \$1  | 00A12810         |
| sw \$3, 0(\$0)   | D4030000         |

## b) Test2

| Java Version                                                 | MIPS LANGUAGE      | HEXADECIMAL FORM |
|--------------------------------------------------------------|--------------------|------------------|
|                                                              | addi \$1 \$0 1     | 20010001         |
| <pre>int sum = 0;</pre>                                      | addi \$2 \$0 100   | 20020064         |
| <pre>int number = 0;</pre>                                   | mult \$4 \$6 \$6   | 00C62030         |
| while (sum<100)                                              | add \$5 \$5 \$4    | 00A42821         |
| {                                                            | addi \$6 \$6 1     | 20C60001         |
| <pre>sum=sum + (number * number); number = number + 1;</pre> | stl \$s3 \$s2 \$s5 | 00451838         |
| };                                                           | beq \$3 \$1 2      | 30610002         |
|                                                              | _                  |                  |
|                                                              |                    |                  |