# 19.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

Note:

This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 21. "Universal Asynchronous Receiver Transmitter (UART)"** (DS60001107), which is available from the *Documentation > Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32).

The UART module is one of the serial I/O modules available in PIC32MX1XX/2XX 28/36/44-pin Family devices. The UART is a full-duplex, asynchronous communication channel that communicates with peripheral devices and personal computers through protocols, such as RS-232, RS-485, LIN, and IrDA®. The UART module also supports the hardware flow control option, with UxCTS and UxRTS pins, and also includes an IrDA encoder and decoder.

Key features of the UART module include:

- Full-duplex, 8-bit or 9-bit data transmission
- Even, Odd or No Parity options (for 8-bit data)
- · One or two Stop bits
- · Hardware auto-baud feature
- · Hardware flow control option
- Fully integrated Baud Rate Generator (BRG) with 16-bit prescaler
- Baud rates ranging from 38 bps to 12.5 Mbps at 50 MHz
- 8-level deep First In First Out (FIFO) transmit data buffer
- · 8-level deep FIFO receive data buffer
- Parity, framing and buffer overrun error detection
- Support for interrupt-only on address detect (9th bit = 1)
- · Separate transmit and receive interrupts
- · Loopback mode for diagnostic support
- LIN protocol support
- IrDA encoder and decoder with 16x baud clock output for external IrDA encoder/decoder support

Figure 19-1 illustrates a simplified block diagram of the UART module.

FIGURE 19-1: UART SIMPLIFIED BLOCK DIAGRAM



19.1 UART Control Registers

| <b>UART1 AND UART2 REGISTER MAP</b> |
|-------------------------------------|
| TABLE 19-1:                         |

| s    | Feset                    | 0000       | 0000       | 0000      | 0110         | 0000         | 0000        | 0000    | 0000                                  | 0000  | 0000                          | 0000  | 0000       | 0000                 | 0110         | 0000    | 0000              | 0000    | 0000             | 0000                 | 0000                          |
|------|--------------------------|------------|------------|-----------|--------------|--------------|-------------|---------|---------------------------------------|-------|-------------------------------|-------|------------|----------------------|--------------|---------|-------------------|---------|------------------|----------------------|-------------------------------|
|      | 16/0                     | ı          | STSEL      |           | URXDA        | 1            | I           | 1       |                                       | I     |                               | 1     | STSEL      |                      | URXDA        | 1       |                   | 1       |                  | 1                    | I                             |
|      | 17/1                     | ı          | -<1:0>     |           | OERR         | jister       | -           |         | 1                                     |       | -                             | <1:0> |            | OERR                 | -            |         | -                 |         | 1                | 1                    |                               |
|      | 18/2                     | ı          | PDSEL<1:0> |           | FERR         |              |             |         | — — — — — — — — — — — — — — — — — — — | 1     |                               |       | PDSEL<1:0> | N ADDR<7:0>          | FERR         |         | Transmit Register | ı       | ter              | 1                    |                               |
|      | 19/3                     | ı          | BRGH       | <0:2>     | PERR         |              | ster        | _       |                                       | J     |                               | _     | BRGH       |                      | PERR         | _       |                   | _       |                  | ı                    |                               |
|      | 20/4                     | ı          | RXINV      | ADDR<7:0> | RIDLE        |              | nsmit Regis | _       |                                       | I     |                               | _     | RXINV      |                      | RIDLE        | _       |                   | _       | Receive Register | I                    |                               |
|      | 21/5                     | ı          | ABAUD      |           | ADDEN        | _            | Tra         | 1       |                                       | I     |                               | _     | ABAUD      |                      | ADDEN        | ı       |                   |         | Re               | 1                    |                               |
| ts   | 22/6                     | ı          | LPBACK     |           | EL<1:0>      | URXISEL<1:0> |             |         |                                       | I     | aler                          |       | LPBACK     |                      | URXISEL<1:0> |         |                   |         |                  | 1                    | caler                         |
|      | 23/7                     | ı          | WAKE       |           | URXISE       |              |             | -       |                                       | I     | erator Pres                   | -     | WAKE       |                      | URXISE       | -       |                   | -       |                  | _                    | Baud Rate Generator Prescaler |
| Bits | 24/8                     | ı          | UEN<1:0>   | ADM_EN    | TRMT         | -            |             | -       |                                       | J     | Baud Rate Generator Prescaler | -     | <1:0>      |                      | TRMT         | -       |                   | -       |                  | 1                    |                               |
|      | 25/9                     | ı          | NEN        | 1         | UTXBF        | 1            | ı           | 1       | J                                     | 1     | Band                          | 1     | UEN<1:0>   | 1                    | UTXBF        | 1       | J                 | 1       | J                | 1                    |                               |
|      | 26/10                    | ı          | I          |           | UTXEN        |              | 1           |         | 1                                     | J     |                               |       | I          | J                    | UTXEN        |         | 1                 |         | 1                | 1                    |                               |
|      | 27/11                    | ı          | RTSMD      |           | UTXBRK       |              |             |         | 1                                     | J     |                               |       | RTSMD      | J                    | UTXBRK       |         | 1                 |         | 1                | 1                    |                               |
|      | 28/12                    | ı          | IREN       |           | URXEN        |              |             |         | 1                                     | J     |                               |       | IREN       | J                    | URXEN        |         | 1                 |         | 1                | 1                    |                               |
|      | 29/13                    | ı          | SIDL       |           | UTXINV       |              | _           |         |                                       | I     |                               |       | SIDF       | I                    | UTXINV       |         |                   |         |                  | 1                    |                               |
|      | 30/14                    | ı          | I          | I         | UTXISEL<1:0> | 1 1          | I           | J       | I                                     |       | I                             | I     | I          | UTXISEL<1:0>         | I            | J       | I                 | J       | 1                |                      |                               |
|      | 31/15                    | 1          | NO         | -         | BIXIO        | _            | _           | _       | -                                     |       |                               | _     | NO         |                      | BIXIO        | _       | -                 | _       | -                | -                    |                               |
| e    | Bit Range                | 31:16      | 15:0       | 31:16     | 15:0         | 31:16        | 15:0        | 31:16   | 15:0                                  | 31:16 | 15:0                          | 31:16 | 15:0       | 31:16                | 15:0         | 31:16   | 15:0              | 31:16   | 15:0             | 31:16                | 15:0                          |
|      | netsigeЯ<br>emsM         | (1)-100111 |            | 110TA(1)  | - AIOIO      | U1TXREG      |             | U1RXREG |                                       | (1)   | UZMODE(1) 31:16               |       | OZINIODE   | U2STA <sup>(1)</sup> |              | U2TXREG |                   | U2RXREG |                  | U2BRG <sup>(1)</sup> |                               |
|      | Virtual Addı<br>(#_0878) | 0          |            |           | 6020         |              | 0700        | 0809    |                                       |       | 6040                          |       | 6200   L   |                      | 6210         |         | 6220              |         | 6230 L           |                      | 0540                          |

x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend:

This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Note 1:

#### REGISTER 19-1: UxMODE: UARTX MODE REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 22.46        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 45.0         | R/W-0             | U-0               | R/W-0             | R/W-0             | R/W-0             | U-0               | R/W-0            | R/W-0            |
| 15:8         | ON <sup>(1)</sup> | _                 | SIDL              | IREN              | RTSMD             |                   | UEN              | <1:0>            |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | WAKE              | WAKE LPBACK       |                   | RXINV             | BRGH              | PDSEL             | _<1:0>           | STSEL            |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### bit 31-16 Unimplemented: Read as '0'

bit 15 **ON:** UARTx Enable bit<sup>(1)</sup>

- 1 = UARTx is enabled. UARTx pins are controlled by UARTx as defined by the UEN<1:0> and UTXEN control bits.
- 0 = UARTx is disabled. All UARTx pins are controlled by corresponding bits in the PORTx, TRISx and LATx registers; UARTx power consumption is minimal.
- bit 14 Unimplemented: Read as '0'
- bit 13 SIDL: Stop in Idle Mode bit
  - 1 = Discontinue module operation when the device enters Idle mode
  - 0 = Continue module operation when the device enters Idle mode
- bit 12 IREN: IrDA Encoder and Decoder Enable bit
  - 1 = IrDA is enabled
  - 0 = IrDA is disabled
- bit 11 RTSMD: Mode Selection for UxRTS Pin bit
  - $1 = \overline{\text{UxRTS}}$  pin is in Simplex mode
  - $0 = \overline{\text{UxRTS}}$  pin is in Flow Control mode
- bit 10 Unimplemented: Read as '0'
- bit 9-8 **UEN<1:0>:** UARTx Enable bits
  - 11 = UxTX, UxRX and UxBCLK pins are enabled and used; UxCTS pin is controlled by corresponding bits in the PORTx register
  - 10 = UxTX, UxRX,  $\overline{\text{UxCTS}}$  and  $\overline{\text{UxRTS}}$  pins are enabled and used
  - 01 = UxTX, UxRX and  $\overline{\text{UxRTS}}$  pins are enabled and used;  $\overline{\text{UxCTS}}$  pin is controlled by corresponding bits in the PORTx register
  - 00 = UxTX and UxRX pins are enabled and used; UxCTS and UxRTS/UxBCLK pins are controlled by corresponding bits in the PORTx register
- bit 7 WAKE: Enable Wake-up on Start bit Detect During Sleep Mode bit
  - 1 = Wake-up enabled
  - 0 = Wake-up disabled
- bit 6 LPBACK: UARTx Loopback Mode Select bit
  - 1 = Loopback mode is enabled
  - 0 = Loopback mode is disabled
- **Note 1:** When using 1:1 PBCLK divisor, the user software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

### REGISTER 19-1: UxMODE: UARTx MODE REGISTER (CONTINUED)

- bit 5 ABAUD: Auto-Baud Enable bit
  - 1 = Enable baud rate measurement on the next character requires reception of Sync character (0x55); cleared by hardware upon completion
  - 0 = Baud rate measurement disabled or completed
- bit 4 RXINV: Receive Polarity Inversion bit
  - 1 = UxRX Idle state is '0'
  - 0 = UxRX Idle state is '1'
- bit 3 BRGH: High Baud Rate Enable bit
  - 1 = High-Speed mode 4x baud clock enabled
  - 0 = Standard Speed mode 16x baud clock enabled
- bit 2-1 PDSEL<1:0>: Parity and Data Selection bits
  - 11 = 9-bit data, no parity
  - 10 = 8-bit data, odd parity
  - 01 = 8-bit data, even parity
  - 00 = 8-bit data, no parity
- bit 0 STSEL: Stop Selection bit
  - 1 = 2 Stop bits
  - 0 = 1 Stop bit
- **Note 1:** When using 1:1 PBCLK divisor, the user software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

#### REGISTER 19-2: UxSTA: UARTx STATUS AND CONTROL REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | R/W-0            |  |  |  |  |  |
|              | _                 | _                 | _                 | _                 | _                 | _                 | _                | ADM_EN           |  |  |  |  |  |
| 22.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |
| 23:16        | ADDR<7:0>         |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R-0              | R-1              |  |  |  |  |  |
| 15:8         | UTXISE            | L<1:0>            | UTXINV            | URXEN             | UTXBRK            | UTXEN             | UTXBF            | TRMT             |  |  |  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R-1               | R-0               | R-0               | R/W-0            | R-0              |  |  |  |  |  |
|              | URXISE            | L<1:0>            | ADDEN             | RIDLE             | PERR              | FERR              | OERR             | URXDA            |  |  |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-25 Unimplemented: Read as '0'

bit 24 ADM\_EN: Automatic Address Detect Mode Enable bit

1 = Automatic Address Detect mode is enabled

0 = Automatic Address Detect mode is disabled

bit 23-16 ADDR<7:0>: Automatic Address Mask bits

When the ADM\_EN bit is '1', this value defines the address character to use for automatic address detection.

bit 15-14 UTXISEL<1:0>: TX Interrupt Mode Selection bits

11 = Reserved, do not use

- 10 = Interrupt is generated and asserted while the transmit buffer is empty
- 01 = Interrupt is generated and asserted when all characters have been transmitted
- 00 = Interrupt is generated and asserted while the transmit buffer contains at least one empty space

bit 13 **UTXINV:** Transmit Polarity Inversion bit

If IrDA mode is disabled (i.e., IREN (UxMODE<12>) is '0'):

- 1 = UxTX Idle state is '0'
- 0 = UxTX Idle state is '1'

### If IrDA mode is enabled (i.e., IREN (UxMODE<12>) is '1'):

- 1 = IrDA encoded UxTX Idle state is '1'
- 0 = IrDA encoded UxTX Idle state is '0'
- bit 12 URXEN: Receiver Enable bit
  - 1 = UARTx receiver is enabled. UxRX pin is controlled by UARTx (if ON = 1)
  - 0 = UARTx receiver is disabled. UxRX pin is ignored by the UARTx module. UxRX pin is controlled by port.
- bit 11 UTXBRK: Transmit Break bit
  - 1 = Send Break on next transmission. Start bit followed by twelve '0' bits, followed by Stop bit; cleared by hardware upon completion
  - 0 = Break transmission is disabled or completed
- bit 10 UTXEN: Transmit Enable bit
  - 1 = UARTx transmitter is enabled. UxTX pin is controlled by UARTx (if ON = 1).
  - 0 = UARTx transmitter is disabled. Any pending transmission is aborted and buffer is reset. UxTX pin is controlled by port.
- bit 9 **UTXBF:** Transmit Buffer Full Status bit (read-only)
  - 1 = Transmit buffer is full
  - 0 = Transmit buffer is not full, at least one more character can be written
- bit 8 **TRMT:** Transmit Shift Register is Empty bit (read-only)
  - 1 = Transmit shift register is empty and transmit buffer is empty (the last transmission has completed)
  - 0 = Transmit shift register is not empty, a transmission is in progress or queued in the transmit buffer

### REGISTER 19-2: UXSTA: UARTX STATUS AND CONTROL REGISTER (CONTINUED)

- bit 7-6 URXISEL<1:0>: Receive Interrupt Mode Selection bit
  - 11 = Reserved; do not use
  - 10 = Interrupt flag bit is asserted while receive buffer is 3/4 or more full (i.e., has 6 or more data characters)
  - 01 = Interrupt flag bit is asserted while receive buffer is 1/2 or more full (i.e., has 4 or more data characters)
  - 00 = Interrupt flag bit is asserted while receive buffer is not empty (i.e., has at least 1 data character)
- bit 5 **ADDEN:** Address Character Detect bit (bit 8 of received data = 1)
  - 1 = Address Detect mode is enabled. If 9-bit mode is not selected, this control bit has no effect.
  - 0 = Address Detect mode is disabled
- bit 4 RIDLE: Receiver Idle bit (read-only)
  - 1 = Receiver is Idle
  - 0 = Data is being received
- bit 3 **PERR:** Parity Error Status bit (read-only)
  - 1 = Parity error has been detected for the current character
  - 0 = Parity error has not been detected
- bit 2 **FERR:** Framing Error Status bit (read-only)
  - 1 = Framing error has been detected for the current character
  - 0 = Framing error has not been detected
- bit 1 OERR: Receive Buffer Overrun Error Status bit.

This bit is set in hardware and can only be cleared (= 0) in software. Clearing a previously set OERR bit resets the receiver buffer and the RSR to an empty state.

- 1 = Receive buffer has overflowed
- 0 = Receive buffer has not overflowed
- bit 0 **URXDA:** Receive Buffer Data Available bit (read-only)
  - 1 = Receive buffer has data, at least one more character can be read
  - 0 = Receive buffer is empty

Figure 19-2 and Figure 19-3 illustrate typical receive and transmit timing for the UART module.

FIGURE 19-2: UART RECEPTION



## FIGURE 19-3: TRANSMISSION (8-BIT OR 9-BIT DATA)

