

# 16HV785: Programmable Lead Acid Battery Charger

#### **Features**

- User-configurable battery charger for Lead battery packs
- Based on PIC16F785 with integrated shunt regulator
- · Firmware and support tools for easy design
- 10-bit ADC for voltage, current and temperature measurement:
  - Accurate Voltage Regulation (+/-1%)
  - Accurate Current Regulation (+/-5%)
- · Advanced Charge Algorithms:
  - Chemistry dependent End-of-Charge determination
  - Charge qualification to detect shorted, damaged or heated cells
  - Precharge for deeply discharged cells
  - Configurable overtemperature and overvoltage charge suspension
  - Charge termination at user-specified minimum current or time-out
  - Configurable charge status display via two LEDs
- Maximum integration for optimal size:
  - Integrated voltage regulator
  - Internal 8 MHz clock oscillator
  - High-Frequency Switch mode charging configurable switching frequency up to 500 kHz

## **Applications**

- Single-Cell and Multi-Cell Lead Battery Chargers
- Notebook Computers
- Personal Data Assistants
- Cellular Telephones
- · Digital Still Cameras
- Camcorders
- Portable Audio Products
- Bluetooth® Devices

# **Pin Description**



#### **USING THE 16HV785**

#### **Product Overview**

The 16HV785 provides an unprecedented level of configurability for charging lead battery packs. Its precise, 10-bit Analog-to-Digital converter and high-frequency Pulse-Width Modulator enable the 16HV785 to provide optimum control of charging algorithms for lead battery chemistries. Special features include an internal voltage regulator and an internal clock oscillator that reduce external component count. The 16HV785 can be configured as either a Switch mode or a linear charger. In Switch mode, it will support either primary or secondary side control. In Linear mode, it can be designed into applications requiring low-power supply noise.

#### MULTI-STEP CHARGING

To insure the proper treatment of lead chemistries during extreme temperature and voltage conditions, multi-step charging is required. The 16HV785 starts the charging cycle upon sensing the presence of a battery pack and a valid charging supply. During charge qualification, the battery's temperature and voltage are measured to determine the appropriate initial state. The initial states include Charge Suspend, Precharge and Current Regulation. Charge Suspend halts charging when the user-defined preset conditions for charging are not met. Precharge allows for the recovery of deeply discharged batteries by applying a low charge (or C) rate. Current Regulation provides constant current, voltage limited charge. Upon reaching the target voltage during Current Regulation, the Voltage Regulation state is entered. Charging continues at a constant voltage until the current decreases to the user-specified minimum current threshold. The user-specified minimum current threshold can be configured for various charging temperatures. At this threshold, charging is terminated and the End-of-Charge state is reached.

#### USER CONFIGURABLE PARAMETERS

The 16HV785 supports user-configurable parameters that allow for customizing the charging profile without changing the charger's hardware design. This feature allows for the maximum reuse of hardware, thus reducing time-to-market. These parameters include:

- Battery Temperature:
  - Minimum/maximum temperature for charge initiation
  - Maximum temperature allowed during charge
- · Battery Voltage:
  - Minimum/maximum voltage for charge initiation
  - Target voltage during Voltage Regulation
  - Voltage at which the charger will restart charging after completion of a valid charge cycle
- · Charge Current:
  - Target current during Current Regulation
  - Taper current threshold for End-of-Charge during Voltage Regulation
  - Target current during Precharge
- · Time:
  - Precharge time limit
  - Current Regulation time limit
  - Voltage Regulation time limit
- · Status Display:
  - Duty cycle for the two LEDs denoting charge states can be modified

These parameters are configured through the PowerTool™ 200 Development Software for the 16HV785.

#### SPECIAL FEATURES

The 16HV785 includes a voltage regulator, a voltage reference, an internal clock oscillator and a high-frequency Pulse-Width Modulator.

- The internal voltage regulator has a maximum input voltage of 18V and eliminates the need for external references.
- The precise, internal 8 MHz clock oscillator eliminates the need for external oscillator circuits.
- The high-speed Pulse-Width Modulator is used for power regulation and can support frequencies up to 500 kHz.
- In-circuit configurability utilizing on-board EEPROM.

TABLE 1: PINOUT DESCRIPTION

| Pin | Pin Name | Pin Type | Input Type | Output Type | Description                                           |
|-----|----------|----------|------------|-------------|-------------------------------------------------------|
| 1   | VDD      | Supply   | Power      | _           | Supply voltage                                        |
| 2   | LED2     | 0        | _          | CMOS        | Status indicator                                      |
| 3   | VIN      | ı        | Analog     | _           | Battery voltage input                                 |
| 4   | RESET    | 1        | ST         | _           | Reset                                                 |
| 5   | CTRLOUT  | 0        | _          | CMOS        | PWM output for setting current level                  |
| 6   | CHGout   | 0        |            | CMOS        | PWM output to a buck converter for charge control     |
| 7   | LOOPFBK  | ı        | Analog     | _           | Current feedback loop                                 |
| 8   | LOOPIN   | ı        | Analog     | _           | Current feedback loop input                           |
| 9   | CTRLIN   | I        | Analog     |             | Current level control                                 |
| 10  | LED1     | 0        | _          | CMOS        | Status indicator                                      |
| 11  | HVout    | 0        |            | HVOD        | High-voltage, open-drain output pin (optional)        |
| 12  | IFBINB   | I        | Analog     |             | Current feedback input pin B used for current scaling |
| 13  | Ifbina   | ı        | Analog     | _           | Current feedback input pin A used for current scaling |
| 14  | IFBOUT   | 0        |            | Analog      | Current feedback output                               |
| 15  | BATID    | I        | Analog     |             | Battery ID select                                     |
| 16  | CHGFBK   | ı        | Analog     | _           | Charge control feedback                               |
| 17  | SHDN     | 0        | _          | Analog      | Shutdown signal, active-low                           |
| 18  | Vovp     | I        | Analog     | _           | Overvoltage protection                                |
| 19  | TEMP     | I        | Analog     | _           | Battery temperature input                             |
| 20  | Vss      | Supply   | Power      |             | Supply ground                                         |

**Legend:** I = Input, O = Output, ST = Schmitt Trigger Input Buffer, HVOD = High-Voltage Open-Drain

#### 16HV785 HARDWARE OVERVIEW

The 16HV785 is a configurable, Switch mode charger which is comprised of a PIC16F microcontroller core and precise analog circuitry. This section explores the hardware features in relation to generic Switch mode charging. The 16HV785 hardware is a PIC16F785 device with an integrated shunt regulator, to allow the device to be powered directly from a battery stack, or from charger voltage. It is available in a 20-pin PDIP, SOIC or SSOP package. See the PIC16F785 data sheet for more hardware description. Hardware features include:

- Oscillator
- · Power-Saving Sleep mode
- Power-on Reset (POR)
- Brown-out Reset (BOR)
- High-Endurance Flash/EEPROM Cell:
  - 100,000 write Flash endurance
  - 1,000,000 write EEPROM endurance
  - Flash/Data EEPROM retention: > 40 years
- High-Speed Comparator module with:
  - Two independent analog comparators
- Operational Amplifier module with two independent op amps
- Two-Phase Asynchronous Feedback PWM
- Voltage Regulator
- 10-bit A/D Converter
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via two pins

#### **Hardware Features**

The 16HV785 features are well-suited for Switch mode battery charging. The 16HV785 device's block diagram (Figure 1) is to be used in conjunction with the Switch mode charger example (Figure 10, page 9).

 Current/Voltage Measurement Block – The Current/Voltage Measurement Block consists of a 10-bit Analog-to-Digital converter, operational amplifiers and a comparator. The output of this block is fed into the charge control module.
 Please refer to Figure 1.

The inputs into this block are to be connected as described in Figure 10. The following signals are inputs into this block:

LOOPFBK: to comparator

- LOOPIN: to op amp and ADC

CTRLIN: to op amp
IFBINB: to op amp
IFBINA: to op amp
BATID: to ADC
TEMP: to ADC

- CHGFBK: to comparator

The following signals are outputs from this block:

- IFBOUT: from op amp
- Charge Control Module The charge control module generates a Pulse-Width Modulated signal called CHGOUT. Its frequency is configurable and can be set up to 1 MHz. This signal is connected to an external DC/DC buck converter.
- Voltage Regulator The integrated voltage regulator is designed to work with unregulated DC supplies.
- The precise internal 8 MHz clock oscillator eliminates the need for external oscillator circuits.
- In-circuit configurability utilizing 256 bytes of on-board EEPROM.
- Power on Reset The POR insures the proper start-up of the 16HV785 when voltage is applied to VDD.
- Brown-out Reset The BOR is activated when the input voltage falls to 2.1V; the 16HV785 is reset.

FIGURE 1: 16HV785 BLOCK DIAGRAM RESET **V**OVP SHDN VDD VSS Voltage Regulator Voltage Reference To Charge Control Module **CTRLIN** C1 OA1 LOOPIN Internal Current/Voltage Measurement Oscillator Block LOOPFBK C2 ► CTRLOUT CHGFBK ➤ CHGout **I**FBINB Charge OA2 Control ► LED1 **I**FBINA Module 10-bit IFBOUT -ADC ► LED2 VIN ► HVout BATID TEMP -

#### REFERENCE SCHEMATIC

# Theory of Operation

In this schematic, the 16HV675 is being used to control a step-down buck converter. A buck converter uses a square wave pulse train to turn on and off a switch that provides current into an inductor. The ratio of output voltage to input voltage is the duty cycle of the pulse. Current and voltage feedback are used to control the duty cycle to regulate the output voltage and current.

#### **Buck Converter**

The inductor L1, the capacitor COUT, and diode D1 comprise the buck converter. The MOSFET Q1 is the switch that applies the charger voltage when turned on. It is driven by a pulse train applied by the 16HV675.

FIGURE 2: BUCK CONVERTER



In Figure 2, when a constant voltage is applied to VIN, and a pulse train of constant frequency and duty cycle is applied to the age of the MOSFET, the result is a constant voltage at VOUT which is a fraction of VIN equal to the duty cycle of the pulse.

The voltage drop across the inductor is:

#### **EQUATION 1:**

$$VL = L \frac{di}{dt}$$

With the voltage regulated at VOUT, the drop across the inductor is VIN - VOUT, thus the current through the inductor is:

#### **EQUATION 2:**

$$i = \int (VIN - VOUT)dt$$

This integral taken over one pulse cycle can be broken down into pulse on and pulse off time. When the pulse is on,  $V_{IN} = V_{CHARGE}$ , and when the pulse is low,  $V_{IN} = 0$ . Since the current is the same at the beginning of each cycle, the equation becomes:

#### **EQUATION 3:**

```
(VCHARGE – VOUT) * TON – VOUT * TOFF = 0

or

VCHARGE * TON = VOUT * TON + VOUT * TOFF

VCHARGE * TON = VOUT * T

VOUT = (T/TON) * VCHARGE

VOUT = VCHARGE * Duty Cycle
```

When the pulse goes high, the current through the inductor increases as a response. When the pulse goes low, the current decreases. The graph (Figure 3) shows the current through the inductor as a response to the input pulse, and the resulting voltage drop across the inductor.

When the current through the inductor is increasing, as a result of the pulse going high, the voltage drop across the inductor is positive (di/dt is positive). This drop is subtracted from the applied charge voltage to produce VouT. When the current through the inductor is decreasing (di/dt is negative), the voltage drop across the inductor is negative, adding to the zero input voltage to produce VouT.

FIGURE 3: BUCK CONVERTER WAFEFORMS



#### **Feedback Circuits**

The circuit uses feedback for two purposes. One is to provide the ramp waveform that defines the PWM duty cycle. The other is the current sense that is compared to a reference voltage to determine if the current is being regulated at the correct level. This is also fed back into the PWM to modulate the duty cycle.

#### RAMP FEEDBACK

The CHGFBK pin (pin 16) receives the ramp sawtooth waveform that controls the duty cycle of the PWM signal. This sawtooth needs to be generated externally by an RC network connected to the PWM output. The RC network uses the frequency of the PWM to generate the sawtooth waveform. When the PWM is triggered high, the sawtooth starts to ramp up. When the sawtooth reaches a certain point (determined internally by reference voltage and current feedback), the PWM output is sent low, also driving the sawtooth low. The sawtooth starts up again when the internal oscillator sends the PWM high again.

The RC circuit can be placed on the output of the PWM signal. A clamping diode can be used to control the total voltage drop.

FIGURE 4: SAWTOOTH GENERATOR



The voltage at CHGFBK will ramp up when the PWM output at CHGOUT triggers high. When the ramp at CHGFBK exceeds the internal comparator level of reference voltage, the PWM will trigger CHGOUT low. The constant frequency sawtooth will determine the pulse width as a function of internal reference voltage.

FIGURE 5: SAWTOOTH AND PWM WAVEFORMS



#### CURRENT FEEDBACK

The aforementioned reference voltage is determined by current feedback in order to regulate the current. A second PWM, which is under firmware control, is used to create a DC level to which to compare the sensed current. The voltage drop across a current sense resistor is applied to pin 13 (IFBINA) and is internally amplified by an op amp. The output of this op amp is available on pin 14 (IFBOUT). The output on pin 14 is then fed into pin 8 (LOOPIN) which is the input to another op amp. The other input of this op amp is a DC level that is created by the firmware controlled PWM. The firmware controlled PWM is output on pin 5 (CTRLOUT) and fed into an RC circuit whose time constant is high enough to create a rough DC level. This DC level will vary with the duty cycle of the firmware controlled PWM. This DC level is then applied to pin 9 (CTRLIN). This DC level is compared to the current feedback by op amp 1. The output of op amp 1 is fed to the main internal comparator where it is compared to the sawtooth waveform to determine the duty cycle of the main PWM, which regulates current through the buck converter.

FIGURE 6: FEEDBACK DIAGRAM



The actual circuit implementation, including op amp feedback RC networks, is shown in Figure 7.

FIGURE 7: FEEDBACK CIRCUIT



# **Power Supply Shunt Regulator**

The 16HV785 has a built-in shunt regulator allowing the device to be powered directly by the charging voltage. The integrated voltage regulator is designed to work with unregulated DC supplies. While there is, theoretically, no limit to the charging voltage, there are guidelines that should be followed. A series limiting resistor (RVDD) should be placed between the unregulated supply and the VDD pin. The value for this series resistor (RVDD) must be between RMIN and RMAX as shown in Equation 4:

#### **EQUATION 4:**

$$RMAX = \frac{Vs(MIN) - 5V) * 1000}{1.05 * (16 mA + I(led))}$$

RMIN = 
$$\frac{Vs(MAX) - 5V) * 1000}{.95 * (50 mA)}$$

#### Where:

RMAX = maximum value of series resistor (ohms)

RMIN = minimum value of series resistor (ohms)

Vs(MIN) = minimum value of charger DC supply (VDC)

 $V_{S(MAX)}$  = maximum value of charger DC supply (VDC) I(led) = total current drawn by all LEDs when

illuminated simultaneously

Note: The 1.05 and .95 constants are included to compensate for the tolerance of 5% resistors. The 16 mA constant is the anticipated load presented by the 16HV785, including the loading, due to external components and a 4 mA minimum current for the shunt regulator itself. The 50 mA constant is the maximum acceptable current for the shunt regulator.

# **Overvoltage Protection**

The 16HV786 has a comparator that is gated to the PWM which compares the reference voltage to an external divided voltage applied to pin 18 (VOVP). When the voltage on pin 18 exceeds the reference voltage. the PWM is turned off. The external voltage divider should be chosen such that the preferred overvoltage safety point is used.

FIGURE 8: **OVERVOLTAGE CIRCUIT** 



# A/D Inputs

The internal A/D converter is used to measure the charging voltage on pin 3 (VIN), the current on pin 13 (IFBINA) and optionally, the temperature on pin 19 (TEMP) if there is a thermistor present. An external voltage divider is used on pin 3 to measure the charge voltage.

FIGURE 9: A/D INPUTS





# FUNCTIONAL DESCRIPTION: LEAD CHEMISTRY

# **Lead Charging**

To ensure the proper treatment of lead chemistries during extreme temperature and voltage conditions, multi-step charging is required. The 16HV785 measures key voltage, temperature and time parameters. It compares them to user-defined voltage, temperature and time limits.

# CHARGE PENDING STATE – BEGINNING THE CHARGE CYCLE

The 16HV785 is initially set in the Charge Pending state. In this state, the presence of a battery pack must be sensed in order to begin the charging cycle. The 16HV785 comes up in the Charge Pending state after a Reset, independent of the previous state.

#### CHARGE QUALIFICATION STATE

During Charge Qualification, the battery's temperature and voltage are measured to determine the next charging state. There are two possible next states.

- If Mode3<0> is set to '1', then skip to Float Charge state is selected. Charge Qualification will always jump directly to Float Charge state.
- If Mode3<0> is set to '0', then skip to Float Charge state is deselected. Charge Qualification will always progress to Current Regulation state.

### **CURRENT REGULATION STATE**

The Current Regulation state is entered from Charge Qualification state. Battery charging is initiated. This state provides constant current, voltage limited charging. The charge current is referred to as ChargeCurr or the regulation current. While the current is applied, the battery's voltage increases until it reaches a voltage limit referred to as the regulation voltage. For lead batteries, this charge voltage can vary with temperature. Colder temperatures can allow the battery to use higher charging voltages. To take advantage of this, Mode3<1> can be set to '0'. This uses a look-up table of charge voltages as a function of temperature from the parameters V\_CHG\_0..9 (voltage) and T\_VLUT\_0..8 (temperature). When Mode3<1> is set to '1', a constant charge voltage is used from the parameter ChargeVolt. Charging continues, during which battery voltage and temperature are monitored. There are two possible next states.

- If the battery's voltage reaches or exceeds the voltage limit, then the next state is Voltage Regulation.
- If the time in the Current Regulation state exceeds the time limit (TimeoutCCState), then the next state is Charge Suspend.

#### VOLTAGE REGULATION STATE

Voltage Regulation provides charging at a constant voltage while the charge current decreases (or tapers) to the user-specified minimum current threshold (**EOCCurrent**). There are three possible next states.

- When the charge current reaches the taper current threshold for End-of-Charge (EOCCurrent), the battery's voltage remains at the regulated voltage value and Float mode is deselected (Mode3<3> = 0), then the battery has reached the Charge Cycle Complete state.
- When the charge current reaches the taper current threshold for End-of-Charge (EOCCurrent), the battery's voltage remains at the regulated voltage value and Float mode is selected (Mode3<3> = 1), then the battery has reached the Float Charge state.
- If the time in the Voltage Regulation state exceeds the time limit (TimeoutCVState), then the next state is Charge Suspend.

#### FLOAT CHARGE STATE

In the Float Charge state, a lower charge target voltage is applied. As in Current Regulation state, the target voltage can be a constant or can vary with temperature. When <code>Mode3<1></code> is set to '0', the charger uses a look-up table of float charge voltages as a function of temperature from the parameters <code>V\_FLT\_0..9</code> (voltage) and <code>T\_VLUT\_0..8</code> (temperature). When <code>Mode3<1></code> is set to '1', a constant charge voltage is used from the parameter <code>FloatVolt.</code> The resulting taper current is measured and compared against <code>EOCCurrent</code>. This helps to maintain a full charge. There is only one possible next state and that is Charge Cycle Complete. Charge Cycle Complete is entered when the voltage reaches the float voltage target and the current tapers to less than <code>EOCCurrent</code>, or the float timer, <code>TimeoutFLState</code>, expires.

#### CHARGE SUSPEND STATE

In the Charge Suspend state, no current is applied to the battery pack. There is only one possible next state. If **Mode3**<5> is set to '1', then suspend forever is selected. Suspend mode will be active until the battery is removed. If **Mode3**<5> is set to '0', then Suspend mode will be active until the suspend timer, **TimeoutRemSus**, expires. Charge Suspend state always progresses to Charge Pending state.

#### CHARGE CYCLE COMPLETE STATE

When the current is less than the taper current threshold and the voltage is greater than the target voltage, End-of-Charge is triggered. At this threshold, charging is terminated and the End-of-Charge state is reached. If **Mode3**<4> is set to '1', then refloat is enabled and after the refloat timer, **TimeoutRIFloat**, expires, Float Charge state will be re-entered.

### **CONFIGURABLE PARAMETERS**

The 16HV785 device's configurable parameters allow for flexible changes in designing battery chargers. The parameters are categorized as follows:

- Configuration
- · Lead Charging
- LED Display Configuration
- · Look-up Tables

# **Configuration Parameters**

The configuration parameters provide an identity to the battery pack and provide its basic characteristics to the 16HV785.

# **Lead Charging**

The lead parameters govern precharge conditions, current regulation conditions and voltage regulation conditions, as well as when the battery is full and when charging should be suspended.

# **LED Display Configuration**

The 16HV785 supports a 2-LED charging state display. These LEDs can be configured to identify the seven unique charger states

# **Look-up Tables**

The look-up tables are grids of data that perform thermistor measurement linearization and PWM adjustment based on feedback measurements.

TABLE 2: 16HV785 LEAD CONFIGURATION PARAMETERS

| Parameter Name | #<br>Bytes | Typical<br>Value | Units                                  | Description                                                                                                                                                                                                 |
|----------------|------------|------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |            |                  | Config                                 | uration Parameters                                                                                                                                                                                          |
| BandgapCF      | 2          | 248              | integer                                | Internal band gap calibration factor.                                                                                                                                                                       |
| BattIDMax      | 1          | 255              | A/D full<br>scale divided<br>by 255    | BATID input pin value maximum. When using BATID pin battery detection, voltage on BATID pin must be between <b>BattIDMax</b> and <b>BattIDMin</b> for battery present.                                      |
| BattIDMin      | 1          | 0                | A/D full<br>scale divided<br>by 255    | BATID input pin value minimum. When using BATID pin battery detection, voltage on BATID pin must be between <b>BattIDMax</b> and <b>BattIDMin</b> for battery present.                                      |
| Capacity       | 2          | 2000             | mAh                                    | Full-charge capacity of the battery pack. For reference only.                                                                                                                                               |
| CurrentCF      | 2          | 2553             | integer                                | Current calibration factor.                                                                                                                                                                                 |
| DevName        | _          | 16HV785          | ASCII Device name. For reference only. |                                                                                                                                                                                                             |
| MfgName        | _          | Microchip        | AXCII                                  | Manufacturer's name. For reference only.                                                                                                                                                                    |
| Mode           | 1          | 0000001b         | binary                                 | Configuration Register: bit 7: Unused bit 6: 1 = Enable GPIO cutoff logic bit 5-3: Unused bit 2: 1 = Battery present on BATID bit 1: 1 = Battery present on voltage sense bit 0: 1 = Battery present always |

TABLE 2: 16HV785 LEAD CONFIGURATION PARAMETERS (CONTINUED)

| Parameter Name  | #<br>Bytes | Typical<br>Value | Units     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------|------------|------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |            |                  | Configura | tion Parameters (Cont.)                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Mode2           | 1          | 00100000Ь        | binary    | Configuration Register: bit 7:  1 = Disable auto-offset calibration bit 6:  1 = Enable clock output on BATID pin after Reset bit 5:  1 = Use constant temperature from EEPROM bit 4-2: Unused bit 1:  1 = Disable voltage cutoff in regulator bit 0:  1 = Disable PWM auto-shutdown                                                                                                                                                                                              |
| OscTrim         | 1          | 0                | integer   | Oscillator trim calibration value.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| PWMFreq         | 1          | 15               | integer   | LUT value which determines the PWM frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PatternID       | 2          | 0x102            | integer   | ID for parameter set.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SHUNT           | 1          | 100              | mOhms     | Shunt resistor value.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SeriesCells     | 1          | 4                | integer   | Number of series connected cells in the battery pack.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Tdefault        | 1          | 112              | code      | Default temperature when using constant temperature in EEPROM (°C * 10 + 200)/4.                                                                                                                                                                                                                                                                                                                                                                                                 |
| TempCF          | 2          | 8192             | integer   | Temperature calibration value.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TimerEOCRecheck | 1          | 20               | .25 sec.  | Recheck timer for End-of-Charge condition.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| TimerStChng     | 1          | 20               | .25 sec.  | Recheck timer for state change.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| VoltageCF       | 2          | 5121             | integer   | Voltage calibration value.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                 |            |                  | Lead C    | harging Parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| BattPresVolt    | 2          | 500              | mV        | Minimum voltage to set battery present when using battery voltage as a battery present determination.                                                                                                                                                                                                                                                                                                                                                                            |
| ChargeCurr      | 2          | 2000             | mA        | Charging current during current regulation.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ChargeVolt      | 2          | 4200             | mV        | Target cell voltage in current regulation. This is set to the fully charged voltage of one cell, typically, as specified by the cell manufacturer.                                                                                                                                                                                                                                                                                                                               |
| EOCCurrent      | 2          | 200              | mA        | Voltage regulation fully charged current. This is the value of the taper current which will determine that the battery is fully charged.                                                                                                                                                                                                                                                                                                                                         |
| FloatVolt       | 2          | 2275             | mV        | Target cell voltage during Float Charge state.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Mode3           | 1          | 00111010b        | binary    | Configuration Register: bit 7-6: Unused bit 5:  1 = Suspend indefinitely – until Reset or battery removed bit 4:  1 = Enable refloat – entered after Charge Cycle Complete state bit 3:  1 = Enable Float Charge state after Voltage Regulation state bit 2:  1 = Use fixed float voltage (otherwise, use look-up table) bit 1:  1 = Use fixed charge voltage (otherwise, use look-up table) bit 0:  1 = Skip to Float Charge state immediately after Charge Qualification state |

TABLE 2: 16HV785 LEAD CONFIGURATION PARAMETERS (CONTINUED)

| IABLE 2: 16HV/85 LEAD CONFIGURATION PARAMETERS (CONTINUED) |            |                  |           |                                                                   |  |
|------------------------------------------------------------|------------|------------------|-----------|-------------------------------------------------------------------|--|
| Parameter Name                                             | #<br>Bytes | Typical<br>Value | Units     | Description                                                       |  |
|                                                            |            |                  | Lead Char | ging Parameters (Cont.)                                           |  |
| TimeoutCCState                                             | 1          | 0                | 4 min.    | Current regulation time limit.                                    |  |
| TimeoutCVState                                             | 1          | 90               | 4 min.    | Voltage regulation time limit.                                    |  |
| TimeoutFLState                                             | 1          | 0                | 4 min.    | Float charge time limit.                                          |  |
| TimeoutRIFloat                                             | 1          | 0                | 4 min.    | Re-enter float timer after Charge Cycle Complete state.           |  |
| TimeoutRemSus                                              | 1          | 0                | 4 min.    | Time to remain in Suspend mode.                                   |  |
| V_CHG_0                                                    | 2          | 2760             | mV        | Variable charge voltage. Used when TEMP < T_VLUT_0.               |  |
| V_CHG_1                                                    | 2          | 2700             | mV        | Variable charge voltage. Used when T_VLUT_0 < TEMP < T_VLUT_1.    |  |
| V_CHG_2                                                    | 2          | 2650             | mV        | Variable charge voltage. Used when<br>T_VLUT_1 < TEMP < T_VLUT_2. |  |
| V_CHG_3                                                    | 2          | 2590             | mV        | Variable charge voltage. Used when T_VLUT_2 < TEMP < T_VLUT_3.    |  |
| V_CHG_4                                                    | 2          | 2530             | mV        | Variable charge voltage. Used when T_VLUT_3 < TEMP < T_VLUT_4.    |  |
| V_CHG_5                                                    | 2          | 2500             | mV        | Variable charge voltage. Used when T_VLUT_4 < TEMP < T_VLUT_5.    |  |
| V_CHG_6                                                    | 2          | 2470             | mV        | Variable charge voltage. Used when T_VLUT_5 < TEMP < T_VLUT_6.    |  |
| V_CHG_7                                                    | 2          | 2410             | mV        | Variable charge voltage. Used when T_VLUT_6 < TEMP < T_VLUT_7.    |  |
| V_CHG_8                                                    | 2          | 2350             | mV        | Variable charge voltage. Used when T_VLUT_7 < TEMP < T_VLUT_8.    |  |
| V_CHG_9                                                    | 2          | 2250             | mV        | Variable charge voltage. Used when T_VLUT_8 < TEMP.               |  |
| V_FLT_0                                                    | 2          | 2380             | mV        | Variable float voltage. Used when TEMP < T_VLUT_0.                |  |
| V_FLT_1                                                    | 2          | 2370             | mV        | Variable float voltage. Used when T_VLUT_0 < TEMP < T_VLUT_1.     |  |
| V_FLT_2                                                    | 2          | 2350             | mV        | Variable float voltage. Used when T_VLUT_1 < TEMP < T_VLUT_2.     |  |
| V_FLT_3                                                    | 2          | 2330             | mV        | Variable float voltage. Used when T_VLUT_2 < TEMP < T_VLUT_3.     |  |
| V_FLT_4                                                    | 2          | 2310             | mV        | Variable float voltage. Used when T_VLUT_3 < TEMP < T_VLUT_4.     |  |
| V_FLT_5                                                    | 2          | 2300             | mV        | Variable float voltage. Used when T_VLUT_4 < TEMP < T_VLUT_5.     |  |
| V_FLT_6                                                    | 2          | 2290             | mV        | Variable float voltage. Used when T_VLUT_5 < TEMP < T_VLUT_6.     |  |
| V_FLT_7                                                    | 2          | 2270             | mV        | Variable float voltage. Used when T_VLUT_6 < TEMP < T_VLUT_7.     |  |
| V_FLT_8                                                    | 2          | 2250             | mV        | Variable float voltage. Used when T_VLUT_7 < TEMP < T_VLUT_8.     |  |
| V_FLT_9                                                    | 2          | 2200             | mV        | Variable float voltage. Used when T_VLUT_8 < TEMP.                |  |
|                                                            |            |                  | Ll        | JT Parameters                                                     |  |
| PWMAdjust1                                                 | 1          | 12               | integer   | PWM adjustment for regulation control.                            |  |
| PWMAdjust2                                                 | 1          | 10               | integer   | PWM adjustment for regulation control.                            |  |
| PWMAdjust3                                                 | 1          | 5                | integer   | PWM adjustment for regulation control.                            |  |
| PWMAdjust4                                                 | 1          | 1                | integer   | PWM adjustment for regulation control.                            |  |
| VhhVh                                                      | 1          | 19               | mV        | Voltage PWM adjustment zone limit.                                |  |
| Vh                                                         | 1          | 6                | mV        | Voltage PWM adjustment zone limit.                                |  |
| VI                                                         | 1          | 6                | mV        | Voltage PWM adjustment zone limit.                                |  |
| VIIVI                                                      | 1          | 44               | mV        | Voltage PWM adjustment zone limit.                                |  |
| Chl                                                        | 1          | 5                | mA        | Current PWM adjustment zone limit.                                |  |
| T_LUT_N                                                    | 1          | 8                | integer   | Number of temperature linearization LUT entries.                  |  |
| T_LUT_T_0                                                  | 1          | 38               | integer   | Temperature A/D reading axis point.                               |  |
| T_LUT_T_1                                                  | 1          | 48               | integer   | Temperature A/D reading axis point.                               |  |
| T_LUT_T_2                                                  | 1          | 61               | integer   | Temperature A/D reading axis point.                               |  |
| T_LUT_T_3                                                  | 1          | 79               | integer   | Temperature A/D reading axis point.                               |  |
| T_LUT_T_4                                                  | 1          | 105              | integer   | Temperature A/D reading axis point.                               |  |
| T_LUT_T_5                                                  | 1          | 183              | integer   | Temperature A/D reading axis point.                               |  |
| T_LUT_T_6                                                  | 1          | 207              | integer   | Temperature A/D reading axis point.                               |  |

TABLE 2: 16HV785 LEAD CONFIGURATION PARAMETERS (CONTINUED)

| Parameter Name | #<br>Bytes | Typical<br>Value | Units   | Description                                                     |
|----------------|------------|------------------|---------|-----------------------------------------------------------------|
|                |            |                  | LUT I   | Parameters (Cont.)                                              |
| T_LUT_M_0      | 2          | -23362           | integer | Temperature linearization slope LUT entry.                      |
| T_LUT_B_0      | 2          | 1418             | integer | Temperature linearization Y-intercept LUT entry.                |
| T_LUT_M_1      | 2          | -19864           | integer | Temperature linearization slope LUT entry.                      |
| T_LUT_B_1      | 2          | 1352             | integer | Temperature linearization Y-intercept LUT entry.                |
| T_LUT_M_2      | 2          | -15709           | integer | Temperature linearization slope LUT entry.                      |
| T_LUT_B_2      | 2          | 1255             | integer | Temperature linearization Y-intercept LUT entry.                |
| T_LUT_M_3      | 2          | -12572           | integer | Temperature linearization slope LUT entry.                      |
| T_LUT_B_3      | 2          | 1162             | integer | Temperature linearization Y-intercept LUT entry.                |
| T_LUT_M_4      | 2          | -10206           | integer | Temperature linearization slope LUT entry.                      |
| T_LUT_B_4      | 2          | 1071             | integer | Temperature linearization Y-intercept LUT entry.                |
| T_LUT_M_5      | 2          | -8631            | integer | Temperature linearization slope LUT entry.                      |
| T_LUT_B_5      | 2          | 990              | integer | Temperature linearization Y-intercept LUT entry.                |
| T_LUT_M_6      | 2          | -10154           | integer | Temperature linearization slope LUT entry.                      |
| T_LUT_B_6      | 2          | 1127             | integer | Temperature linearization Y-intercept LUT entry.                |
| T_LUT_M_7      | 2          | -12875           | integer | Temperature linearization slope LUT entry.                      |
| T_LUT_B_7      | 2          | 1402             | integer | Temperature linearization Y-intercept LUT entry.                |
| VLUT_N         | 1          | 10               | integer | Number of entries in V_CHG and V_FLT tables.                    |
| T_VLUT_0       | 1          | 0                | coded   | Temperature point for V_CHG and V_FLT tables (°C * 10 + 200)/4. |
| T_VLUT_1       | 1          | 25               | coded   | Temperature point for V_CHG and V_FLT tables (°C * 10 + 200)/4. |
| T_VLUT_2       | 1          | 50               | coded   | Temperature point for V_CHG and V_FLT tables (°C * 10 + 200)/4. |
| T_VLUT_3       | 1          | 75               | coded   | Temperature point for V_CHG and V_FLT tables (°C * 10 + 200)/4. |
| T_VLUT_4       | 1          | 100              | coded   | Temperature point for V_CHG and V_FLT tables (°C * 10 + 200)/4. |
| T_VLUT_5       | 1          | 112              | coded   | Temperature point for V_CHG and V_FLT tables (°C * 10 + 200)/4. |
| T_VLUT_6       | 1          | 125              | coded   | Temperature point for V_CHG and V_FLT tables (°C * 10 + 200)/4. |
| T_VLUT_7       | 1          | 150              | coded   | Temperature point for V_CHG and V_FLT tables (°C * 10 + 200)/4. |
| T_VLUT_8       | 1          | 175              | coded   | Temperature point for V_CHG and V_FLT tables (°C * 10 + 200)/4. |
|                |            |                  | LE      | ED Parameters                                                   |
| LED1State1     | 1          | 0000000b         | binary  | LED1 display during state 1: Charge Pending.                    |
| LED1State2     | 1          | 0000000b         | binary  | LED1 display during state 2: Charge Qualification.              |
| LED1State3     | 1          | 0000000b         | binary  | LED1 display during state 3: Current Regulation.                |
| LED1State4     | 1          | 0000000b         | binary  | LED1 display during state 4: Voltage Regulation.                |
| LED1State5     | 1          | 0000000b         | binary  | LED1 display during state 5: Float Charge.                      |
| LED1State6     | 1          | 0000000b         | binary  | LED1 display during state 6: Charge Cycle Complete.             |
| LED1State7     | 1          | 0000000b         | binary  | LED1 display during state 7: Charge Suspend.                    |
| LED1State8     | 1          | 0000000b         | binary  | LED1 display during state 8: Unused.                            |
| LED2State1     | 1          | 0000000b         | binary  | LED2 display during state 1: Charge Pending.                    |
| LED2State2     | 1          | 0000000b         | binary  | LED2 display during state 2: Charge Qualification.              |
| LED2State3     | 1          | 0000000b         | binary  | LED2 display during state 3: Current Regulation.                |
| LED2State4     | 1          | 0000000b         | binary  | LED2 display during state 4: Voltage Regulation.                |
| LED2State5     | 1          | 0000000b         | binary  | LED2 display during state 5: Float Charge.                      |
| LED2State6     | 1          | 0000000b         | binary  | LED2 display during state 6: Charge Cycle Complete.             |
| LED2State7     | 1          | 0000000b         | binary  | LED2 display during state 7: Charge Suspend.                    |
| LED2State8     | 1          | 0000000b         | binary  | LED2 display during state 8: Unused.                            |

### FIRMWARE SUMMARY

#### Initialization

During initialization, the firmware will define constants, allocate resources and configure registers. This includes mapping the GPIO, setting up the timers, setting the initial PWM frequency, outputting the optional BATID frequency check signal, configuring the LED pins and configuring the HVOUT pin.

Once the resources are configured, RAM is cleared and the main loop is entered.

Four of the initialization functions are described below:

- 1. Programming the initial PWM frequency.
- 2. Configuring the BATID pin as an analog input and output of the clock frequency.
- 3. Configuring the LED2 pin as LED or communication.
- Configuring the HVOUT pin for one of its multiple functions.

The initial PWM frequency is configured by writing to **PWMFreq**, where the following table determines the PWM frequency as a function of the bits in the **PWMP** register.

TABLE 3: PWM FREQUENCY

| F:        | 9 000 | PWMP<6:5> |      |      |      |
|-----------|-------|-----------|------|------|------|
| F:        | 8.000 | 0         | 1    | 2    | 3    |
| PER <4:0> | 0     | 8000      | 4000 | 2000 | 1000 |
|           | 1     | 4000      | 2000 | 1000 | 500  |
|           | 2     | 2667      | 1333 | 667  | 333  |
|           | 3     | 2000      | 1000 | 500  | 250  |
|           | 4     | 1600      | 800  | 400  | 200  |
|           | 5     | 1333      | 667  | 333  | 167  |
|           | 6     | 1143      | 571  | 286  | 143  |
|           | 7     | 1000      | 500  | 250  | 125  |
|           | 8     | 889       | 444  | 222  | 111  |
|           | 9     | 800       | 400  | 200  | 100  |
|           | 10    | 727       | 364  | 182  | 91   |
|           | 11    | 667       | 333  | 167  | 83   |
|           | 12    | 615       | 308  | 154  | 77   |
|           | 13    | 571       | 286  | 143  | 71   |
|           | 14    | 533       | 267  | 133  | 67   |
|           | 15    | 500       | 250  | 125  | 63   |
|           | 16    | 471       | 235  | 118  | 59   |
|           | 17    | 444       | 222  | 111  | 56   |
|           | 18    | 421       | 211  | 105  | 53   |
|           | 19    | 400       | 200  | 100  | 50   |
|           | 20    | 381       | 190  | 95   | 48   |
|           | 21    | 364       | 182  | 91   | 45   |
|           | 22    | 348       | 174  | 87   | 43   |
|           | 23    | 333       | 167  | 83   | 42   |
|           | 24    | 320       | 160  | 80   | 40   |
|           | 25    | 308       | 154  | 77   | 38   |
|           | 26    | 296       | 148  | 74   | 37   |
|           | 27    | 286       | 143  | 71   | 36   |
|           | 28    | 276       | 138  | 69   | 34   |
|           | 29    | 267       | 133  | 67   | 33   |
|           | 30    | 258       | 129  | 65   | 32   |
|           | 31    | 250       | 125  | 63   | 31   |

The BATID pin is used to determine if a battery is present by measuring the voltage on the pin and comparing it to the proper EEPROM parameters. Alternatively, after a Reset and during initialization, this pin can be configured by the **Mode2** parameter to output a single burst of 256 clocks in order to determine the frequency of the internal oscillator.

The LED2 pin is configured as either an LED driver or as the communication pin. See the "Communication" section for more information.

The HVOUT pin is a general purpose, open-drain output that can be configured to report if current is flowing by the **Mode** parameter.

#### Mode<6> = 1: Charge Current Switch

Used as an indication of charge current flowing.

HVout = 1: Charge current flowing

HVout = 0: No charge current flowing

## **Main Loop**

The main loop cycles through the following functions:

- Performs A/D measurements
- Checks measurements against triggers and determines the charge state
- Adjusts the PWM to regulate current
- · Operates the LEDs
- · Maintains the timers
- Performs EEPROM reads and writes.
- · Performs communication transactions

The actual subroutines are:

- adc\_svc: Receive the finished A/D conversions, process the data with calibration constants, etc., and store in RAM
- adc\_start: Start a new set of conversions to be completed for the next cycle
- check\_triggers: Compare the A/D results with parameters to determine what state the charging should be in
- chg\_state\_svc: Put the charger into the proper state based on A/D results

- regulate: Adjust the PWM to regulate current based on charge state and feedback measurements
- led\_svc: Operate two LEDs to display the charge state
- · timer\_svc: Maintain the firmware timers
- ee\_write\_buf: Background process to write the data block in the RAM buffer into EEPROM
- ccmd\_svc: React to communication commands
- status\_build: Build the status byte communication register

# **Triggers and Charge States**

Once data is received from the A/D, it is compared to the parameters using charge state formulas to determine the proper charge states, as explained in the "Functional Description: Lead Chemistry" section.

#### Regulating the PWM

The PWM duty cycle is adjusted by the firmware in response to the charge state and the feedback measurements. It is increased or decreased to keep the voltage and current as close to the charge requirements as possible without exceeding those requirements. The feedback measurements of voltage and current are compared to the required voltage and current of the particular charge state the device is in. The PWM is either kept the same, increased or decreased a little, or increased or decreased a lot as a function of the difference between the feedback measurements and the requirements.

As Table 4 shows, if the voltage feedback is no greater than **Vh** more than the requirement, and no less than **VI** lower than the requirement, the PWM is unchanged. If the feedback voltage exceeds the required voltage by more than **VI**, the PWM is decreased by **PWMAdjust4**, etc.

Table 4 shows the PWM adjustment factors as a function of current difference and voltage difference when comparing feedback to requirements:

TABLE 4: PWM ADJUSTMENT FACTORS

|         | Current Zones |             |             |              |             |             |  |  |
|---------|---------------|-------------|-------------|--------------|-------------|-------------|--|--|
|         |               | < -CII      | < -CI       | -Chi to +Chi | > Ch        | > Chh       |  |  |
| nes     | > Vhh         | -PWMAdjust1 | -PWMAdjust1 | -PWMAdjust1  | -PWMAdjust1 | -PWMAdjust1 |  |  |
| 0       | > Vh          | -PWMAdjust4 | -PWMAdjust4 | -PWMAdjust4  | -PWMAdjust4 | -PWMAdjust2 |  |  |
| je Z    | Vh to -VI     | 0           | 0           | 0            | -PWMAdjust4 | -PWMAdjust2 |  |  |
| Voltage | < -VI         | +PWMAdjust4 | +PWMAdjust4 | 0            | -PWMAdjust4 | -PWMAdjust2 |  |  |
| %       | < -VII        | +PWMAdjust3 | +PWMAdjust4 | 0            | -PWMAdjust4 | -PWMAdjust2 |  |  |

#### **LED Control**

Two LED Configuration registers (one for each LED) determine how the LEDs are displayed when controlling on/off, flashing, flash counts and on/off times.

TABLE 5: LED CONFIGURATION REGISTERS

| Mode<7,3> | Mode Description                 | N<6:4>              | F<2:0>                                                      |
|-----------|----------------------------------|---------------------|-------------------------------------------------------------|
| 00        | OFF                              | N/A                 | N/A                                                         |
| 01        | Flash N + 1 Times, Pause, Repeat | Flash Count = N + 1 | On Time = Off Time = F + 1 Pause Time = (F + 1) * 5 Max = 3 |
| 10        | On                               | N/A                 | N/A                                                         |
| 11        | Flash Continuously               | On Time = N + 1     | Off Time = F + 1                                            |

EEPROM parameters are used to define the settings above for each charge state. The **LED1State1-8** and **LED2State1-8** parameters are used to program the above configuration parameters based on what state the charger is in.

## A/D Starting and Processing

The A/D operations consist of starting the A/D readings on up to 5 channels, retrieving the data and calibrating the data.

To start the readings, the firmware programs the A/D Control registers (see the "PIC16F785 Data Sheet" (DS41249)) to perform the required measurements. Up to five channels are used for the charger function. They include the following:

- Reference Voltage
- Current
- Voltage
- Temperature
- BATID

When conversions are complete, flags are set so the firmware can perform the calibration and processing. For filtering purposes, the average of 16 consecutive readings are used for valid data.

#### REFERENCE VOLTAGE

The band gap reference voltage (VR) is calibrated or translated from the raw A/D measurement  $(A/D_{RAW})$  as follows:

#### **EQUATION 5:**

 $VR = A/D_{RAW} * 16384/BandgapCF$ 

BandgapCF is typically around 248 since:

 $VR/VDD * A/D_{RAW}(FULLSCALE) = 1212/5000 * 1023 = 248$ 

Since the reference voltage is fixed, this calibration factor is used to compensate for a variance in VDD. It is used to correct any readings that use VDD as a reference.

#### **CURRENT**

The current reading is calibrated or translated from the raw A/D measurement  $(A/D_{RAW})$  as follows:

#### **EQUATION 6:**

When referenced to VR:

 $Current = A/D_{RAW} * CurrentCF/65536$ 

When referenced to VDD:

Current =  $(A/D_{RAW} * VR/16384) * CurrentCF/65535$ 

The **CurrentCF** is determined by examining Equation 6 at full scale, for example:

#### **EQUATION 7:**

Current(full scale) = VREF/AMPgain/SHUNT =

5000/19.6/0.100 = 2551 mA

2551 = 1023 \* **CurrentCF** 

CurrentCF = 2.494

Representing the decimal fraction as a ratio using a power of 2:

# **EQUATION 8:**

**CurrentCF** Base = 1024

CurrentCF = 2553

#### **VOLTAGE**

The voltage reading is calibrated or translated from the raw A/D measurement ( $A/D_{RAW}$ ) as follows:

#### **EQUATION 9:**

When referenced to VR:

 $Voltage = A/D_{RAW} * VoltageCF/1024$ 

When referenced to VDD:

 $Voltage = (A/D_{RAW} * VR/16384) * \textbf{VoltageCF}/1024$ 

Where **VoltageCF** is determined as follows:

 $Voltage = A/D_{RAW} * VoltageCF'$ 

A/D<sub>RAW</sub> = (Voltage \* Cells) \* R/VREF \* 1023

Where:

R = Resistor Divider Ratio

 $V_{REF} = 5000 \ mV$ 

This means:

Voltage = VoltageCF' \* Voltage \* Cells \* R/VREF \* 1023

or

**VoltageCF**' = VREF/(Cells \* R \* 1023)

and using integer arithmetic: **VoltageCF** = **VoltageCF** \* 1024

So that:

Voltage = VoltageCF \*  $A/D_{RAW}/1024$ 

Table 6 shows the typical **VoltageCF** values for the PS2070 evaluation module with a different number of cells and different voltage dividers selected:

TABLE 6: TYPICAL VoltageCF VALUES FOR PS2070

| Cells | R# | R1     | R2   | R Ratio | VoltageCF |
|-------|----|--------|------|---------|-----------|
| 1     | 1  | 0.232  | 10.0 | 0.9773  | 5121      |
| 2     | 2  | 10.500 | 10.0 | 0.4878  | 5130      |
| 3     | 3  | 20.500 | 10.0 | 0.3279  | 5088      |
| 4     | 4  | 30.900 | 10.0 | 0.2445  | 5117      |

#### **BATID**

The BATID pin is measured in raw A/D units, scaled to 0 to 255, and compared to EEPROM parameters that are in raw A/D units, scaled to 0 to 255, so no calibration is performed.

#### **TEMPERATURE**

The current reading is calibrated or translated from the raw A/D measurement (A/D $_{\rm RAW}$ ) as follows:

#### **EQUATION 10:**

Temperature =  $A/D_{RAW} * TempCF/8192$ 

Where temperature is in the internal units of:  $(^{\circ}C + 20) * 10$ 

**TempCF** is typically 8192 and is set by comparing a known temperature to the measured temperature.

The temperature response of the thermistor is then subjected to linearization by a look-up table as described in the next section.

#### **Thermistor Linearization**

The thermistor reading is subjected to piecewise linear interpolation using a look-up table of line equations. Since the variance of voltage with temperature for the thermistor is not always along the same line (same slope and intercept), multiple line equations must be used for interpolation depending on where the measurement is located. The look-up table was developed by rating raw A/D values; that is why **TempCF** can typically be set to 1.

The look-up table is a series of slopes and y intercepts corresponding to regions of temperature A/D readings. **T\_LUT\_N** represents the number of entries in the table, in this case eight entries.

TABLE 7: THERMISTOR LINEARIZATION

| A/D Reading | Slope     | Y-intercept |
|-------------|-----------|-------------|
| < T_LUT_T_0 | T_LUT_M_0 | T_LUT_B_0   |
| < T_LUT_T_1 | T_LUT_M_1 | T_LUT_B_1   |
| < T_LUT_T_2 | T_LUT_M_2 | T_LUT_B_2   |
| < T_LUT_T_3 | T_LUT_M_3 | T_LUT_B_3   |
| < T_LUT_T_4 | T_LUT_M_4 | T_LUT_B_4   |
| < T_LUT_T_5 | T_LUT_M_5 | T_LUT_B_5   |
| < T_LUT_T_6 | T_LUT_M_6 | T_LUT_B_6   |
| > T_LUT_T_6 | T_LUT_M_7 | T_LUT_B_7   |

The typical values are:

TABLE 8: A/D TEMPERATURE READINGS

| A/D Reading | Slope  | Y-intercept |
|-------------|--------|-------------|
| < 38        | -23362 | 1418        |
| < 48        | -19864 | 1352        |
| < 61        | -15709 | 1255        |
| < 79        | -12572 | 1162        |
| < 105       | -10206 | 1071        |
| < 183       | -8631  | 990         |
| < 207       | -10154 | 1127        |
| > 207       | -12875 | 1402        |

#### Communication

Communication for memory reads and writes, typically used for changing parameters, is performed using the LED2 I/O pin (pin 2). Pin 2 is configured during Reset initialization to either be the communication pin, or an LED driver. If pin 2 is driven low during initialization, pin 2 will become the LED driver. If pin 2 is driven high during initialization, communication will be enabled and pin 2 will be the communication pin.

The communication protocol is the Single Pin Serial (SPS) protocol. SPS communication is an asynchronous return-to-one protocol. The signal requires an external pull-up resistor. The timing of the driven low pulses defines the communication. A Break cycle starts a command from the host to the 16HV785. The command is eight bits long. After this, eight data bits are either written to the 16HV785, or read from the 16HV785.

A Break cycle is defined by a low period of time equal to or greater than time  $t_{\rm b}$ , then returned high for a time greater than or equal to  $t_{\rm hr}$ .

The data bits consist of three sections each:

- Start: low for at least time t<sub>str</sub>.
- 2. Data: data high or low valid by time  $t_{dsuh/v}$  and held until time  $t_{dh/v}$ .
- 3. Stop: high by time t<sub>ssuh/v</sub> and held until time t<sub>cvc</sub>.

All transactions either read or write an 8-bit register. Each register has a 7-bit address, plus a read/write bit, for a total of 8 bits. Bit 7 is the read/write bit. When bit 7 is '1', the register is written. When bit 7 is '0', the register is read. Of the possible 128 addressable registers, only ten are implemented.

A read transaction will receive a single byte of data. A write transaction can write multiple 8-bit data values to a register:

READ: BREAK, REG\_ADDR, DATA.

WRITE: BREAK, REG\_ADDR, DATA, DATA, ... DATA

FIGURE 11: SINGLE PIN SERIAL TIMING



TABLE 9: REGISTER SUMMARY

| Name          | ADDR | R/W | Description                                                                    |
|---------------|------|-----|--------------------------------------------------------------------------------|
| MEM_ADDR      | 0x00 | R/W | Indirect Memory Address                                                        |
| STATUS        | 0x01 | R   | Status                                                                         |
| CONFIG        | 0x02 | R/W | Configuration                                                                  |
| CMND          | 0x03 | R/W | Command                                                                        |
| DATA_LO       | 0x04 | R/W | Data                                                                           |
| DATA_HI       | 0x05 | R/W | Data                                                                           |
| N/A           | 0x06 | n/a |                                                                                |
| UNLOCK        | 0x07 | W   | Unlock Key = 0x96                                                              |
| MEM_ACCESS    | 0x08 | R/W | Accesses Memory Indirectly through MEM_ADDR                                    |
| MEM_ACCESS_IA | 0x0C | R/W | Accesses Memory Indirectly through MEM_ADDR and Post-Increments Memory Address |

# REGISTER DESCRIPTIONS

# REGISTER 0: MEM\_ADDR

|   | Bit                       | Name Description |                                                           |
|---|---------------------------|------------------|-----------------------------------------------------------|
| Ī | 7:0 MEM_ADDR Indirect mem |                  | Indirect memory address used for reading and writing data |

# **REGISTER 1: STATUS**

| Bit | Name       | Description                                    |  |
|-----|------------|------------------------------------------------|--|
| 7   | EE_Busy    | 1 = EEPROM write is in progress; busy          |  |
| 6   | EE_Err     | 1 = Error encountered during last EEPROM write |  |
| 5   | Unused     |                                                |  |
| 4   | REG_ACTIVE | 1 = Regulation active                          |  |
| 3   | CHGCON     | 1 = Charge controller active                   |  |
| 2   | SIM_ACTIVE | 1 = Data simulation active                     |  |
| 1   | Unused     |                                                |  |
| 0   | Unused     |                                                |  |

# **REGISTER 2: CONFIG**

| Bit | Name       | Description                                                |  |
|-----|------------|------------------------------------------------------------|--|
| 7:6 | Unused     |                                                            |  |
| 5   | SUSPEND    | 1 = Suspend/skip all processing (used when writing EEPROM) |  |
| 4   | CHGCON_OFF | 1 = Suspend charge controller                              |  |
| 3:2 | Unused     |                                                            |  |
| 1   | MEMBANK_EE | 1 = Indirect memory addressing refers to EEPROM            |  |
| 0   | MEMBANK_23 | 1 = Indirect memory addressing refers to 2nd bank of RAM   |  |

#### **REGISTER 3: CMND**

| Bit | Name           | Description                                                                      |  |
|-----|----------------|----------------------------------------------------------------------------------|--|
| 7   | VERSION        | 1 = Load Data registers (Register 4 and Register 5) with firmware version number |  |
| 6   | PWM_SET        | 1 = Load control PWM with contents of Data registers                             |  |
| 5   | REG_ON         | 1 = Enable regulation module                                                     |  |
| 4   | EE_RQ          | 1 = Request EEPROM write of data block in RAM                                    |  |
| 3   | Unused         |                                                                                  |  |
| 2   | RESET          | 1 = Reset firmware (branch to Reset vector from Idle loop)                       |  |
| 1   | FORCE_CHGSTATE | 1 = Force branch to Charge Controller state                                      |  |
| 0   | SIM_RQ         | 1 = Load simulation data previously written to RAM                               |  |

# REGISTER 4: DATA\_LO

| Bit | Bit Name Description |                                                    |
|-----|----------------------|----------------------------------------------------|
| 7:0 | DATA_LO              | Generic data used in memory reads and writes (LSB) |

# REGISTER 5: DATA\_HI

| Bit | Name    | Description                                        |
|-----|---------|----------------------------------------------------|
| 7:0 | DATA_HI | Generic data used in memory reads and writes (MSB) |

# **REGISTER 6: UNUSED**

| Bit        | Name | Description |
|------------|------|-------------|
| 7:0 Unused |      |             |

# **REGISTER 7: UNLOCK**

| Bit        | Name | Description                 |  |
|------------|------|-----------------------------|--|
| 7:0 UNLOCK |      | Unlock code is written here |  |

# REGISTER 8: MEM\_ACCESS

| Bit | Name | Description                                                                                                                                |  |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:0 | _    | Data written to Register 8 is actually sent to the memory address contained in Register 0 and the bank indicated by Register 2 (bits<1:0>) |  |

# REGISTER C: MEM\_ACCESS\_IA

| Bit Name Description |               | Description                                                                                                                                                                     |
|----------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0                  | MEM_ACCESS_IA | Data written to Register 8 is actually sent to the memory address contained in Register 0 and the bank indicated by Register 2 (bits<1:0>); Register 0 will be post-incremented |

### **Host Driven Operations**

Host driven operations refer to a host communicating with the 16HV785 in order to read or write memory locations. This is typically done during programming, parameter changing, or troubleshooting. The four basic functions are EEPROM read, EEPROM write, RAM read and RAM write. The host will employ the Single Pin Serial protocol and the registers described in the "Register Descriptions" section to accomplish the functions.

#### RAM READ

There are three steps to the RAM read:

- Select the bank: Set Communication Register 2 (bit 0 = 0); select bank 0/1 since bank 2/3 is not implemented.
- 2. Select the address: Set Communication Register 0 to the starting RAM address.
- 3. Read the data: Read the contents of the Memory Access register (Register 8 or Register C). When using Register C, the address will auto-increment, so step 3 can be repeated to receive more data.

#### RAM WRITE

There are three steps to the RAM write:

- Select the bank: Set Communication Register 2 (bit 0 = 0); select bank 0/1, since bank 2/3 is not implemented.
- 2. Select the address: Set Communication Register 0 to the starting RAM address.
- Write the data: Write the data to the Memory Access register (Register 8 or Register C). When using Register C, the address will autoincrement, so step 3 can be repeated to write more data.

#### **EEPROM READ**

There are three steps to the EEPROM read:

- 1. Select the bank: Set Communication Register 2 (bits<1:0> = 10); select bank = EEPROM.
- 2. Select the address: Set Communication Register 0 to the starting EEPROM address.
- 3. Read the data: Read the contents of the Memory Access register (Register 8 or Register C). When using Register C, the address will auto-increment, so step 3 can be repeated to receive more data.

#### **EEPROM WRITE**

The EEPROM write follows a more secure protocol in which a "control packet" of data is written to a RAM buffer first. The RAM buffer begins at address 0xA0. A control bit is then set to trigger the writing of the data in the control packet to EEPROM. The control packet takes the following form:

TABLE 10: EEPROM WRITE CONTROL PACKET

| Byte  | Name   | Description                             |
|-------|--------|-----------------------------------------|
| 0     | ADDR   | Starting EEPROM Address to be Written   |
| 1     | COUNT  | Byte Count (N), Maximum = 29            |
| 2     | DATA   | Data[0]                                 |
|       |        |                                         |
| N + 1 | DATA   | Data[N - 1]                             |
| N + 2 | CHKSUM | Checksum = Sum<br>(byte[0]:byte[N + 1]) |

The total procedure is a five step process:

- Suspend normal operation: Set Communication Register 2 = 0x20 (set bit 5 = 1).
- Check if the EEPROM is busy: Does Communication Register 1 (bit 7 = 1)?
- If not busy, write the control block data to RAM, beginning at address 0xA0, using RAM write procedure.
- 4. When all data is written, trigger EEPROM write; set Communication Register 3 (bit 4 = 1).
- 5. Issue a firmware Reset: Set Communication Register 3 (bit 2 = 1).

#### Software License Agreement

The software supplied herewith by Microchip Technology Incorporated (the "Company") is intended and supplied to you, the Company's customer, for use solely and exclusively with products manufactured by the Company.

The software is owned by the Company and/or its supplier, and is protected under applicable copyright laws. All rights are reserved. Any use in violation of the foregoing restrictions may subject the user to criminal sanctions under applicable laws, as well as to civil liability for the breach of the terms and conditions of this license.

THIS SOFTWARE IS PROVIDED IN AN "AS IS" CONDITION. NO WARRANTIES, WHETHER EXPRESS, IMPLIED OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE. THE COMPANY SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.

#### FIRMWARE SOURCE CODE

# Define Constants, Registers and EEPROM Locations

The following section defines variables used by the firmware to control the charging regime. The EEPROM parameters described in the functional description are assigned addresses and variable names. Note that the internal firmware variable names for these parameters may not match the names used in the functional

description above. The names in the functional description match the names in PowerTool™ 200 software. The software and data sheet names have been given names that are more user-friendly.

The mode bits are defined which become user-selectable functions and charge features as described in the functional description. Variable names are defined for hardware interface registers like A/D control and data, timers, PWM configuration and GPIO.

```
:--- defines
;#define CLOCK 4MHZ
#define CLOCK_8MHZ
;#define ENABLE COMM LOCK
;#define DEBUG ENABLE TOGGLE
;--- firmware version
#define FW VERSION LO 0x01
#define FW VERSION HI 0x03
#include "p16f785.inc"
;--- configuration
 _CONFIG _CP_OFF & _CPD_OFF & _BOD_OFF & _BOR_OFF & _MCLRE_ON & _PWRTE_ON & _WDT_OFF &
INTRC OSC NOCLKOUT
;--- registers: special function
;-----
r indf
              equ INDF
r tmr0
              equ TMR0
r pcl
              equ PCL
r status
              equ STATUS
r_fsr
              egu FSR
r port a
              equ PORTA
r port b
               equ PORTB
r_port_c
              equ PORTC
r pclath
              equ PCLATH
r intcon
              equ INTCON
r pir1
              equ PIR1
r tmr11
               equ TMR1L
r_tmr1h
               equ TMR1H
r_t1con
               equ T1CON
r tmr2
               equ TMR2
r t2con
               equ T2CON
r_ccpr1l
               equ CCPR1L
```

```
r ccpr1h
                    equ CCPR1H
r ccplcon
                     equ CCP1CON
r wdtcon
                    equ WDTCON
r adresh
                    equ ADRESH
r_adcon0
                     equ ADCON0
r option reg
                   equ OPTION REG
r_tris_a
                   equ TRISA
                  equ TRISB
r_tris_b
                   equ TRISC
r_tris_c
r_pie1
                    equ PIE1
                    equ PCON
r_pcon
r osccon
                    equ OSCCON
                   equ OSCTUNE
r osctune
                  equ ANSEL0
r ansel0
r pr2
                   equ PR2
                  equ ANSEL1
r_ansel1
r_wpua
                   equ WPUA
r_ioca
                   equ IOCA
                  equ REFCON
r_refcon
                    equ VRCON
r_vrcon
r_eedata
                    equ EEDATA
r_eeadr
                    equ EEADR
                   equ EEDATA
r eedata
r eeadr
                   equ EEADR
                   equ EECON1
r eecon1
r_eecon2
                  equ EECON2
r_adresl
                   equ ADRESL
r_adcon1
                  equ ADCON1
                  equ PWMCON1
r_pwmcon1
r_pwmcon0
                    equ PWMCON0
r_pwmclk
                    equ PWMCLK
                   equ PWMPH1
r_pwmph1
r_pwmph2
                   equ PWMPH2
r cmlcon0
                   equ CM1CON0
r_cm2con0
                   equ CM2CON0
r cm2con1
                   equ CM2CON1
r_opalcon
                    equ OPA1CON
r_opa2con
                    equ OPA2CON
;*** register bank limits
#define ram0_start
                            0x20
#define ram0_end
                           0x7f
#define ram0_length ram0_end - ram0_start + 1
#define ram1_start 0xa0
#define ram1_end 0xef
#define ram1_length ram1_end - ram1_start + 1
;-----
;--- registers: user
                org 0x20 ; *** bank 0
res 1 ; operational mode register
res 1 ; charge controller "state"
equ $ ;
res 1 ; adc result - channel 0
res 1 ;
equ $ ;
res 1 ; adc result - channel 1
res 1 ;
equ $ ;
res 1 ; adc result - channel 1
res 1 ;
equ $ ;
res 1 ; adc result - channel 2
r_mode
r_chg_state
r adc 0
r_adc_0_L
r adc 0 H
r_adc_1
r_adc_1_L
r adc 1 H
r adc 2
                                          ; adc result - channel 2
r_adc_2_L
                    res 1
r adc_2_H
                   res 1
r adc 3
                    equ $
r_adc_3_L
                    res 1
                                          ; adc result - channel 3
r_adc_3_H
                     res 1
```

```
r adc 4
                     equ $
                                           ; adc result - channel 4
r adc 4 L
                     res 1
r_adc_4_H
                     res 1
                    res 1
r_pwm_L
                                          ; pwm setting
                    res 1
r_pwm_H
                                          ; pwm setting
r_reg_c
                   res 2
                                          ; regulation target: current (mA)
                  res 2
equ $
res 1
res 1
res 1
res 1
r reg v
                                          ; regulation target: voltage (mV)
r_comm_reg
                                          ; comm "registers"
r_comm_reg_0
                                         ; indirect address register
                                          ; status
r_comm_reg_1
                                          ; config flags
r_comm_reg_2
__comm_reg_4
r_comm_reg_5
r_comm_re
r_comm_reg_3
                                          ; command flags
                                           ; data lo
                   res 1
                                           ; data hi
                   res 1
                   res 1
r_comm_reg_7
res 1

-_a res 1

-_a res 1

-_sy_timer_b res 1

r_chg_timer_c res 1

r_chg_timer_d res '

r_temp_1

r_temp_2
                                         ; hysteresis timer
                                         ; hysteresis timer
                                         ; hysteresis timer
                                          ; hysteresis timer
                                           ; location sensitive (init ram clear)
                   res 1
r_temp_3
r_temp_4
                   res 1
                   res 1
r tempi 1
                                           ; temporary reg for isr
r_timer_a1
                   res 1
r_timer_b
                   res 1
                   res 1
r_timer_b1
                    res 1
r_timer_c
r timer d
                     res 1
r_timer_d1
                     res 1
r_led_config_1 res 1
r_led_contrl_1 res 1
r_led_config_2 res 1
r_led_contrl_2
                   res 1
r_adc_control
                    res 1
                                           ; adc control
r_adc_raw_L
                     res 1
r_adc_raw_H
                     res 1
                   res 1
res 1
r_count_1
r_accD_L
                                           ; math - accumulator - D
                   res 1
r accD_H
                   res 1
res 1
r_accC_L
                                           ; math - accumulator - C
r_accC_H
r_accB_L
                    res 1
                                           ; math - accumulator - B
r_accB_H
                    res 1
                    res 1
r_accA_L
                                           ; math - accumulator - A
r accA H
                     res 1
r_comm_count
                     res 1
r_comm_data
                     res 1
r_comm_flags
                     res 1
r_comm_data_cmnd
                     res 1
r_mode2
                     res 1
                     org 0x60
r_adc_accum
                     res 2
r adc accum count res 1
r_adc_avg
                     res 2
                     res 2
r_adc_avg_shadow
r adc_1_ofs
                     res 1
r tcode
                     res 1
;debug
r_not_used
                     res 5
```

```
r_mode3 res 1
r_timer_d2 res 1
 ;-----
;--- registers: bank0,1,2,3 (common)
                  org 0x70 ; *** bank 0 (common area)
                                        ;
                                        ;
                                        ;
                                     ; assorted bit flags; assorted bit flags; assorted bit flags; assorted bit flags; assorted bit flags;
                                       ; assorted bit flags
                                      , assorted bit flags
; interrupt context
; interrupt context
; interrupt context
; interrupt context
; eeprom data
; eeprom address
;
                   res 1
r_ee_addr
                   res 1
r_tempc_1
 #define flag0_mode_pchg_always r_mode, 7
                                               ; always start with pchg
 #define flag0_mode_gpio_cutoff r_mode, 6 ; enable gpio cutoff logic
 #define flag0_mode_bpres_battid r_mode, 2 ; use battid for batt present
flag0_mode_bpres_v r_mode, 1
#define flag0_mode_cofs_dis
#define flag0_mode_oscout
#define flag0_mode_temp_k
                                  r mode2, 7 ; current offset - disable
                                  r mode2, 6 ; enable oscillator out on battid
                                  r mode2, 5 ; use constant temperature 25degC
#define flag0_mode_temp_k
;#define flag0_mode_nm
#define flag0_mode_vrchg_dis
                                  r_mode2, 4 ; nickel metal hydride algorithm
                                  r mode2, 2 ; voltage recharge - disable
 #define flag0_mode_vregco_dis r_mode2, 1 ; regulation voltage cutoff - disable
                                                 ; pwm auto shutdown - disable
 #define flag0_mode_pwmas_dis
                                   r_mode2, 0
 #define
          flag0_mode_suspend_4ever r_mode3, 5
                                                 ; suspend forever
 #define flag0_mode_refloat r_mode3, 4
                                                 ; re-float enable
 #define flag0_mode_postfloat
                                   r_mode3, 3 ; float after CC,CV cycle
#define flag0_mode_v_flt_k r_mode3, 2 ; use constant v float (not vlut)
#define flag0_mode_v_reg_k r_mode3, 1 ; use constant v reg/charge (not
                                  r_mode3, 1 ; use constant v reg/charge (not vlut)
 #define flag0 mode float
                                  r mode3, 0 ; skip to float state immediately
BN_CREG_EE_ERR equ .7
                                        ; ee write busy
                                        ; error on last ee write
                                        ; comm unlocked
 ;BN CREG UNLOCKED equ .5
BN_CREG_REG equ .4
BN_CREG_CHGCON equ .3
                                        ; regulation active
                                         ; charge controller enabled
                   equ .2
BN CREG SIM
                                         ; simulation active (>=1 channel)
 #define flag0_creg_st_ee_busy r_comm_reg_1, BN_CREG_EE_BUSY
                                  r_comm_reg_1, BN_CREG_EE_ERR
 #define flag0_creg_st_ee_err
 ;#define flag0_creg_st_unlocked r_comm_reg_1, BN_CREG_UNLOCKED
 #define flag0_creg_st_reg r_comm_reg_1, BN_CREG_REG
#define flag0_creg_sc__ the flag0_creg_st_sim
          flag0_creg_st_chgcon r_comm_reg_1, BN_CREG_CHGCON
                                   r comm reg 1, BN CREG SIM
 #define flag0_creg_suspend
                                   r_comm_reg_2, 5
 #define flag0 creg chgcon off
                                   r comm reg 2, 4
 #define flag0 creg membank ee r comm reg 2, 1
 #define flag0_creg_membank_23 r_comm_reg_2, 0
```

```
#define
          flag0 creq version
                                  r comm req 3, 7
#define
          flag0 creg pwm set
                                  r comm reg 3, 6
#define
          flag0 creg reg on
                                  r comm reg 3, 5
        flag0_creg_ee_rq
#define
                                  r_comm_reg_3, 4
        flag0_creg_test
#define
                                 r_comm_reg_3, 3
#define
        flag0 creg reset
                                 r comm reg 3, 2
#define
          flag0 creg fchgstate
                                 r comm reg 3, 1
#define
          flag0_creg_sim_rq
                                 r_comm_reg_3, 0
#define
          flag ee busy
                                   r flags 1, 7
#define
          flag ee rq
                                   r_flags_1, 6
#define
          flag_ee_err
                                   r_flags_1, 5
#define
          flag simdata ready
                                  r flags 1, 4
#define
                                  r flags 1, 3
          flag_chg_state_timer
#define
          flag math temp
                                  r_flags_1, 2
#define flag timer 0
                                   r flags 1, 1
#define flag_led_timer
                                   r_flags_1, 0
;--- trigger flags - lion
;#define flag_v_le_vmin
                                  r flags 2, 7
;#define
          flag_v_le_vmax
                                  r_flags_2, 6
;#define flag_v_le_vreg
                                  r flags 2, 5
;#define flag_v_le_vpchg
                                  r_flags_2, 4
;#define flag_t_le_tmin
                                  r_flags_2, 3
;#define flag t le tmaxchqi
                                 r flags 2, 2
;#define flag t le tmaxchg
                                 r flags 2, 1
;#define flag_t_le_tpchg
                                 r_flags_2, 0
;--- trigger flags - nimh
;#define flag_v_le_vpchg_nm
                                 r_flags_2, 7
;#define
          flag_t_le_tpchg_lo_nm
                                  r_flags_2, 6
;#define flag_t_le_tpchg_hi_nm
                                   r flags 2, 5
;#define flag t le tmaxchg nm
                                   r flags 2, 4
;#define flag_v_le_vmaxchg_nm
                                  r_flags_2, 3
;#define flag v le rchg nm
                                   r flags 2, 2
;#define flag_v_le_dchg_nm
                                   r_flags_2, 1
;#define flag unlocked
                                  r flags 3, 7
#define
         flag_temp_1
                                  r_flags_3, 6
#define
          flag_temp_2
                                  r_flags_3, 5
#define
          flag neg
                                  r flags 3, 4
#define
          flag_chg_timer
                                  r_flags_3, 3
#define
          flag_adcset_2_rq
                                  r_flags_3, 2
#define
          flag adcset 1 rq
                                  r flags 3, 1
#define
          flag adcset 0 rq
                                  r flags 3, 0
;*** WARNING: DO NOT MOVE: flag led 2 save
;*** WARNING: DO NOT MOVE: flag_led_1_save
;#define flag_led_2_save
                             r_flags_4, 7
;#define
          flag led 1 save
                                  r flags 4, 6
#define
          flag adc 3 sim
                                  r flags 4, 7
#define
          flag_adcset_2_rdy
                                  r_flags_4, 5
         flag adcset_2_rqq
#define
                                  r_flags_4, 4
#define
          flag adcset 1 rdy
                                  r flags 4, 3
#define
          flag adcset 1 rqq
                                   r flags 4, 2
#define
          flag adcset 0 rdy
                                  r flags 4, 1
#define
          flag adcset 0 rqq
                                  r flags 4, 0
#define
          flag_reg_timer
                                   r_flags_5, 7
#define
          flag battpres1
                                   r flags 5, 6
#define
          flag battpres
                                  r flags 5, 5
#define
          flag_comm_active
                                  r_flags_5, 4
          flag reg_on
#define
                                  r flags 5, 3
#define
          flag vreg
                                  r flags 5, 2
#define
          flag_vreg_2
                                   r_flags_5, 1
#define
          flag vreg 1
                                   r flags 5, 0
```

```
BN CHGN TSEL 0
#define
#define flag_chg_ti1_done
                           r_flags_6, 7
#define flag_chg_ti2_done r_flags_6, 6
#define flag_chgn_tsel r_flags_6, BN_CHGN_TSEL
#define MASK CHGN TSEL 1<<BN CHGN TSEL
#define REG_CHGN_TSEL
                           r_flags_6
#define ADCH_4
                    0x10
#define
        ADCH 3
                      0x08
#define
        ADCH 2
                      0x04
#define ADCH_1
                      0x02
#define ADCH_0
                      0x01
#define ADCSET 0 ADCH 4 | ADCH 3 | ADCH 2 | ADCH 1 | ADCH 0
#define ADCSET_1 ADCH_2 | ADCH_1
#define ADCSET_2 ADCH_4 | ADCH_3 | ADCH_2 | ADCH_1
#define
        COMM UNLOCK KEY 0x96
#define flag_comm_pin
                           r_comm_flags, 5
#define flag_comm_timeout
                           r_comm_flags, 4
#define flag_comm_cmnd
                           r_comm_flags, 3
#define flag comm bit
                          r comm_flags, 2
#define flag comm H2L
                          r comm flags, 1
#define flag_comm_xmit
                          r_comm_flags, 0
;-----
;--- registers: bank1
;-----
             org 0xa0
equ $
                                ; *** bank 1
r buf1
                                ; sim data, ee write buf data
              equ $
r ee buf
             res .1
res .1
r_ee_buf_adr
r_ee_buf_cnt
r_ee_buf_dta
              res .29
r_ee_buf_ptr
               res .1
               org 0xb0
r_buf2
               res .16
                               ; overlaps 2nd half of r_buf1
                                ; scratchpad for LUT
;--- registers: bank2
;-----
              org 0x110
                               ; *** bank 2
;--- registers: bank3
;-----
               org 0x190
                          ; *** bank 3
;--- constants: timing
;=== option reg
#ifdef CLOCK 8MHZ
                          ; (mhz) clock frequency
              equ .8000000
clk p
OSCCON DEFAULT equ 0x70
;--- option
option default
              equ 1<<NOT RAPU | 0x02
```

```
tmr1 default
                       equ 0x10
                                       ; 2:1 scale, lusec tic
TIME COMM USEC T
                       equ 1
#endif
clk i
                       equ clk p / .4
                                       ; (mhz) instruction clock timer resolution (class b)
TIMER A USEC
                       equ .1024
                                       ; (usec) timer resolution (class a)
TIMER B MSEC
                       equ .250
                                       ; (msec) timer resolution (class b)
TIMER_C_MSEC
                       equ .1000
                                       ; (msec) timer resolution (class c)
; debug
;TIMER D SEC
                       equ .15
                                       ; (sec) timer resolution (class d)
TIMER_D_SEC
                       equ .240
                                       ; (sec) timer resolution (class d)
; debug
;TIMER_A1_MSEC
                       equ .2
                                       ; (msec) regulation timer
TIMER A1 MSEC
                                       ; (msec) regulation timer
                       equ .20
TIMER_A1_TA
                       equ ((TIMER_A1_MSEC * .1000) + TIMER_A_USEC / 2) / TIMER_A_USEC
TIMER_B_TA
                       equ (TIMER_B_MSEC * .1000) / TIMER_A_USEC
TIMER_C_TB
                       equ (TIMER C MSEC) / TIMER B MSEC
                       equ (TIMER_D_SEC * .1000) / TIMER_C_MSEC
TIMER D TC
TIME COMM REPLY USEC
                       equ .250
TIME_COMM_B1_LO_USEC
                       equ .20
TIME COMM B1 HI USEC
                       equ .230
TIME COMM BO LO USEC
                       equ .170
TIME COMM BO HI USEC
                       equ .080
TIME_COMM_0_MAX_USEC
                       equ .175
TIME_COMM_1_MAX_USEC
                       equ .70
TIME COMM BREAK USEC
                       equ .200
TIME COMM REPLY T
                       equ TIME COMM REPLY USEC / TIME COMM USEC T
                       equ TIME_COMM_B1_LO_USEC / TIME_COMM_USEC T
TIME COMM B1 LO T
                       equ TIME COMM BO LO USEC / TIME COMM USEC T
TIME COMM BO LO T
TIME COMM B1 HI T
                       equ TIME_COMM_B1_HI_USEC / TIME_COMM USEC T
TIME_COMM_BO_HI_T
                       equ TIME_COMM_B0_HI_USEC / TIME_COMM_USEC_T
TIME COMM 0 MAX T
                       equ TIME COMM 0 MAX USEC / TIME COMM USEC T
                       equ TIME_COMM_1_MAX_USEC / TIME_COMM_USEC_T
TIME_COMM_1_MAX_T
TIME_COMM_BREAK_T
                       equ TIME_COMM_BREAK_USEC / TIME_COMM_USEC_T
;-----
;--- constants: i/o configuration
;-----
#define TRIS A COMM b'11111011'
#define TRIS_B_DEFAULT b'001111111'
#define TRIS C BIOUT b'11001101'
#define TRIS_C_DEFAULT b'11001111'
#define
             p led 1
                                r port b, 7
                                 r_port_b, 6
#define
             p gpio
             p_led_2
#define
                                 r_port_a, 5
#define
                                r_port_a, 5
             p_comm
#define
             p_batid
                                 r_port_c, 1
;--- IOCA
#define
             IOCA DEFAULT
                                 1<<IOCA5
;--- WPUA
#define
              WPUA DEFAULT
                                 1<<WPUA5
;--- OPA1CON
; debug OVP
#define
              OPA1CON DEFAULT
                                 1<<OPAON
;#define
              OPA1CON DEFAULT
                                 0<<OPAON
```

```
;--- OPA2CON
#define
             OPA2CON DEFAULT
                               1<<OPAON
;--- CM1: INPUTS: RA1/C1Ref SPEED: NORM, OUTPUT: INT
          CM1CON0 DEFAULT
                            1<<C1R | 1<<C1SP | 1<<C1ON
:#define
; debug
#define
            CM1CON0 DEFAULT
                             1<<C1R | 1<<C1SP | 1<<C1ON | 1<<C1OE
;--- CM2: INPUTS: RC3/AN4 SPEED: NORM, OUTPUT: INT
#define
           CM2CON0 DEFAULT
                               1<<C2ON | 0<<C2POL | .0<<C2SP | 0<<C2R | .3<<C2CH0
            CM2CON1 DEFAULT
#define
;--- VRCON: default 1.2V
#define
            VRCON DEFAULT
;--- REFCON: ENABLED
#define
           REFCON_DEFAULT
                               1<<VREN | 0<<VROE
;--- ANSELO
#define
             ANSELO DEFAULT
                               1<<ANS0 | 1<<ANS1 | 0<<ANS2 | 1<<ANS3 | 1<<ANS4 | 0<<ANS5
;--- ANSEL1
                               1<<ANS8 | 1<<ANS9 | 1<<ANS10 | 1<<ANS11
             ANSEL1_DEFAULT
#define
;--- PWMCONO
#define
             PWMCON0 AS DIS
                               0<<BLANK2 | 1<<PH2EN
#define
             PWMCONO_AS_EN
                               0<<BLANK2 | 1<<PH2EN | 1<<PASEN
;--- PWMCLK
#define
             PWMCLK DEFAULT
                               .0<<PWMP0 | .19<<PER0
;--- PWMPH2
                               0<<POL | 1<<C2EN | 0<<C1EN | .1<<PH0
             PWMPH2_DEFAULT
#define
;--- ADCON
#define
             ADC_ADCONO_DEFAULT 1<<ADFM | 1<<ADON
             ADC_ADCON0_0 ADC_ADCON0_DEFAULT | .13<<CHS0 | 0<<VCFG
#define
#define
             ADC_ADCON0_1
                          ADC_ADCON0_DEFAULT | .06<<CHS0 | 0<<VCFG
#define
             ADC ADCON0 2
                          ADC ADCONO DEFAULT | .03<<CHSO | 0<<VCFG
#define
             ADC_ADCON0_3
                          ADC_ADCON0_DEFAULT |
                                             .00<<CHS0 | 0<<VCFG
             ADC_ADCON0_4
                          ADC_ADCONO_DEFAULT | .05<<CHS0 | 0<<VCFG
#define
#define
             ADC CHANNEL MASK
                             0x1F
#define
             ADC_ADCON1_DEFAULT 0x05<<ADCS0
;--- ADC_TAQ (# of 3-instruction loops ... 8mhz => 1.5us/loop)
; .83 => 125usec .21 => 32usec
; debug
#define
            ADC TAQ
;--- CCP1CON
            CCP1CON_DEFAULT
#define
                              0x0c
;-----
;--- constants: interrupts
;-----
       INTCON DEFAULT 1<<T0IE
#define
;--- constants:
PWM DEFAULT equ .000
:-----
```

```
;--- EE MAP
;-----
EE_PATTERN equ .0
EE_NCELLS equ .2
EE_CAPACITY equ .19
EE PWM FREQ
                 equ .21
EE MODE
                 equ .22
EE MODE2
                 equ .23
EE_OSC_TRIM
                 equ .24
EE LED1 CFG
                  equ .32
EE_LED2_CFG
                  equ .40
                equ .52
equ .53
EE REG P1
EE REG P2
EE REG P3
                 equ .54
EE_REG_P4
                 equ .55
EE_REG_VHH_VH
                 equ .56
EE_REG_VH
                 equ .57
EE REG VL
                  equ .58
EE_REG_VLL_VL
                  equ .59
EE REG CNULL
                  equ .60
EE_REG_VSAFETY
                  equ .61
EE CHG C
                  egu .67
EE CHG C FLOAT
                 equ .69
EE_CHG_C_MIN
                  equ .71
EE_CHG_TI_CC
                  equ .73
EE_CHG_TI_CV
                  equ .74
EE_CHG_TI_FLOAT
                  equ .75
EE CHG TI REFLOAT equ .76
EE CHG TI_SUSPEND equ .77
EE_CHG_V_CHG_K
EE_CHG_V_FLT_K
                  equ .78
                  equ .80
EE_CHG_V_MIN_BP
                 equ .82
EE CHG TIME 0
                 equ .92
EE_CHG_TIME_1
                  equ .93
EE_CHG_TIME_2
                  equ .94
EE_CHG_TIME_3
                  equ .95
EE_CHG_TIME_4
                  equ .96
EE_CHG_TIME_5
                  equ .97
EE BATTID MIN
                  equ .98
EE BATTID MAX
                  equ .99
EE CAL ADC
                 equ .108
EE_CAL_ADC_0
                 equ .108
EE_CAL_ADC_1
                  equ .110
                  equ .112
EE CAL ADC 2
EE CAL ADC 3
                  equ .114
EE_CAL_ADC_4
                  equ .116
EE SHUNT
                  equ .118
EE_T_DEFAULT
                 equ .119
EE T LUT N
                equ .124
EE_T_LUT_T
                 equ .125
EE T LUT MB
                  equ .132
EE MODE3
                  equ .170
EE VLUT N
                  equ .171
EE VLUT T
                  equ .172
EE_VLUT_CHG
                  equ .181
EE VLUT FLT
                  equ .201
```

### **Interrupt Service**

This routine sets up the Reset vector, then the Interrupt Status register for "PORTA" GPIO, and the interrupt and communication timers.

```
org 0x00
vector reset:
    goto
             start
    org 0x0004
isr:
vector_isr:
    movwf
            r isr w
                                     ; save context
    swapf r_status, w
            r status
    clrf
    movwf r isr status
    movf
            r_pclath, w
    {\tt movwf} \qquad {\tt r\_isr\_pclath}
            r_fsr, w
    movf
    movwf
            r_isr_fsr
isr_rac:
                                     ; isr: PORTA CHANGE
    btfss r_intcon, RAIF
            isr_rbc_x
    goto
    movf r_port_a, w
    bcf
           flag comm pin
    btfsc r_port_a, 5
    bsf flag_comm_pin
         r_intcon, RAIF
r_temp_3, f
comm_isr
    bcf
    incf
    call
             blink 3
   call
isr_rbc_x:
isr_t1:
                                     ; isr: TMR1
    btfss r_pir1, TMR1IF
    goto isr_t1_x
         __rrl, TMR1IF
r_tlcon, TMR1ON
flag_comm_timeo
    bcf
    bcf
    bsf
             flag comm timeout
    call
isr_t1_x:
                                     ; isr: TMR0
isr t0:
    btfss r_intcon, T0IF
    goto isr_t0_x
           r_intcon, TOIF
    bcf
    bsf
            flag_timer_0
isr_t0 x:
isr_x:
    movf
            r_isr_fsr, w
          r fsr
    movwf
            r isr pclath, w
    movwf r pclath
    swapf r_isr_status, w
    movwf
            r_status
    swapf
            r_isr_w, f
    swapf
             r_isr_w, w
```

```
;debug
#ifdef DEBUG ENABLE TOGGLE
#define p_toggle r_port_c, 1
blink 4:
    bsf
             r_port_c, 1
    bcf
             r_port_c, 1
blink_3:
           r_port_c, 1
    bsf
    bcf
             r_port_c, 1
blink_2:
            r_port_c, 1
r_port_c, 1
    bsf
    bcf
blink_1:
           r_port_c, 1
r_port_c, 1
    bsf
    bcf
    return
toggle:
    btfss
           flag_temp_1
            toggle_1
    goto
    bcf
              flag_temp_1
    bcf
              r_port_c, 1
    return
toggle_1:
    bsf
             flag temp 1
    bsf
             r_port_c, 1
    return
#endif
```

### **Start-up Initialization**

This routine runs whenever the part is first powered up or reset. This includes initial hardware configurations such as oscillator, GPIO ports and voltage reference configurations. It sets the initial PWM frequency, checks for communication and outputs the clock on the BATID pin if requested.

```
0x100
;
    orq
start:
    clrf
             r_port_a
            r_port_b
    clrf
            r_port_c
    clrf
;--- default gpio
    bsf
           p_gpio
    bsf
             r_status, RP0
                                    ; *** bank=1
;--- configure oscillator
    movlw EE OSC TRIM
    call
            ee read waddr
    bsf
           r status, RP0
                                    ; *** bank=1
    movwf r_osctune
    movlw OSCCON_DEFAULT
    movwf r_osccon
;--- configure ports
    movlw TRIS_A_COMM
    movwf
             r_tris_a
    movlw
          IOCA DEFAULT
    movwf r ioca
    movlw
          WPUA_DEFAULT
    movwf
            r wpua
    movlw
          TRIS_B_DEFAULT
    movwf
             r_tris_b
    movlw
             TRIS C DEFAULT
    movwf
             r_tris_c
;--- option
    movlw
             option default
    movwf
             r_option_reg
;--- vrcon
    movlw
             VRCON DEFAULT
             r vrcon
    movwf
;--- refcon
             REFCON_DEFAULT
    movlw
    movwf
             r_refcon
;--- ansel
    movlw
          ANSELO DEFAULT
    movwf r ansel0
          ANSEL1 DEFAULT
    movlw
    movwf
            r ansel1
                                    ; *** bank=0
    bcf
             r_status, RP0
                                    ; *** bank=2
    bsf
             r_status, RP1
;--- opamps
    movlw
             OPA1CON DEFAULT
             r_opalcon
    movwf
    movlw
             OPA2CON DEFAULT
                                    ;
    movwf
             r opa2con
```

```
;--- comparators
          CM1CON0_DEFAULT
    movlw
          r_cm1con0
CM2CON0_DEFAULT
    movwf
    movlw
    movwf r_cm2con0
    movlw CM2CON1_DEFAULT
    movwf r_cm2con1
        r_status, RP1
                                 ; *** bank=0
    bcf
    bsf
            r_t1con, TMR10N
                                  ; enable timer 1
;--- clear ram
          r_status, IRP
    bcf
    movlw
           0x20
    movwf
           r fsr
    movlw
           .96
    call
           ram_clear
    movlw
            0xA0
           r_fsr
    movwf
    movlw
            .32
    call
            ram_clear
;--- setup timer(s)
    movlw
          tmr1 default
    movwf
           r_t1con
;--- move MODE params from ee
    movlw EE_MODE
    call
            ee_read_waddr_ia
    movwf
            r mode
            ee_read
    call
    movwf r_mode2
    movlw
          EE MODE3
    call
           ee_read_waddr
    movwf
           r_mode3
;--- pwm
            EE_PWM_FREQ
    movlw
    call
            ee read waddr
                                  ;
    andlw
            0x7f
                                  ; *** bank=2
            r_status, RP1
    bsf
    movwf r_pwmclk
          PWMPH2 DEFAULT
    movlw
    movwf r_pwmph2
                                 ; *** bank=0
    bcf
           r_status, RP1
          PWMCONO_AS_DIS
    movlw
          flag0_mode_pwmas_dis ;
    bt.fss
           PWMCONO_AS EN
    movlw
                          ;
           r_status, RP1
                                ; *** bank=2
    bsf
    movwf
            r_pwmcon0
           r_status, RP1
                                  ; *** bank=0
    bcf
;--- config pwm
    call pwm_config
init:
main_init:
;--- init chg controller timer
   movlw 0xff
    movwf r_chg_timer_a
```

```
;--- comm?
comm chk:
   call
            comm_pin_input_
    movlw
            .255
    movwf
            r_temp_1
comm chk loop:
   btfsc
            p comm
    goto
            comm_chk_on
    decfsz r_temp_1, f
    goto
            comm_chk_loop
comm_chk_off:
    call
            comm_off
    goto
            comm_chk_x
comm_chk_on:
   call
            comm_on
comm chk x:
;--- pwm default
    movlw
          low PWM DEFAULT
    movwf
            r pwm L
    movlw
            high PWM_DEFAULT
    movwf
            r_pwm_H
    call
            pwm_config
;--- init chg controller
    call chg_state_0_init
;--- option: output clock on batid pin
osc_out:
    btfss
            flag0_mode_oscout
    goto
            osc out x
                                 ; *** bank=1
    bsf
            r_status, RP0
          TRIS_C_BIOUT
    movlw
    movwf
           r tris c
    bcf
                                  ; *** bank=0
           r_status, RP0
    movlw
           .0
    movwf r_temp_1
osc_out_loop:
    bsf p_batid
           p_batid
    decfsz r_temp_1, f
    goto
            osc_out_loop
                                  ; *** bank=1
    bsf
           r status, RP0
          TRIS C DEFAULT
    movlw
         r_tris_c
                                  ; *** bank=0
    bcf
           r_status, RP0
osc_out_x:
;--- interrupts
         r_intcon, T0IE
    bsf
    bsf
            r_intcon, RAIE
    bsf
           r_intcon, GIE
#ifdef DEBUG ENABLE TOGGLE
    bsf r status, RPO
                                  ; *** bank=1
          TRIS_C_BIOUT
    movlw
    movwf r_tris_c
                                 ; *** bank=0
    bcf
           r_status, RP0
#endif
;-----
```

#### **Main Loop**

The main loop of this firmware cycles through the subroutines that call the primary functions:

- adc\_svc: Receive the finished A/D conversions, process the data with calibration constants, etc., and store in RAM
- adc\_start: Start a new set of conversions to be completed for the next cycle
- check\_triggers: Compare the A/D results with parameters to determine what state the charging should be in
- chg\_state\_svc: Put the charger into the proper state based on A/D results

- regulate: Adjust the PWM to regulate current based on charge state and feedback measurements
- led\_svc: Operate two LEDs to display the charge state
- timer\_svc: Maintain the firmware timers
- ee\_write\_buf: Background process to write the data block in the RAM buffer into EEPROM
- ccmd\_svc: React to communication commands
- status\_build: Build the Status Byte Communication register

```
;-----
main:
;--- reset?
                                   ; "reset" command flag ?
    btfsc
             flag0_creg_reset
            vector_reset
                                   ; --- yes, goto reset vector
    goto
            flag0 creg suspend
                                   ; "suspend" command flag ?
    btfsc
    goto
            main_suspended
                                   ; --- yes, skip processing steps ...
           adc_svc
    call
                                  ; service: ADC
                                  ; service: ADC scheduler
    call
            adc start
    call
            check triggers
                                   ; compare adc results to triggers
    call
            chg_state_svc
                                   ; service: charge state controller
    call
            regulate
                                   ; service: regulation
main suspended:
    call
          led svc
                                  ; service: LEDs
    call
           timer svc
                                  ; service: timers
           ee_write_buf
    call
                                 ; service: background EE write
    call
            ccmd svc
    call
            status build
;debug
    call
             toggle
main_x:
                                   ;
    goto
             main
```



#### **Communication Command Service**

This routine is run in response to communication activities that use the control bits in the Communication registers to modify behavior. All of the communication functions as described in the functional description on communication are implemented below, including all of

the functionality in each bit of the Communication registers. Functions like reading the firmware version, setting the PWM, turning on regulation, forcing the branch to the charge controller state machine and running simulation.

```
;-----
;--- comm command service
ccmd_svc:
ccmd_ee_rq:
    btfss
            flag0 creg ee rq
           ccmd_ee_rq_x
flag0_creg_ee_rq
    goto
    bcf
         flag_ee_rq
    bsf
ccmd_ee_rq_x:
ccmd version:
    btfss flag0_creg_version
         ccmd_version_x
    goto
    bcf
           flag0_creg_version
          FW_VERSION_LO
    movlw
    movwf
             r_comm_reg_4
           FW_VERSION_HI
    movlw
    movwf
            r_comm_reg_5
ccmd version x:
ccmd_pwm_set:
    btfss
          flag0_creg_pwm_set
    aoto
            ccmd_pwm_set_x
            flag0_creg_pwm_set
    bcf
            r_comm_reg_4, w
    movf
    movwf
            r_pwm_L
    movf
            r_comm_reg_5, w
    movwf
            r_pwm_H
    call
            pwm set
ccmd pwm set x:
ccmd_reg_on:
          flag0_creg_reg_on
    btfss
    goto
             ccmd reg on x
    bcf
             flag0 creg reg on
    call
ccmd_reg_on_x:
ccmd_chg_state_force:
    btfss flag0_creg_fchgstate
    goto
            ccmd_chg_state_force_x
         flag0_creg_fchgstate
    bcf
    movf
           r_comm_reg_4, w
          r_chg_state
    movwf
    call
            chg_state_svc_jumptable
ccmd_chg_state_force_x:
ccmd sim rq:
    btfss
            flag0 creg sim rg
            ccmd_sim_rq_x
    bcf
            flag0_creg_sim_rq
    call
             sim_rq_proc
ccmd sim rq x:
```

#### **Status Register Build**

This routine builds the Communication Status register – Communication Register 1. This includes bitmaps for signifying that EEPROM write is in progress, EEPROM write resulted in an error, regulation is active, charge controller is active and data simulation is active.

```
;--- status_build()
status build:
    clrf r_temp_1
btfsc flag_ee_busy
bsf r_temp_1, BN_CREG_EE_BUSY
btfsc flag_ee_err
bsf r_temp_1, BN_CREG_EE_ERR
             flag_reg_on
     btfsc
     bsf
               r_temp_1, BN_CREG_REG
             flag0_creg_chgcon_off
     btfss
     bsf
              r_temp_1, BN_CREG_CHGCON
     movlw
               0x1f
     andwf
               r_sim, w
               r_status, Z
     btfss
     bsf
                r_temp_1, BN_CREG_SIM
     movf
                r_temp_1, w
     movwf
                r_comm_reg_1
     return
```

# PWM Configuration (Subroutine of Start-up Initialization)

This routine sets the initial PWM value during start-up initialization.

#### **PWM Set (Subroutine of Regulate)**

During the "regulate' phase of the main loop, this routine is used to load the PWM in response to changing PWM values. The values are typically changed because the charge state changed or the feedback measurements are not close enough to requirements. This routine loads the PWM with the new value.

```
;--- pwm_set()
pwm_set:
   rrf r_pwm_H, w
movwf r_accA_H
            r_pwm_L, w
    rrf
            r_accA_L
    movwf
            r_accA_H, f
    rrf
            r_accA_L, w
    rrf
    movwf
            r_ccpr1l
                                    ; load bits: 9:2
    swapf r_pwm_L, w
    andlw 0x30
          CCP1CON_DEFAULT
    iorlw
    movwf r_ccplcon
    movf
            r_pwm_L, w
            r_pwm_H, w
    iorwf
    btfsc
             r_status, Z
            pwm_disable
    goto
pwm_enable:
            r_status, RP1
    bsf
    bsf
            r pwmcon0, PH2EN
    goto
            pwm_set_x
pwm_disable:
    bsf
            r status, RP1
    bcf
            r pwmcon0, PH2EN
pwm_set_x:
    bcf
             r_status, RP1
    return
```

#### **PWM Adjust (Subroutine of Regulate)**

This routine determines how much the PWM needs to change as a result of feedback measurements. The table discussed in the functional description is followed to determine the PWM change value as a function of feedback measurements vs. requirements of voltage and current.

```
;--- pwm_adj()
pwm_adj:
      movwf r_accB_L
     clrf r_accB_H ;
btfsc flag_neg ; delta negative ?
call math_neg_B ; --- yes, invert ...
movlw r_pwm_L ; accA = pwm
call math_add_16_load_A ; accB = accA + accB = pwm + - (pwm delta)
btfss r_accB_H, 7 ; result negative ?
goto pwm_adj_pos ; --- no, skip ...
clrf r_accB_L ; set_result = 0
                                                   ; accB = pwm delta
      goto pwm_au,_,
"'rf r_accB_L
"CR H
                                                   ; set result = 0
      goto
                 pwm_adj_x
pwm_adj_pos:
                0xfc
                                                    ; result exceeds range of pwm setting ?
      movlw
                 r_accB_H, w
      andwf
      btfsc
                   r_status, Z
                                                     ; --- no, skip ...
                   pwm_adj_x
      goto
                  0x03
                                                     ; --- yes, set result = 0x03ff
      movlw
      movwf
                 r_accB_H
      movlw
               0x0ff
      movwf
               r_accB_L
pwm_adj_x:
                   r_pwm L
                                                     ; pwm = result
      movlw
      call
                   math move B
      return
```

# Ram Clear (Subroutine of Start-up Initialization)

The following routine clears all the RAM. This is typically performed on power-up or Reset.

#### **EEPROM Buffer Write**

This routine writes the RAM EEPROM buffer to the EEPROM. As described in "Host Driven Operations", an EEPROM write is performed by writing a control block to a RAM buffer. A Communication register bit is then set to execute this routine to copy the RAM buffer to the EEPROM.

```
;--- ee buffer write
ee_write_buf:
    bsf r_status, RP0
btfsc flag_ee_busy
                                   ; *** bank=1
    ptisc flag_ee_busy ; busy ?
goto ee_write_buf_busy ; --- yes, skip ...
btfss flag_o_rr
           flag_ee_rq
ee_write_buf_x
                                    ; request pending ?
    btfss
    goto
                                     ; --- no, exit ...
ee_write_buf_prep:
                                     ; prep for checksum check
    movlw
            r ee buf
    movwf
             r fsr
    bcf
            r status, IRP
    movf
            r ee buf cnt, w
    addlw
             . 2
                                    ; calc checksum
    call
            chksum
            r_{indf}, w
                                    ; compare to chksum in buffer
    xorwf
                                    ; checksum ok ?
    btfss
           r_status, Z
    goto
             ee_write_buf_err
                                     ; --- no, process error ...
             r ee buf dta
    movlw
             r_ee_buf_ptr
    movwf
    bsf
            flag ee busy
                                     ; --- yes, set "busy" flag
    bcf
            flag ee err
ee_write_buf_busy:
                                    ; *** bank=3
    bsf r_status, RP1
            r_eecon1, WR
                                    ; ee write in progress ?
    btfsc
          ee_write_buf x
                                    ; --- yes, exit ...
    goto
                                     ; *** bank=1
    bcf
             r_status, RP1
    movf
             r_ee_buf_cnt, f
             r_status, Z
    btfsc
            ee_write_buf_done
    goto
ee write buf next:
    movf
            r ee buf ptr, w
    movwf
            r_fsr
    movf
            r_indf, w
                                    ; w = data
            r_ee_data
    movwf
    movf
             r ee buf adr, w
                                    ; (sets bank=0)
    call
             ee write waddr
                                     ; *** bank=1
    bsf
             r status, RPO
                                     ; decrement count
             r_ee_buf_cnt, f
    decf
                                     ; increment ee pointer
    incf
            r ee buf adr, f
    incf
            r ee buf ptr, f
                                     ; increment buffer pointer
    goto
             ee_write_buf_x
ee write buf err:
    bsf
            flag_ee_err
ee write buf done:
          flag_ee_busy
    bcf
    bcf
             flag_ee_rq
ee write buf x:
    bcf
            r status, RP1
    bcf
            r status, RP0
;-----
;--- checksum
```

# Thermistor Temperature Processing (Subroutine of ADC\_Service)

As described in functional description, the temperature measurement of the A/D converter uses a linearization scheme composed of a look-up table of line equations. This routine uses the look-up tables to piecewise linearly interpolate the temperature reading.

```
;--- thermistor temperature index
    call:
                key
;
   exit:
      w ram location
       r_temp_3 vector length (limited)
       r_temp_4 key
;-----
therm_index:
   movwf r_temp_4
                                  ; save key
;--- read vector length
    ; vector length
    movwf r_temp_3 andlw 0x07
                                   ; limit vector length
;--- setup read ee to buffer

        movwf
        r_temp_1

        movlw
        EE_T_LUT_T

        call
        ee_read_buf

                                   ; read temperature vector into ram
;--- index into temperature vector
    goto lut_index_buf2
;--- vlut_index() - temperature index
;--- vlut index tcode() - temperature index w/ tcode
    call:
             key
     W
   exit:
                vector index
       r_temp_3 vector length
       r_temp_4 key
vlut index tcode:
                           ;
; use 1-byte temperature as key
    movf r_tcode, w
vlut_index:
    movwf r_temp 4
                                   ; save key
;--- read vector length
    movlw EE_VLUT_N
           ee_read_waddr ; read LUT size (N)
    call
    addlw 0xff
movwf r_temp_3
                                   ; temperature axis length = N-1
                                   ; vector length
;--- setup read ee to buffer
                                   ; vector length
    movwf r temp 1
    movlw EE VLUT T
    call ee_read_buf
                                    ; read temperature vector into ram
```

```
;--- index into temperature vector ;
   goto lut_index_buf2
;--- vlut fetch()
;--- vlut fetch flt()
;--- vlut_fetch_chg()
  call:
   w = vlut index
vlut fetch flt:
    movwf r_ee_addr
          EE_VLUT_FLT
    movlw
    goto
           vlut fetch
vlut_fetch_chg:
    movwf r_ee_addr
    movlw
           EE VLUT CHG
vlut_fetch:
    bcf
           r_status, C
    rlf
           r_ee_addr, f
    addwf r ee addr, f
           ee read ia
    call
    movwf r_reg_v
          ee_read_ia
    call
    movwf
           r_reg_v + 1
    return
;--- ee_read_buf() - read ee data into scratch buffer "buf"
    call:
           ee address
        r temp 1 length (byte count)
ee read buf:
   movwf
           r_ee_addr
                                 ; save ee address
ee_read_buf_:
   movlw
           r buf2
    movwf
           r fsr
                                 ; load RAM pointer
           move_ee_ram_
                                 ; read ee into ram buffer
    goto
;-----
;--- lut index() - index into arbitrary buffer
;--- lut index buf2() - index into buffer: buf2
    determine index by scanning vector with key
    index will be the last element of the vector
    where key <= vector[index]
    call:
               ram location
        r_temp_3 vector length
       r_temp_4 search key
   return:
                vector index
        r_temp_3 vector length
       r_temp_4 search key
lut index buf2:
    movlw r_buf2
                                  ; buffer location
```

```
lut_index:
              r_fsr
    movwf
    movf r_temp_3, w movwf r_temp_2
                                       ; save copy of vector length
lut_index_loop:
    movf
            r_temp_4, w
     subwf
           r indf, w
    btfsc r_status, C
    goto lut_index_x
             r_fsr, f
     incf
    decfsz r_temp_2, f
goto lut_index_loop
lut_index_x:
     movf
              r_temp_2, w
     subwf
              r_temp_3, w
     return
```

#### Communication

This set of subroutines implements all the communication functions: enabling or disabling communication depending on start-up state of the communication GPIO, and receiving and transmitting the data.

```
;--- comm on() - enable communication
comm_on:
            flag_comm_active
   bsf
comm_reset:
         r_intcon, PEIE
r_intcon, RAIE
r_comm_flags
    bcf
    bcf
         r_comm_flags
comm_rcv_byte_prep
    clrf
    goto
;--- comm_off() - disable communication
;-----
comm_off:
         r_intcon, RAIE ;
flag_comm_active ;
comm_pin_output_lo ;
    bcf
    bcf
    call
    return
;--- comm: receive byte prep
;-----
comm_rcv_byte_prep:
    call comm_pin_input
    movlw .8
movwf r_comm_count
bcf flag_comm_xmit
bsf r_intcon, RAIE
    return
;-----
;--- comm: timer interrupt service
;-----
comm isr:
                                   ;
         flag_comm_xmit
comm_isr_xmit
    btfsc
    goto
comm_isr_rcv:
          flag_comm_timeout
    btfsc
           comm reset
    goto
                                   ; break!
    btfsc flag_comm_pin
    goto comm_isr_rcv_1 bsf flag_comm_bit
    movlw TIME_COMM_BREAK_T call comm_timer_load
    goto
            comm_isr_x
comm isr rcv 1:
    btfss flag_comm_bit
goto comm_isr_x
    call
           comm timer off
    bcf
           flag_comm_bit
          r_tmr11, w
TIME_COMM_BREAK_T
    comf
    sublw
    movwf
            r tempi 1
           TIME_COMM_1_MAX_T
    sublw
            r_status, C
    btfsc
```

```
aoto
              comm isr rcv bit
    movlw
              TIME COMM 0 MAX T
    subwf
             r_tempi_1, w
    btfsc
             r_status, C
    goto
             comm reset
                                      ; break!
comm isr rcv bit:
    rrf
            r_comm_data, f
    decfsz
            r_comm_count, f
    goto
             comm_isr_x
    movf
             r_comm_data, w
    btfsc
             flag_comm_cmnd
    goto
            comm_isr_rcv_data
comm isr rcv cmnd:
            flag_comm_cmnd
            r_comm_data_cmnd
    btfsc
           r_comm_data, 7
    goto
             comm_rcv_byte_prep
comm_isr_rcv_data:
    movwf
            r_comm_data
    movlw
             0x70
    andwf
             r_comm_data_cmnd, w
    btfss
             r status, Z
    goto
            comm isr x
    btfsc
           r comm data cmnd, 3
            comm_isr_rcv_data_ia
    movf
            r_comm_data_cmnd, w
    andlw
             0x07
    addlw
             r_comm_reg
    movwf
             r fsr
    btfss
             r_comm_data_cmnd, 7
    goto
             comm_isr_reg_read
comm_isr_reg_write:
    movlw
            r_comm_data_cmnd, w
    andlw
           0x7f
           r_status, Z
    btfss
    goto
             comm_isr_reg_write_
comm_isr_reg_write_:
    movf
            r_comm_data, w
    movwf
             r_indf
             comm_rcv_byte_prep
    goto
comm_isr_reg_read:
             r_indf, w
    movf
    movwf
             r_comm_data
    goto
             comm_xmit_byte_prep
comm_isr_rcv_data ia:
    bsf
            r_status, IRP
    btfss
             flag0_creg_membank_23
    bcf
             r_status, IRP
            r_comm_reg_0, w
    movf
    movwf
            r fsr
    btfss
           r comm data cmnd, 7
    goto
            comm_isr_reg_read_ia
comm isr reg write ia:
    movf
            r_comm_data, w
    movwf
            r_indf
    btfsc
             r comm data cmnd, 2
    incf
             r_comm_reg_0, f
    goto
             comm_rcv_byte_prep
```

```
comm isr reg read ia:
   btfsc flag0_creg_membank_ee
goto comm_isr_reg_read_ee
movf r_indf, w
movwf r_comm_data
comm_isr_reg_read_ia_:
    btfsc r_comm_data_cmnd, 2
    incf
           r_comm_reg_0, f
   goto
           comm_xmit_byte_prep
comm_isr_reg_read_ee:
         r_fsr, w
    movf
    call
            ee_read_waddr
           comm_isr_reg_read_ia_
    goto
comm_isr_xmit:
    btfss
           flag comm H2L
    goto
           comm_isr_xmit_hi
; --- comm xmit bit - set pin lo
comm_isr_xmit_lo:
          comm_pin_lo
    call
    movlw
            TIME_COMM_B1_LO_T
           r_comm_data, 0
    btfss
          TIME COMM_B0_LO_T
    movlw
    call
           comm timer load
           flag comm H2L
    goto
           comm_isr_x
;--- comm xmit bit - set pin hi
comm_isr_xmit_hi:
    call
           comm pin hi
    decfsz
            r_comm_count, f
           $+2
    goto
           comm_rcv_byte_prep
                                ; setup for receive
    aoto
    bsf
           flag comm H2L
    movlw
          TIME_COMM_B1_HI_T
    btfss
          r_comm_data, 0
          TIME_COMM_B0_HI_T
    movlw
         comm_timer_load
    call
    rrf
            r comm data, f
                                 ; rotate to next bit
comm_isr_x:
    return
;-----
;--- comm: transmit byte prep
;-----
comm_xmit_byte_prep:
                                 ;
    movwf r_comm_data
                                 ; load data byte
            .8
    movlw
    movwf
            r_comm_count
           flag_comm_xmit
    bsf
           flag_comm_H2L
    bsf
    call
           comm pin output
    movlw
          TIME COMM REPLY T
    call
           comm_timer_load
    return
;--- comm timer load
;-----
```

```
comm timer load:
   movlw 0xff
   movwf r tmr1h
        r_tlcon, TMR1ON ; timer on
r_pir1, TMR1IF ; clear timer interrupt flag
r_status, RP0 ; *** bank=1
r_pie1, TMR1IE ; enable timer interrupt
r status, RP0 : *** bank=0
   bcf
   bsf
   bsf
                             ; *** bank=0
         r_status, RP0
r_intcon, PEIE
   bcf
   bsf
                              ; enable peripheral int(s)
   return
comm_timer_off:
   bcf r_t1con, TMR1ON
   return
;-----
;--- set comm pin to output
;-----
comm_pin_output_lo:
   bcf p_comm
goto comm_pin_output_
comm_pin_output:
   btfss flag_comm_active
   return
   bsf r_port_a, 5
comm_pin_output_:
                           ; *** bank=1
   bsf r_status, RP0
          r_tris_a, 5
   bcf
   bcf
          r status, RPO
                              ; *** bank=0
   return
;-----
;--- set comm pin to input
comm pin input:
  btfss flag_comm_active
   return
comm pin input :
   bsf r_status, RP0
bsf r_tris_a, 5
bcf r_status, RP0
                          ; *** bank=1
                              ; *** bank=0
   return
;-----
;--- set comm pin lo
;-----
comm pin lo:
                             ;
   bcf p_comm
                              ;
   return
;-----
;--- set comm pin hi
;-----
comm_pin_hi:
  bsf p_comm
   return
```

#### **LED Service**

Two GPIO can be used to perform charge state feedback with an LED display. Each LED can be programmed to be on, off or flashing, and the on/off/flash times can be programmed using the parameters described in the functional description. This routine uses the charge state and the LED configuration parameters to drive the GPIO to control the LED properly.

```
;--- led_init_1() - configure/initialize LED1
led init 1:
    {\tt movwf} \qquad {\tt r\_led\_config\_1}
   clrf
           r_led_contrl_1
           r_led_contrl_1, 7
                             ; start "off" (comment to start "on")
    bsf
    return
;--- led_init_2() - configure/initialize LED2
;-----
led init 2:
   movwf r led config 2
    clrf r_led_contrl_2
           r_led_contrl_2, 7 ; start "off" (comment to start "on")
   bsf
   return
;-----
;--- led service
    configuration byte
   [7:6] - mode
   [5:3] - on time, count
   [2:0] - off time
   operations byte
   [7:7] - led on
    [6:4] - count
   [3:0] - timer
led svc:
    btfss flag_led_timer
goto led_svc_x
    bcf
           flag_led_timer
;--- led 1
led svc 1:
           r led config 1
    movlw
    movwf
            r_fsr
           led_svc_modex
   call
           r indf, 7
    bt.fss
           p_led_1
    bcf
    btfsc
           r indf, 7
    bsf
           p_led_1
led svc 1 x:
;--- led 2
led svc 2:
   btfsc
            flag_comm_active
           led_svc_2_x
    goto
           r_led_config_2
    movlw
    movwf
           r fsr
    call
           led_svc_modex
```

```
r_indf, 7
    btfss
          p_led_2
    bcf
           r_indf, 7
    btfsc
   bsf
           p_led_2
led_svc_2_x:
    return
;-----
;--- led service: mode x
;-----
led_svc_modex:
                               ;
   btfss r_indf, 7
goto led_svc_modex_
   btfss r_indf, 3
   goto led_svc_mode2
goto led_svc_mode3
led_svc_modex_:
   btfsc r_indf, 3
        led_svc_mode1
r_fsr, f
    goto
    incf
;--- led service: mode 0
led svc mode0:
   incf r_fsr, f
          r_indf, 7
   bcf
   goto
          led_svc_x
;-----
;--- led service: mode 1
;-----
led svc mode1:
    incf r_fsr,f
                              ; timer==0 ?
    movlw
         0x0f
    andwf r_indf, w
           r_indf, 7 ; led currently on ? led_svc_model_off ; --- no decrement & exit ...
   btfss r_status, Z
          _ .
led_svc_dec_x
r_indf, 7
   goto
btfss
    goto
    goto
led_svc_mode1_on:
   movf r indf, w
    {\tt andlw}
          0x70
    btfss r_status, Z
                               ; blink count<>0, go load timer ...
    goto led_svc_mode3_on
          r\_indf
                                ; load long "off" time
    clrf
          r_fsr, f
    decf
    movf
           r_indf, w
    andlw
           0x07
          r_fsr, f
    incf
    movwf
         r indf
    incf
          r indf, f
    bcf
          r_status, C
    rlf
          r_{indf}, f
          r_status, C
    bcf
          r_indf, f
    rlf
    addwf
           r indf, f
    movlw
           0xf0
           r_indf, w
    andwf
         0x0f
    movlw
    btfss
         r status, Z
                                ;
    movwf
         r_indf
```

```
goto
           led svc x
led_svc_mode1_off:
        r_{indf, 7}
   bsf
           r_indf, w
   movf
   andlw
          0x70
   btfss
          r status, Z
          led_svc_model_off_ ; blink count<>0, decrement & go ...
r_fsr, f ; re-load blink count
   goto
   decf
          r_indf, w
   movf
   andlw
           0x70
    incf
           r_fsr, f
          r_indf, f
    iorwf
          led_svc_mode3_on_
   goto
led svc mode1 off :
   movlw 0x10
   subwf
          r_indf, f
   goto
          led_svc_mode3_on_
;--- led service: mode 2
;-----
led_svc_mode2:
   incf r_fsr, f
          r indf, 7
          led_svc_x
   goto
;-----
;--- led svc mode: 3
;-----
led_svc_mode3:
   incf r_fsr,f movlw 0x0f
                               ; count==0 ?
   andwf r_indf, w
   btfss r_status, Z
   goto led_svc_dec_x
btfss r_indf, 7
          goto
led svc mode3 on:
   bcf
           r_indf, 7
led_svc_mode3_on_:
        r_fsr, f
   decf
          r_indf, w
   movf
          led_svc_mode3_
   goto
led_svc_mode3_off:
          r_indf, 7
   bsf
          r_fsr, f
   decf
                                ; point to config register
          r_indf, w
   swapf
led svc_mode3_:
   andlw
           0x07
   incf
          r_fsr, f
           r_indf, f
   iorwf
          led_svc_x
   goto
led svc dec x:
   decf
          r_indf, f
led_svc_x:
                                ;
   return
```

#### **Timer Service**

This routine maintains the timers that are used for various firmware purposes, including charge control limits.

```
;--- timer service
;-----
timer_svc:
          flag_timer 0
    btfss
                                   ;
    goto timer_svc_x bcf flag_timer_0
;--- class "a" timer
timer svc al:
    incf
            r timer a1, f
    movlw TIMER_A1_TA
    \verb"subwf" r_timer_a1, w"
    btfss r_status, C
         timer_svc_al_x
r_timer_al
flag_reg_timer
    goto
    clrf
    bsf
timer_svc_a1_x:
;--- class "b" timer
    incf r_timer_b, f
    movlw TIMER_B_TA
    subwf r_timer_b, w
    btfss r_status, C
          timer_svc_x
r_timer_b
flag_led_timer
    goto
    clrf
                                     ;
    bsf
           flag_chg_state_timer
    bsf
    decf
           r_timer_b1, f
;--- class "c" timer
    incf r_timer_c, f
           TIMER_C_TB
    movlw
    subwf r_timer_c, w
btfss r_status, C
goto timer_svc_x
clrf r_timer_c
;--- class "d" timer
    incf r_timer_d, f
          TIMER_D_TC
    movlw
    subwf r_timer_d, w
    btfss r_status, C
          timer_svc_x
    goto
    clrf
            r timer d
timer_svc_d1:
    movf r_timer_d1, f
    btfsc r status, Z
    goto timer_svc_d1_x
           r_timer_d1, f
    decf
    btfsc r_status, Z
    bsf
             flag_chg_ti1_done
timer_svc_d1_x:
```

#### **EEPROM Read and Write**

These are general purpose routines to move data between EEPROM and RAM.

```
;-----
;--- move_ee_ram() - move data from eeprom to ram
   call:
       r_fsr ram address
r_ee_addr eeprom address
w byte count
   uses:
   r_temp_1
;
  return:
;
move ee ram:
   movwf r_temp_1
move_ee_ram_:
move_ee_ram_loop:
   call
          ee_read_ia
    movwf
           r_indf
    incf r fsr, f
    decfsz r temp 1, f
    goto move_ee_ram_loop
   return
;--- eeprom read
;-----
ee_read_waddr_ia:
                              ; save address
          r_ee_addr
   movwf
ee read ia:
   call ee_read incf r_ee_addr, f
   return
ee_read_waddr:
                               ; save address
   movwf r ee addr
ee_read:
                                ; *** bank=1
   bcf
          r status, RP1
    bsf
          r status, RP0
    movf
          r_ee_addr, w
                               ; load address
    {\tt movwf} \qquad {\tt r\_eeadr}
         r_eecon1, RD
    bsf
                               ; read data into WREG
          r_eedata, w
    movf
                              ; *** bank=0
          r_status, RP0
    bcf
    movwf
           r ee data
    return
```

```
;-----
;--- eeprom write
;-----
                            ;
; save data
ee_write_wdata_ia:
   movwf r_ee_data
call ee_write
incf r_ee_addr, f
   return
ee_write_waddr:
   {\tt movwf} \qquad {\tt r\_ee\_addr}
                          ; save address
ee_write:
         r_status, RP1
r_status, RP0
                               ; *** bank=1
   bcf
   bsf
                              ; wait for write in progress
   btfsc r_eecon1, WR
   goto
          $-1
   movf
          r_ee_addr, w
   movwf
          r_eeadr
          r_ee_data, w
   movf
   movwf
           r_eedata
   bsf
           r_eecon1, WREN
           r_intcon, GIE
   bcf
   movlw
          0x55
   movwf r eecon2
   movlw
         0xaa
   movwf
         r_eecon2
   bsf
          r_eecon1, WR
   bsf
          r_intcon, GIE
           r_eecon1, WREN
   bcf
                              ;
   bcf
           r status, RPO
                               ; *** bank=0
   return
```

#### **ADC Service**

This routine receives the raw A/D data for voltage, current, temperature and BATID and calibrates and converts it to a form usable by the algorithm, as described in the calibration section in the firmware description.

```
;--- adc svc() - service adc conversion
adc_svc:
     btfss r_adc_control, 7 ; conversion started ?
goto adc_svc_x ; --- no, exit ...
btfsc r_adcon0, GO ; conversion complete ?
goto adc_svc_x ; --- no, exit ...
bcf r_adc_control, 7 ; clear "conversion started?
                                              ; clear "conversion started" flag
;--- fetch "raw" result
;-----
             r_status, RPO ; *** bank=1
     bsf
     movf
               r_adresl, w
     bcf r_status, RP0
movwf r_adc_raw_L
                                             ; *** bank=0
     __cac_raw_L
movf r_adresh, w
movwf r_adc
                r_adc_raw_H
                                       ; load raw data
     r_adc_raw_L ;

call math_load_B ; accB = raw

movlw r_adc_accum ; accA = running accum

call math_add_16_load_A ; accB = raw + accum

movlw r_adc_accum ;

call math_start
               math_move_B
r_adc_accum_count, f ;
adc accum_count, 4 ; accum complete?
                                             ; move result to register: accum
     call
      incf
     btfss
                                               ; --- no, exit ...
     goto
     movlw
     call
               math shift BC
                                             ; accB = accum / count = avg
     movlw r_adc_avg
     call math_move_B
movlw r_adc_avg
                                              ; move result to register: avg
     call math_load_D
                                               ; accD = result
     \begin{array}{lll} \text{clrf} & & r\_\text{adc}\_\text{accum}\_\text{count} & & ; \text{ reset accumlation registers} \\ \text{clrf} & & r\_\text{adc}\_\text{accum} & & ; \end{array}
               r_adc_accum + 1
     clrf
;-----
;--- process raw data
adc_svc 0:
             r_adc_control, 0
     goto
                adc_svc_0_x
     bcf
                 r_adc_control, 0
; debug
   movlw radcavgshadow
;
                                              ; save result
     call
               math move D
              low .16384
     movlw
                                               ;
     movwf
                r accA L
               r_acc...
high .16384
                                              ;
     movlw
                                               ;
     movwf
                 r accA H
                 call
```

```
movlw
            r accB L
           math_load_A
    call
          r_accC_L
    movlw
           math load B
    call
    movlw
          EE CAL ADC 0
    call
           ee read waddr ia
    movwf r_accC_L
           ee_read_ia
    call
           r_accC H
    movwf
          math_div_32
    call
    movf
            r_accB_L, w
           r_adc_0_L
    movwf
           r_accB_H, w
    movf
   movwf r_adc_0_H
adc_svc_0_x_:
   goto
            adc_svc_x
adc_svc_0_x:
;-----
;--- adc_1: current
;-----
adc_svc_1:
         r_adc_control, 1
adc_svc_1_x
   btfss
    goto
           r_adc_control, 1
    call
           adc_refcal
;debug
    movlw
           r adc avg shadow
           math_move_D
    call
                                 ; save result
    movlw
          EE CAL ADC 1
                                  ; accA = cal factor
    call
           load A ee
    call
           math_mul_16_prep_
                                ; accBC = result
    movlw
            .2
                                 ; accB_L,accC_H = result/1024
    call
           math_shift_BC
    movlw
            r accC H
    call
            math_load_A
                                  ; accA = result
;--- remove offset (option)
adc_svc_1_cofs:
    clrf r_accB_L
    clrf
           r_accB_H
    btfsc flag0_mode_cofs_dis
          adc_svc_1_cofs_x_
r_adc_1_ofs
    goto
    movlw
          math_load_B
                                ; accB = -offset
    call
    clrf
            r_accB_H
        math_neg_B
    call
adc_svc_1_cofs_x_:
    call math_add 16
                                 ; accA + accB = result - offset
                               ; negative ?
    btfss r accB H, 7
    goto adc_svc_1_cofs_x
                                ; --- no, skip ...
    clrf
           r_accB_L
                                  ; --- yes, make zero
    clrf
          r_accB_H
adc_svc_1_cofs_x:
    movlw
           r_adc_1_L
           math_move_B
    call
           adc_svc_x
    goto
                                  ;
adc svc 1 x:
```

```
;--- adc 2: voltage
;-----
adc_svc_2:
    btfss r_adc_control, 2
    goto adc_svc_2_x
bcf r_adc_control, 2
; debug
    movlw r_adc_avg_shadow
;
           math_move_D
                                      ; save result
    call
    movlw EE_CAL_ADC_2
call load_A_ee
call math_mul_16_prep_
     call math_shift_BC
     movf
             r_accC_H, w
     movwf r_adc_2_L
    mov f r_accB_L, w
movwf r_adc_2_H
goto adc_cc
                                       ;
adc_svc_2_x:
;-----
;--- adc_3: temperature
adc_svc_3:
    btfss r_adc_control, 3
    goto adc_svc_3_x
bcf r_adc_control, 3
    bcf
adc_svc_3_sim:
    btfsc flag_adc_3_sim
    goto adc_svc_3_x_
adc_svc_3_sim_x:
adc_svc_3_k:
    {\tt btfss} \qquad {\tt flag0\_mode\_temp\_k} \qquad \qquad {\tt ; constant \ temperature \ option}
    goto aqu__
movlw EE_T_DEFAU
load_B_ee
              adc svc 3 k x
              EE_T_DEFAULT-1
                                       ; accB_H = temp param
    clrf r_accB_L
                                       ; accB_L = 0
     movlw
             .6
    call math_shift_BC goto adc_svc_3_B
                                       ; accB /= 64 (i.e. param * 4)
adc_svc_3_k_x:
; debug
    movlw r_adc_avg_shadow call math_move_D
;
                                       ; save result
     movlw EE_CAL_ADC_3
           load_A_ee
math_mul_16_prep_
     call
     call
                                    ; accB,C = TSCALE = RAW * CF
     movlw
              .5
     call
             math shift BC
     movlw
              r_accC_H
                                      ; accD = TSCALE' = TSCALE/8192
     call
              math_load_D
     movlw
     call
              math_shift_BC
                                       ; W = TSCALE' / 4
     movf
              r_accC_H, w
            therm_index
                                       ; W = LUT TEMPERATURE INDEX
     call
     movwf r temp 1
     movwf r_ee_addr
                                       ;
     bcf
              r_status, C
```

```
r_ee_addr, f
    rlf
    rlf
             r ee addr, f
             EE T LUT MB
    movlw
    addwf
             r_ee_addr, f
            ee read ia
    call
    movwf
            r accB L
    call
            ee read ia
    movwf
            r_accB_H
            flag_math_temp
    bcf
            r_accB_H, 7
    btfss
           $+3
    goto
    call
             math_neg_B
            flag_math_temp
    bsf
            r_accB_L, w
    movf
    movwf
            r_accA_L
    movf
            r accB H, w
    movwf
            r_accA_H
                                   ; accB,C = TSCALE' * M
    call
            math_mul_16_prep_
    movlw
             . 5
    call
             math shift BC
             r_accB_L, w
    movwf
             r_accB_H
             r_accC_H, w
    movf
             r_accB_L
                                     ; accB = TSCALE' * M / 8192
    movwf
    btfsc
            flag math temp
    call
            math neg B
    call
            ee_read_ia
            r_accA_L
    movwf
    call
             ee_read_ia
    movwf
             r accA H
    call
             math_add_16
                                     ; accB = accB + yint = temperature
adc_svc_3_B:
adc_svc_3_under:
    btfss r accB H, 7
                                     ; check limit: tcode < 0
          adc_svc_3_under_x
    goto
            r_accB H
    clrf
            r_accB_L
    clrf
             adc_svc_3_x_
    goto
adc_svc_3_under_x:
adc_svc_3_over:
    movlw 0xFC
                                     ; check limit: tcode >= 1024
    andwf
            r_accB_H, w
    btfsc
          r_status, Z
    goto
            adc_svc_3_over_x
    movlw
             0x03
    movwf
             r accB H
    movlw
             0xFF
    movwf
            r_accB_L
adc_svc_3_over_x:
    movlw
            r adc 3 L
    call
             math_move_B
                                     ; save results
adc_svc_3_x_:
           r_adc_3_L
    movlw
    call
             math load B
                                     ; re-load results (needed for sim)
    rrf
             r accB H, f
             r_accB_L, f
    rrf
             r accB H, f
    rrf
             r accB L, w
    movwf
            r_tcode
             adc_svc_x
    goto
```

```
adc svc 3 x:
;-----
;--- adc_4: battid
adc_svc_4:
   btfss r adc control, 4
   goto adc_svc_4_x
   bcf
          r_adc_control, 4
; debug
   movlw
         r_adc_avg_shadow
;
          math_move_D
   call
                                ; save result
   movlw
    call
          math shift BC
                                ; accB = result/4 (i.e. 0->255)
    movlw r_adc_4_L
    call
          math_move_B
    bcf
           flag battpres1
    movlw
           EE_BATTID_MIN
    call
           ee_read_waddr_ia
                                ; w = lower limit
           r_adc_4_L, w
    subwf
    btfss r_status, C
    goto adc_svc_4_x_
                                ; w = upper limit
    call
          ee read
    subwf r_adc_4_L, w
   btfss r_status, C
    goto adc_svc_4_ok
         r_status, Z
   btfss
   goto
           adc_svc_4_x_
adc_svc_4_ok:
   bsf
          flag_battpres1
adc svc_4_x_:
   goto
           adc_svc_x
adc_svc_4_x:
adc_svc_4_x:
adc svc x:
   return
;-----
;--- adc refcal()
; call:
   accD = adc-raw
;-----
adc_refcal:
                              ;
   movlw r_adc_0_L
         __ ____
math_mul_16_prep
                               ; accBC = result
    call
    movlw
           .6
   call math_shift_BC movf r_accB_L, w
    movwf r accD H
    movf
          r accC H, w
                                ; accD = adc raw corrected for vref
    movwf r_accD_L
   return
```

#### **ADC Start**

This routine monitors the A/D status to see when a new reading should be performed, then programs the A/D registers to perform the correct measurements using the correct channels and resolutions.

```
;-----
;--- adc_start_reset() - reset adc scheduler
;-----
adc_start_reset:
   clrf r_adc_control
                               ;
   return
;--- adc start() - start/initiate new coversion
;-----
adc start:
   btfsc r_adc_control, 7 ; conversion active ?
goto adc_start_x ; --- yes, exit ...
;-----
;--- start conversion
;-----
         ADC CHANNEL MASK
   movlw
         r_adc_control, w
   andwf
   btfsc r_status, Z
          adc start done
   goto
          r_adc_control, 6
   bsf
         r_adc_control, 4
   btfsc
           ADC ADCON0 4
   movlw
   btfsc
           r adc control, 3
          ADC_ADCON0_3
   movlw
          r_adc_control, 2
   btfsc
   movlw
         ADC ADCON0 2
   btfsc
          r adc control, 1
   movlw
         ADC ADCON0 1
   btfsc
          r adc control, 0
          ADC_ADCON0_0
   movlw
;--- finish initialization
adc_start_:
           r_adcon0
   movwf
         ADC TAQ
   movlw
   movwf
          r_temp_1
adc_start_loop:
   decfsz r_temp_1, f
   goto
         adc_start_loop
          r_adcon0, GO
   bsf
          r_adc_control, 7
   bsf
   goto
           adc_start_x
;--- done
adc_start_done:
;--- set "data ready" flag(s)
adc_start_done_0:
   btfss flag_adcset_0_rqq
        adc_start_done_0_x
flag_adcset_0_rq
   goto
   bcf
   bcf
           flag adcset 0 rqq
          flag_adcset_0_rdy
   bsf
```

```
adc start done 0 x:
adc_start_done_1:
    btfss flag_adcset_1_rqq
            adc_start_done_1_x
    goto
    bcf
            flag_adcset_1_rq
    bcf
            flag adcset 1 rqq
    bsf
            flag_adcset_1_rdy
adc_start_done_1_x:
adc_start_done_2:
    btfss
             flag_adcset_2_rqq
    goto
             adc_start_done_2_x
            flag_adcset_2_rq
    bcf
    bcf
            flag_adcset_2_rqq
    bsf
            flag adcset 2 rdy
    bsf
            flag_adcset_0_rdy
adc_start_done_2_x:
adc_start_done_x:
adc_start_new:
    movlw
             .0
adc start new 0:
    btfss flag_adcset_0_rq
    goto
            adc_start_new_0_x
    bsf
            flag_adcset_0_rqq
    iorlw
           ADCSET_0
adc_start_new_0_x:
adc_start_new_1:
    btfss
            flag_adcset_1_rq
            adc_start_new_1_x
    goto
            flag_adcset_1_rqq
    bsf
    iorlw
          ADCSET_1
adc_start_new_1_x:
adc_start_new_2:
    btfss flag_adcset_2_rq
    goto
             adc_start_new_2_x
          flag_adcset_2_rqq
    bsf
    iorlw ADCSET 2
adc_start_new_2_x:
    movwf
              r_adc_control
adc_start_x:
    return
```

#### **Charge State Service**

As a result of the trigger checks, this routine enters the charger into the correct charge state, as described in the functional description. Charge Suspend, Fast Charge, Trickle Charge, etc., are entered when appropriate. See lead charge state descriptions in "Functional Description: Lead Chemistry".

```
_____
; --- charge state service
;-----
chg_state_svc:
     btfss flag_chg_state_timer ; sevice timer expired ?
     goto chg_state_svc_x ; --- no, exit ...
bcf flag_chg_state_timer ;
btfss flag_adcset_0_rdy ; adc data ready ?
goto chg_state_svc_x ; --- no, exit ...
bcf flag_adcset_0_rdy ;
;--- charge state service enabled ?
chg state on:
     btfsc flag0_creg_chgcon_off
     goto
              chg_state_svc_x
chg state_on_x:
;--- battery present
;-----
     bcf flag_battpres
;--- battery present - voltage min
chg_state_svc_bpv:
     btfss flag0_mode_bpres_v
            chg_state_svc_bpv_x
EE_CHG_V_MIN_BP
check_voltage
r_status, C
flag_battpres
     goto
     movlw
     call
     btfss
     bsf
chg state svc bpv x:
;--- battery present - force
     btfsc flag0_mode_bpres_always ;
     bsf
              flag_battpres
;--- battery present - battid
chg_state_svc_bpbi:
     btfss flag0_mode_bpres_battid ;
              chg_state_svc_bpbi_x
     goto
     btfsc flag_battpres1
bsf flag_battpres
chg_state_svc_bpbi_x:
     state_svc_bp: ;
btfsc flag_battpres ; battery present ?
goto chg_state_svc_bp_x ; --- yes, skip ...
movf r chg_state_f
chg_state_svc_bp:
    movf r_chg_state, f ;
btfss r_status, Z ; chg state already zero ?
goto chg_state_0_init ; --- no, go initialize state 0
chg_state_svc_bp_x:
     call
              check_chg_timer_a
     btfss
              r status, Z
```

```
goto
            chg state svc x
    goto
            chg state svc jumptable ;
;--- charge state: 0 - reset
                             ;
chg state 0:
   state_0:
call reg_off
btfsc flag_battpres
    goto chg_state_1_init
chg_state_0_x:
    goto chg_state_x
;--- charge state: 1 - charge qualifiation
   state_1: ;
btfsc flag0_mode_float ;
goto chg_state_7_init ;
goto chg_state_3_init ;
chg_state_1:
;--- charge state: 2 - precharge
;-----
chg_state_2:
   goto chg_state_0_init
;-----
;--- charge state: 3
;-----
chg_state 3:
    btfss flag_reg_on
    btfss flag_reg_on ; regulation module shutdown ? goto chg_state_0_init ; --- yes, exit to state 6 ...
    goto chg_state_6_init btfsc flag_vreq
    btfsc flag_chg_til_done ; timer expired ?
goto chg state 6 init : --- ves. suspen
                                  ; --- yes, suspend
                                  ; reached voltage ?
    goto
           chg_state_4_init
                                  ; --- yes, goto CV
    goto
           chg_state_x
;--- charge state: 4
chg_state 4:
                                  ;
    btfss flag_reg_on ; regulation module shutdown ?
goto chg_state_0_init ; --- yes, exit to state 6 ...
    btfsc flag_chg_til_done ; timeout ?
           chg_state_6_init
    goto
                                  ; --- yes, goto suspend ...
chg_state_4_a:
          EE CHG C MIN
    movlw
                                 ; check current w/ cmin in ee
           check_current
    call
          r_status, C
            btfss
    goto
    call
    btfss
            r_status, Z
           chg state 4 x
    goto
                                   ;
    btfss flag0 mode postfloat
                                   ;
           chg_state_5_init
```

```
goto
            chg state 7 init
chg_state_4_a_1:
   movlw EE_CHG_TIME_1 call ee_read_waddr
                                 ; reset min current timer
    movwf r_chg_timer_b
chg_state_4_x:
    goto
          chg_state_x
;--- charge state: 5
;-----
chg_state_5:
   btfss flag0_mode_refloat
goto chg_state_5_x
   btfsc flag_chg_til_done
goto chg_state_7_init
goto chg_state_5_x
chg_state_5_x:
                                 ;
   goto chg_state_x
;-----
;--- charge state: 6
;-----
chg_state_6:
   btfsc flag0_mode_suspend_4ever;
goto chg_state_6_x;
btfsc flag_chg_ti2_done;
goto chg_state_0_init;
chg_state_6_x:
   goto
           chg_state_x
:-----
;--- charge state: 7
;-----
chg_state_7: ;
btfss flag_reg_on ; regulation module shutdown ?
goto chg_state_0_init ; --- yes, exit to state 0 ...
    btfsc flag chg til done
        chg_state_5_init
chg_state_x
    goto
                                 ;
    goto
;-----
;--- charge state exit(s) ...
chg_state_x:
   btfss frag_____
coto chg_state_x_
                               ; regulation module shutdown ?
;
           flag_reg_on
         r_status, RP1
                               ; auto shutdown ?
    movlw 1<<PWMASE
    andwf r_pwmclk, w
           r_status, RP1
   bcf r_status, Z
btfss r_status, Z
cha state_0_in
           chg state x :
;--- exit -
```

```
chg_state_svc_x:

bcf flag_adcset_0_rdy

bcf flag_adcset_2_rdy

btfss flag_reg_on

bsf flag_adcset_0_rq

btfsc flag_reg_on

chg_state_svc_x:

return

;
```



**LEAD CHARGE STATE FLOWCHART** FIGURE 13:

## **EXAMPLE 1: LEAD CHARGE STATE FLOWCHART EQUATIONS**

```
State Transition Criteria:
[12] => Transition from state 1 to state 2
[x1] \Rightarrow Transition from any state to state 1
[x0] = BP* \text{ or Reset}
Highest priority and true for all states – for clarity, not included in all equations below.
[01] = [x0]*
[13] = MODE\_FLOATONLY*
[17] = MODE_FLOATONLY
[36] = TI1 > TICC
[34] = [36]* and (V > VCHG)
[46] = TI1 > TICV
[45] = [46]* and MODE_POSTFLOAT* and (C < CMIN)
[47] = [46]* and MODE_POSTFLOAT and (C < CMIN)
[57] = MODE_REFLOAT and (TI > TI1)
[75] = TI1 > TIFLOAT
[60] = MODE_SUSPEND_4EVER* and TI2 > TISUSPEND
STATE-7
[75] = (V > VMAX) \text{ or } (TI\_1 > TITRICKLE\_MAX)
```

## **Charge State Initialization**

This routine performs the initialization of variables required by each individual charge state. Each charge state will have a different set of triggers and variables that are required for exiting.

```
;--- charge state initialization
chg state init:
;-----
;--- chg_state_0_init()
chg state 0 init:
    call reg_off clrf r_adc_1_ofs
     movlw
     goto
              chg_state_init_x_gpio_hi ;
;-----
;--- chg_state_1_init()
chg state 1 init:

        movf
        r_adc_1_L, w

        movwf
        r_adc_1_ofs

        movlw
        .1

     goto chg_state_init_x_gpio_hi ;
;-----
;--- chg_state_2_init()
chg state 2 init:
     goto chg_state_0_init
;-----
;--- chg_state_3_init()
chg state 3 init:
    call reg_load_chg
movlw EE_CHG_TI_CC
    call load_timer_dl_ee ;
movlw .3 ;
goto chg_state_init_x_gpio_lo ;
;--- chg_state_4_init()
chg_state_4_init:
     call reg_load_chg
            EE_CHG_TI_CV
     movlw
     call load_timer_dl_ee ;
movlw .4 ;
goto chg_state_init_x_gpio_lo ;
;--- chg_state_5_init()
chg state 5 init:
     call reg_off
              EE_CHG_TI_REFLOAT
     movlw
    call load_timer_dl_ee ;
movlw .5 ;
goto chg_state_init_x_gpio_hi ;
              load_timer_d1_ee
```

```
;--- chg state 6 init()
;-----
chg_state_6_init:
   call reg_off
    movlw EE CHG TI SUSPEND
    call load_timer_d2_ee
    movlw .6
         chg_state_init_x_gpio_hi ;
    goto
;--- chg_state_7_init()
;-----
chg_state_7_init:
          reg_load_flt
    call
          EE CHG TI FLOAT
    call load_timer_d1_ee
    movlw .7
    goto chg_state_init_x_gpio_lo ;
chg_state_init_x_gpio_hi:
    btfsc flag0_mode_gpio_cutoff
bsf p_gpio
goto chg_state_init_x_
chg_state_init_x_gpio_lo:
    btfsc flag0_mode_gpio_cutoff
    bcf
           p_gpio
chg_state_init_x_:
                                ; save state ; configure :
    movwf
            r chg state
            r_chg_state, w
    movf
                                   ; configure led1
          EE_LED1_CFG
    addlw
          ee_read_waddr
led_init_1
    call
    call
                                ; configure led2
    movf
           r_chg_state, w
    addlw EE_LED2_CFG
          ee_read_waddr
    call
            led_init_2
    call
             EE_CHG_TIME_0
    movlw
                                   ; w = the shold from ee
             ee_read_waddr
    call
    movwf
             r_chg_timer_a
```

return

## **Check Triggers**

This routine checks all the triggers that are required to exit the current charge state and enter into a different one. The triggers, variables and equations for each state are described in the functional description.

```
;--- load timer d1() - load timer and reset pre-scaler
load_timer_d1_ee:
    call ee_read_waddr
load_timer_d1:
    movwf r_timer_d1
clrf r_timer_d
bcf flag_chg_ti1_done
    return
;--- load_timer_d2() - load timer and reset pre-scaler
  used as a "holdoff" or "minimum" timeout; therefore,
    if setpoint==0, "done" flag set immediately
   if setpoint<>0, "done" flag set when timer expires
load_timer_d2_ee:
    call
            ee_read_waddr
load timer d2:
    movwf r timer d2
    clrf
            r_timer_d
            flag_chg_ti2_done
    bcf
            r_timer_d2, f
    movf
    btfsc
            r_status, Z
                                ; set "done" if ==0
    bsf
             flag chg ti2 done
    return
;-----
;--- check timer a
;--- check timer b
;--- check timer c
; --- check timer d
   status[Z]=1 if timer=0
check_chg_timer_a:
           r_chg_timer_a
check_chg_timer_
    movlw
    goto
check_chg_timer_b:
    movlw r_chg_timer_b
            check_chg_timer_
    goto
check_chg_timer_c:
    movlw
           r_chg_timer_c
    goto
             check_chg_timer_
check chg timer d:
    {\tt movlw} \qquad {\tt r\_chg\_timer\_d}
    goto
             check_chg_timer_
check_chg_timer_:
    movwf r fsr
            r indf, f
    btfss
            r status, Z
    decfsz r_indf, f
    nop
    return
```

```
;--- check current() - compare current to threshold
   call:
          ee address of theshold
     W
;
   uses:
;
      r accB L
      r_accB_H
      r_fsr
   return:
       r_status[C]=1 current <= threshold
       r_status[C]=0 current > threshold
;-----
check_current:
   call load_B_ee
check_current_:
   movlw r_adc_1_H
   goto
          math_cmp_16
;--- check_voltage() - compare voltage to threshold
   call:
          ee address of theshold
     W
;
   uses:
;
      r accB L
      r_accB_H
      r_fsr
   return:
       r_status[C]=1 voltage <= threshold
       r status[C]=0 voltage > threshold
;-----
check_voltage:
   call load B ee
                               ;
   movlw r_adc_2_H
   goto
         math_cmp_16
;--- check_temperature() - compare temperature to threshold
   call:
          ee address of theshold
   uses:
;
     r accB L
;
      r_accB_H
;
      r_fsr
   return:
    r_status[C]=1 temperature <= threshold
       r_status[C]=0 temperature > threshold
;-----
check_temperature:
   addlw -.1
                               ; accB_H = temp param
          load_B_ee
   call
   clrf
          r_accB_L
   movlw
          .6
   call math_shift_BC
                             ; accB = temp param * 4
   movlw r_adc_3_H
   goto
          math_cmp_16
;--- load_A_ee() - load accA from EE
;-----
```

### Regulate

The regulate routine controls the PWM so that the required voltage and current are always delivered to the battery. The charge state and feedback measure-

ments are used to determine if the PWM needs to be adjusted. If it does, then PWM\_ADJUST is called to calculate the correct new value, and PWM\_SET is called to write that value to the PWM Control register.

```
;--- regulate()
;-----
#define REG_V_H2 .25 ; voltage - upper limit 2 #define REG_V_H1 .6 ; voltage - upper limit 1 #define REG_V_L1 .6 ; voltage - lower limit 1 #define REG_V_L2 .50 ; voltage - upper limit 2
#define REG_C_NULL
                                         ; current - null limit
                      . 5
#define REG ADJ P1
                    .12
                                        ; pwm adjust
#define REG_ADJ_P2 .10
                                        ; pwm adjust
#define REG_ADJ_P3
                    .5
                                        ; pwm adjust
                                         ; pwm adjust
#define REG_ADJ_P4
                       .1
regulate:
    btfss
             flag_reg_on
                                         ; regulation enabled ?
                                         ; --- no, exit ...
    goto
             regulate_x_
    btfss flag reg timer
                                        ; timer elapsed ?
    goto regulate_x_
bcf flag_reg_timer
                                        ; --- no, exit ...
                                    ; adc conversions done ?
    btfss flag_adcset_1_rdy
    goto
             regulate x
                                         ; --- no, chk adc & exit ...
; debug
             toggle
; call
regulate co:
    btfsc flag0_mode_vregco_dis
            regulate co x
    goto
    movlw EE_REG_VSAFETY
            check_voltage
    call
          r_status, C
    btfss
                                         ;
    goto
             reg_off
regulate_co_x:
;--- voltage
;-----
regulate_v:
    bcf flag_vreg_1
            flag_vreg_2
flag_vreg
flag_neg
    bcf
    bcf
                                         ;
    bcf
    movlw r_adc 2 L
           math_load_B
math_neg_B
    call
                                        ; accB = voltage
    call
    movlw r_reg_v
           math_add_16_load_A
                                     ; accB = delta = reg_v - voltage
    call
    btfss r_accB_H, 7
                                        ; delta negative ?
    goto
            regulate v lo
                                         ; --- no, voltage <= vreg, skip ...
;--- V > VREG
regulate_v_hi:
    bsf
              flag_vreg
                                         ;
    bsf
              flag neg
```

```
movlw
             EE REG VH
    call
             ee_read_waddr
            math_add_8b
    call
                                         ; delta <= upper limit ?
    btfss
            r accB H, 7
    goto
            regulate v x
                                         ; --- yes, go check current ...
    bsf
            flag vreg 1
            EE_REG_VHH_VH
    movlw
            ee_read_waddr
    call
             math add 8b
    call
    btfss
             r_accB_H, 7
                                         ; delta <= upper_limit ?</pre>
            regulate_v_x
    goto
                                         ; --- yes, go check current ...
                                         ; V > LEVEL 2 !!
            flag_vreg_2
    bsf
    movlw
           EE REG P1
    call
           ee_read_waddr
                                         ; --- no, make big adj (down)
    goto
            regulate_adj
                                         ; === (zones: A1, A2, A3, A4, A5)
;--- V <= VREG
regulate_v_lo:
    call
            math_neg_B
    movlw EE REG VL
           ee read waddr
            math add 8b
                                         ;
    btfss
          r_accB_H, 7
                                         ; delta <= upper_limit ?</pre>
          regulate_v_x
    goto
                                         ; --- yes, go check current ...
    bsf
            flag_vreg_1
          EE_REG_VLL_VL
ee_read_waddr
math_add_8b
    movlw
    call
    call
    btfss r_accB_H, 7
                                        ; delta <= upper limit ?
    goto regulate_v_x
                                        ; --- yes, go check current ...
    bsf
            flag_vreg_2
                                         ; V > LEVEL 2 !!
regulate_v_x:
          flag_vreg_1
    btfsc
                                         ; set flag_vreg if null zone
             regulate_v_x_
    goto
          flag_vreg_2
flag_vreg
    btfss
                                         ;
    bsf
regulate_v_x_:
;-----
;--- current
regulate_c:
          r_adc_1_L
math_load_B
math_neg_B
    movlw
    call
    call
           r_reg_c
    movlw
           math_add_16_load_A
                                        ; accB = delta = reg_c - current
    call
            flag_neg
    bcf
    btfss r accB H, 7
    goto
            $+3
    bsf
            flag neg
                                       ; current > reg_c level! (set flag)
    call
            math neg B
                                         ; delta = -delta (make it positive)
;--- delta c >= 256
regulate_c_1:
    movf
             r_accB_H, f
                                         ; delta >= 256 mA
            r status, Z
    btfsc
            regulate_c_1_x
    goto
    btfsc
          flag_neg
            regulate_adj_dn_1
    goto
                                         ;===(zones: B5,C5,D5,E5
```

```
regulate c 1 x:
;--- delta_c < 256 - voltage too high, non-null
regulate_c_2:
    btfss
              flag vreg
    goto
              regulate_2_x
    btfsc
              flag vreg 1
    goto
              regulate_adj_dn_0
                                          ;===(zones: B1,B2,B3,B4)
regulate_2_x:
regulate_c_3:
    call
              math_neg_B
                                          ; delta_c = -delta_c (make it negative)
           EE_REG_CNULL
    movlw
           ee_read_waddr
math_add_8b
    call
    call
    btfss r accB H, 7
    goto
            regulate_x
                                          ;===(zones: C3,D3,E3) delta_c in null zone
    btfsc flag_neg
          regulate_adj_dn_0
math_neg_P
    goto
                                          ; === (zones: C4,D4,E4) current too high
    call
                                          ; delta = -delta (make it positive)
regulate_c_3_x:
regulate_c_4:
              flag_vreg_2
    btfsc
    goto
             regulate c 4 x
           flag vreg 1
    btfss
          regulate_x
regulate_adj_up_0
    goto
                                          ;===(zones: C1,C2)
    goto
                                          ;===(zones: D1,D2)
regulate_c_4_x:
regulate c 5:
           r_accB_H, f
r_status, Z
    movf
                                          ; delta <= -256 mA
    btfsc
            regulate_adj_up_0
    goto
                                          ; === (zones: E2)
           EE REG P3
    movlw
    call
            ee_read_waddr
    goto
              regulate adj
                                          ;===(zones: E1)
regulate_c_5_x:
regulate_adj_dn_1:
    movlw EE_REG_P2
    call
             ee read waddr
             regulate_adj_dn
    goto
regulate_adj_dn_0:
    movlw EE_REG_P4
    call
             ee_read_waddr
regulate_adj_dn:
           flag_neg
    bsf
             regulate adj
    goto
regulate_adj_up_1:
    movlw EE REG P2
    call
             ee read waddr
    goto
            regulate adj up
regulate_adj_up_0:
    movlw
             EE REG P4
    call
             ee_read_waddr
regulate_adj_up:
    bcf
             flag neg
regulate_adj:
    call
              pwm adj
                                          ;
    call
              pwm set
```

```
regulate x:
             flag_adcset_1_rdy
    bcf
             flag_adcset_1_rq
    bsf
regulate x :
    return
;-----
;--- reg_load()
;--- reg load flt() - load float voltage (K or LUT)
reg_load_flt:
    btfsc flag0_mode_v_flt_k ; constant or lut ?
goto reg_load_v ; --- constant!
call vlut_index_tcode ; --- lut!
goto reg_load_c ;

;--- reg_load_flt() - load charge voltage (K or LUT)
    EE_CHG_V_CHG_K ;

btfsc flag0_mode_v_reg_k ; constant or lut ?

goto reg_load_v ; --- constant !

call vlut_index_tcode ; --- lut !

call vlut_fetch_chg ;

goto reg_load_c ;
reg_load_chg:
                                          ;
reg load v:
           load_B_ee
r_reg_v
    call
    movlw
            math_move_B
    call
reg_load_c:
           EE_CHG_C
    movlw
            load_B_ee
    call
           r_reg_c
    movlw
          math_move_B
    call
                                           ;
    goto
             reg_on
;-----
;--- reg_on() - regulation on
reg_on:
    bsf flag_reg_on
    bsf
            r_status, RP1
         r_pwmclk, PWMASE
    bcf
    bcf
             r status, RP1
    return
;-----
;--- reg_off() - regulation off
;-----
reg_off:
          flag_reg_on
r_reg_c
    bcf
    clrf
            r_reg_c+1
    clrf
    clrf
              r reg v
             r_reg_v+1
    clrf
    clrf
             r_pwm_L
             r_pwm_H
    clrf
                                           ;
    call
             pwm set
    return
```

#### **Math Functions**

These are random math routines used by the firmware.

```
;-----
;--- math_add_8b() - add 8-bit positive value to accB
math_add_8b:
     movwf r_accA_L
clrf r_accA_H
goto math_add_16
                                         ;
;--- math_mul_16_prep()
     function:
     *WREG - 16-bit operand
math mul 16 prep:
                                         ;
     call math_load_A
                                         ;
math_mul_16_prep_:
     movlw .16
;--- math mul 16
   function:
      16x16 multiplication
    call:
       WREG - count/shift ops
         op1: accA
        op2: accD
   result:
     accB,accC = accA * accD
math mul 16:
                                         ;
     movwf r_count_1
clrf r_accB_H
clrf r_accB_L
clrf r_accC_H
clrf r_accC_L
                                         ; clear result accumulator
math_mul_16_loop:
                                         ; shift operand2 lsb into C
     rrf r_accD_H, F
     rrf r_accD_L, F
btfss r_status, C
goto math_mul_16_shift
                                         ; C = 1?
                                         ; --- no, go shift ...
math_mul_16_add:
     call
              math_add_16
math_mul_16_shift:
     rrf r_accB_H, F
                                        ; SHIFT result accumulator
      rrf
              r_accB_L, F
     rrf r_accC_H, F ;
rrf r_accC_L, F ;
decfsz r_count_1, F ;
goto math_mul_16_loop ; loop
      retlw 0
```

```
;--- div32
   operands:
       dividend - accA,accB
        divisor - accC
   result:
      quotient - accB
        remainder - accA
       overflow - WREG=0 else WREG=1 ?
math_div_32:
                                 ;
    movf
           r_accC_H, W
    movf
    btfss r status, C
    incf
           r_accC_H, W
    subwf r_accA_H, W
    btfsc r_status, C
    retlw
                                 ; overflow or division by zero
    movlw
             .16
            r_count_1
    movwf
math_div_32_loop:
    bcf r_status, C
    rlf
           r accB L, F
                                 ; shift dividend (accA,accB << 1)
    rlf
           r_accB_H, F
    rlf
           r_accA_L, F
           r_accA_H, F
    rlf
    btfsc r status, C
                                 ; if carry, go subtract
    goto
            math_div_32_sub
    movf
           r accC L, W
    subwf r accA L, W
    movf
           r_accC_H, W
    btfss r_status, C
           r_accC_H, W
    incf
           r_accA_H, W
     subwf
                               ; if smaller than divisor, skip to next
     btfss r_status, C
    goto
            math_div_32_next
math div 32 sub:
    movf
           r accC L, W
                                 ; subtract divisor from high
     subwf
           r_accA_L, F
    movf
           r_accC_H, W
    btfss r_status, C
          _ _accC_H, W
    incf
            r_accA_H, F
     subwf
    bsf
            r accB L, 0
math_div_32_next:
    decfsz r_count_1, F
    goto
           math_div_32_loop
    retlw 1
                                 ; no more overflow possible
;-----
;--- math_add_16()
   function:
       add 16-bit operands
   call:
        op1: accA
        op2: accB
```

```
result:
        accB = accA + accB
math_add_16_load_A:
    call
            math_load_A
math_add_16:
            r_accA_L, w
r_accB_L, f
    movf
     addwf
     btfsc r_status, C
     incf
              r_accB_H, f
     movf
              r_accA_H, w
     addwf r_accB_H, f
     retlw
;--- math_neg_B()
    function:
       accB = -accB
math_neg_B:
     comf r_accB_L, f incf r_accB_L, f
    comf
     btfsc r_status, Z
     decf r_accB_H, f comf r_accB_H, f
            r_accB_H, f
     retlw
;--- math_cmp_16()
    function:
       compare 2 16-bit values
         1: accB 2: *WREG
    call:
      *WREG: operand A (msb)
         accB: operand B
    result:
      status[C]=1: accB >= *WREG
        status[C]=0: accB < *WREG
math_cmp_16:
     movwf r_fsr
movf r_indf, w
subwf r_accB_H, w
btfss r_status, Z
     return
              r_fsr, f
     decf
             r_indf, w
     movf
     subwf r_accB_L, w
;--- math_load_ utilities
      *WREG = lsb of source data
;--- math load D()
math load D:
    movwf r_fsr
```

```
math_load_D_:
                r indf, w
      movf
      movwf
                r_accD_L
      incf
                r_fsr, f
                r_indf, w
      movf
                r_accD_H
      movwf
      goto
                \quad \text{math load } x
;--- math_load_C()
math_load_C:
                r_fsr
      movwf
math_load_C_:
      movf
                r_indf, w
      movwf
                r_accC_L
                r_fsr, f
      incf
      movf
                r indf, w
      movwf
                r_accC_H
                math_load_x
      goto
;--- math_load_B()
math_load_B:
      movwf
                r_fsr
math_load_B_:
      movf
                r_indf, w
      movwf
                r accB L
      incf
                r fsr, f
      movf
                r_indf, w
                r_accB_H
      movwf
      goto
                math_load_x
;--- math load A()
math_load_A:
      movwf
                r_fsr
math_load_A_:
      movf
                r_indf, w
      movwf
                r_accA_L
      incf
                r_fsr, f
      movf
                r_indf, w
                r_accA_H
      movwf
math load x:
      incf
                r_fsr, f
      return
math_move_B:
      movwf
                r_fsr
math_move_B_:
      movf
                r_accB_L, w
                r_indf
      movwf
      incf
                r_fsr, f
      movf
                r_accB_H, w
                math_move_x
      goto
math move D:
      movwf
                r_fsr
math_move_D_:
      movf
                r_accD_L, w
                r_indf
      movwf
      incf
                r fsr, f
      movf
                r_accD_H, w
      goto
                {\tt math\_move\_x}
```

```
math move x:
     movwf
              r indf
                                      ;
             r_fsr, f
     incf
     return
math shift BC:
     movwf
               r_count_1
math_shift_BC_loop:
          r_status, C
     bcf
              r_accB_H, f
     rrf
     rrf
              r_accB_L, f
             r_accC_H, f
     rrf
     rrf
             r_accC_L, f
             r_count_1, f
     decfsz
     goto
              math_shift_BC_loop
     return
               0x7d0
     orq
chg_state_svc_jumptable:
     movlw
              high $
     movwf
               r_pclath
               r_chg_state, w
     movf
     andlw
              0x0f
              r_pcl, f
     addwf
     goto
              chg_state_0
     goto
              chg_state_1
              chg_state_2
     goto
               chg_state_3
     goto
     goto
               chg_state_4
     goto
               chg_state_5
     goto
               chg_state_6
               chg_state_7
     goto
              chg_state_0_init
     goto
              chg_state_1_init
     goto
     goto
              chg_state_2_init
     goto
               chg_state_3_init
               chg_state_4_init
     goto
               chg_state_5_init
     goto
     goto
               chg_state_6_init
     goto
               chg_state_7_init
#if chg_state_svc_jumptable >> 8 != $>>8
     error "jump table page violation: chg_state_svc_jumptable"
#endif
```

#### **Default EEPROM Values**

This sets the default values for the EEPROM parameters. Note that the internal names of EEPROM parameters may vary from the data sheet and PowerTool 200 software names. The PowerTool 200 software names are used in the functional description section.

```
;-----
;--- EEPROM DEFAULT
    org 0x2100
    DE
        0x02, 0x00
                                   ; pattern
                                   ; ncells
    DE
        . 1
                                    ; manuf name
    DE
         "microchp"
    DE
        "16HV785 "
                                    ; device name
    DE
        low .2000, high .2000
                                    ; capacity
        .19
    DE
                                    ; pwm
    DE
       0x01
                                    : mode
    DE
         0x21
                                    ; mode2
    DE .00
                                     ; oscillator trim
    org 0x2120
                                  ; LED1 CONFIG
    DE
        0x08, 0x18, 0x28, 0x38
                                   ; LED1 CONFIG (cont)
    DE
         0x48, 0x58, 0x68, 0x78
                                    ; LED2 CONFIG
    DE
         0x08, 0x18, 0x28, 0x38
    DE 0x48, 0x58, 0x68, 0x78
                                    ; LED2 CONFIG (cont)
    org 0x2134
    DE .12, .10, .05, .01
                                    ; regulation: pwm adj values
    DE
       .19, .06, .06, .44
                                    ; regulation: voltage zone thresholds
       .6
    DE
                                    ; regulation: current zone thresholds
    DE
       low .2900, high .2900
                                    ; regulation: v safety (lion)
    org 0x2143
        low .1500, high .1500
    DE
                                    ; chg c
       low .1000, high .1000
    DE
                                    ; chg_c_float
       low .150, high .150
                                    ; chg_c_min
    DE
    DE
       .90
                                    ; chq ti cc (90=6hr)
    DE .90
                                    ; chg ti cv
    DE .15
                                    ; chg_ti_float
    DE
       .15
                                    ; chg_ti_refloat
    DE
        . 0
                                    ; chg_ti_suspend
                                   ; chg_v_chg
         low .2450, high .2450
    DE
                                    ; chg_v_flt
    DE
         low .2275, high .2275
       low .0500, high .0500
    DE
                                    ; chg_v_min_bp
    org 0x215c
    DE .20, .20, .00, .00, .00 ; chg_time
    DE
       .000, .128
                                    ; battid_min, _max
    org 0x216c
                                ; adc_cal_0 (reference)
    DE
        low .0248, high .0248
                                   ; adc_cal_1 (current)
         low .2553, high .2553
    DE
                                    ; adc_cal_2 (voltage)
    DE
        low .3412, high .3412
       low .8192, high .8192
    DE
                                    ; adc cal 3 (temperature)
       low .6407, high .6407
                                    ; adc cal 4 (battid)
    DE
    DE
       .100
                                    ; shunt
       .112
    DE
                                     ; temperature default
```

```
org 0x217C
    DE
          .8
                                       ; TLUT - length
         .38, .48, .61, .79
    DE
                                       ; TLUT - temp axis
                                       ; TLUT - temp axis (cont)
    DF:
         .105, .183, .207
                                      ; TLUT - slope - 0
    DE
         low -.23362, high -.23362
                                      ; TLUT - yint - 0
    DE
         low .1418, high .1418
    DE
         low -.19864, high -.19864
                                     ; TLUT - slope - 1
    DE
         low .1352, high .1352
                                     ; TLUT - yint - 1
                                     ; TLUT - slope - 2
    DE
         low -.15709, high -.15709
                                     ; TLUT - yint - 2
; TLUT - slope - 3
    DE
         low .1255, high .1255
    DE
         low -.12572, high -.12572
                                    ; TLUT - yint - 3
; TLUT - slope - 4
; TLUT - yint - 4
; TLUT - slope - 5
    DE
         low .1162, high .1162
    DF:
         low -.10206, high -.10206
         low .1071, high .1071
    DE
    DE
         low -.8631, high -.8631
                                      ; TLUT - yint - 5
    DE
        low .990, high .990
    DE
        low -.10154, high -.10154
                                     ; TLUT - slope - 6
    DE
         low .1127, high .1127
                                      ; TLUT - yint - 6
                                      ; TLUT - slope - 7
    DE
         low -.12875, high -.12875
    DE
         low .1402, high .1402
                                       ; TLUT - yint - 7
    org 0x21AA
    DE
         0x1E
                                        ; mode_3
    DE
         .10
                                        ; vlut_n - vlut length
;--- vlut t
        .025, .050, .075, .100
                                       ; -10, 0, 10, 20
    DE
         .113, .125, .137, .150
                                       ; 25, 30, 35, 40
    DF:
         .175
                                        ; 50
; --- vlut chg
    DE
         low .2760, high .2760
    DE
         low .2770, high .2770
        low .2650, high .2650
    DE
    DE
        low .2590, high .2590
        low .2530, high .2530
    DE
    DE
        low .2500, high .2500
    DE
        low .2470, high .2470
    DE
         low .2410, high .2410
    DE
         low .2350, high .2350
    DE
         low .2250, high .2250
;--- vlut flt
    DE
        low .2380, high .2380
    DE
         low .2370, high .2370
         low .2350, high .2350
    DE
    DE
         low .2330, high .2330
    DE
         low .2310, high .2310
    DE
         low .2300, high .2300
    DE
         low .2290, high .2290
    DE
         low .2270, high .2270
    DE
         low .2250, high .2250
    DF:
         low .2200, high .2200
    end
```

# **MEMORY MAP**

TABLE 11: EEPROM MEMORY MAP

| TABLE 11: EEPROM MEMORY MAP |          |      |     |         |          |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-----------------------------|----------|------|-----|---------|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Name                        | Location |      | Len | Default |          | Units  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| Ivaille                     | Dec      | Hex  | Len | Dec     | Hex      | Oilles | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| PATTERN                     | 1        | 0001 | 2   | 1       | 1        | coded  | Pattern ID (arbitrary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| NCELLS                      | 1        | 01   | 1   | 1       | 1        | cells  | Number of cells                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| MANUF_NAME                  | 3        | 03   | 8   | _       |          | ASCII  | Manufacturer's name "Microchip"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| DEV_NAME                    | 11       | 0B   | 8   | _       | _        | ASCII  | Device name "16HV785"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| CAPACITY                    | 19       | 13   | 2   | 800     | 320      | mAh    | Capacity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| PWM_FREQ                    | 21       | 15   | 1   | 19      | 13       | coded  | PWM frequency (e.g. 19 = 400 kHz)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| MODE                        | 22       | 16   | 1   | 1       | 01       | coded  | Mode - control flags                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| MODE2                       | 23       | 17   | 1   | 32      | 20       | coded  | Mode - control flags                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| OSC_TRIM                    | 24       | 18   | 1   | 0       | 0        | coded  | Oscillator trim – signed value +/-10%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Reserved                    | 25       | 19   | 7   | х       | Х        | х      | , and the second |  |  |
|                             | 1        | ı    | ı   | ·       | ı        |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| SUB-CONFIG                  | 32       | 20   | 32  |         |          |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| LED1_CFG_0                  | 32       | 20   | 1   | 8       | 08       | coded  | LED1 configuration – state 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED1_CFG_1                  | 33       | 21   | 1   | 24      | 18       | coded  | LED1 configuration – state 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED1_CFG_2                  | 34       | 22   | 1   | 40      | 28       | coded  | LED1 configuration – state 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED1_CFG_3                  | 35       | 23   | 1   | 56      | 38       | coded  | LED1 configuration – state 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED1_CFG_4                  | 36       | 24   | 1   | 72      | 48       | coded  | LED1 configuration – state 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED1_CFG_5                  | 37       | 25   | 1   | 88      | 58       | coded  | LED1 configuration – state 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED1_CFG_6                  | 38       | 26   | 1   | 104     | 68       | coded  | LED1 configuration – state 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED1_CFG_7                  | 39       | 27   | 1   | 120     | 78       | coded  | LED1 configuration – state 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED2_CFG_0                  | 40       | 28   | 1   | 8       | 08       | coded  | LED2 configuration – state 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED2_CFG_1                  | 41       | 29   | 1   | 24      | 18       | coded  | LED2 configuration – state 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED2_CFG_2                  | 42       | 2A   | 1   | 40      | 28       | coded  | LED2 configuration – state 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED2_CFG_3                  | 43       | 2B   | 1   | 56      | 38       | coded  | LED2 configuration – state 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED2_CFG_4                  | 44       | 2C   | 1   | 72      | 48       | coded  | LED2 configuration – state 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED2_CFG_5                  | 45       | 2D   | 1   | 88      | 58       | coded  | LED2 configuration – state 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED2_CFG_6                  | 46       | 2E   | 1   | 104     | 68       | coded  | LED2 configuration – state 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| LED2_CFG_7                  | 47       | 2F   | 1   | 120     | 78       | coded  | LED2 configuration – state 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| Reserved                    | 48       | 30   | 4   | х       | Х        | х      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 0115 1 55                   | T ===    |      |     | I       | <u> </u> |        | T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| SUB-LED                     | 52       | 34   | 20  | 40      | 00       |        | Description and DMM of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| REG_P1                      | 52       | 34   | 1   | 12      | 0C       | count  | Regulation – control PWM adj                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| REG_P2                      | 53       | 35   | 1   | 10      | 0A       | count  | Regulation – control PWM adj                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| REG_P3                      | 54       | 36   | 1   | 5       | 05       | count  | Regulation – control PWM adj                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| REG_P4                      | 55       | 37   | 1   | 1       | 01       | count  | Regulation – control PWM adj                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| REG_VHH_VH                  | 56       | 38   | 1   | 19      | 13       | mV     | Regulation – voltage zone limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| REG_VH                      | 57       | 39   | 1   | 6       | 06       | mV     | Regulation – voltage zone limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| REG_VL                      | 58       | 3A   | 1   | 6       | 06       | mV     | Regulation – voltage zone limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| REG_VLL_VL                  | 59       | 3B   | 1   | 44      | 2C       | mV     | Regulation – voltage zone limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| REG_CNULL                   | 60       | 3C   | 1   | 5       | 05       | mA     | Regulation – current null limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| REG_VSAFETY                 | 61       | 3D   | 2   | 4350    | 10FE     | mV     | Regulation – voltage limit – shutdown                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Reserved                    | 63       | 3F   | 4   | Х       | Х        | Х      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

TABLE 11: EEPROM MEMORY MAP (CONTINUED)

| Name           | Location |     | Lon | Def  | ault | Units    | Description                                |
|----------------|----------|-----|-----|------|------|----------|--------------------------------------------|
| ivallie        | Dec      | Hex | Len | Dec  | Hex  | Uillis   | Description                                |
| SUB-REG        | 67       | 43  | 15  |      |      |          |                                            |
| CHG_C          | 67       | 43  | 2   | 2000 | 7D0  | mA       | Charging current                           |
| CHG_C_FLOAT    | 69       | 45  | 2   | 2000 | 7D0  | mA       | Charging current – float                   |
| CHG_C_MIN      | 71       | 47  | 2   | 200  | C8   | mA       | EOC current                                |
| CHG_TI_CC      | 73       | 49  | 1   | 75   | 4B   | 4 min.   | Time-out – CC state                        |
| CHG_TI_CV      | 74       | 4A  | 1   | 75   | 4B   | 4 min.   | Time-out – CV state                        |
| CHG_TI_FLOAT   | 75       | 4B  | 1   | 75   | 4B   | 4 min.   | Time-out – float state                     |
| CHG_TI_REFLOAT | 76       | 4C  | 1   | 15   | 0F   | 4 min.   | Time-out – reinstate float                 |
| CHG_TI_SUSPEND | 77       | 4D  | 1   | 15   | 0F   | 4 min.   | Time-out – remain in suspend               |
| CHG_V_CHG_K    | 78       | 4E  | 2   | 2450 | 0992 | mV       | Charge voltage – constant                  |
| CHG_V_FLT_K    | 80       | 50  | 2   | 2275 | 08E3 | mV       | Float voltage – constant                   |
| CHG_V_MIN_BP   | 82       | 52  | 2   | 500  | 01F4 | mV       | Min. cell voltage to sense battery present |
| Reserved       | 84       | 54  | 8   | х    | х    | х        |                                            |
|                |          |     |     |      |      |          |                                            |
| SUB-CHG-PB     | 92       | 5C  | 25  |      |      |          |                                            |
| CHG_TIME_0     | 92       | 5C  | 1   | 20   | 14   | .25 sec. | Timer – state change                       |
| CHG_TIME_1     | 93       | 5D  | 1   | 20   | 14   | .25 sec. | Timer – EOC recheck                        |
| CHG_TIME_2     | 94       | 5E  | 1   | 20   | 14   | .25 sec. | Timer – not used                           |
| CHG_TIME_3     | 95       | 5F  | 1   | 20   | 14   | .25 sec. | Timer – not used                           |
| CHG_TIME_4     | 96       | 60  | 1   | 20   | 14   | .25 sec. | Timer – not used                           |
| CHG_TIME_5     | 97       | 61  | 1   | 20   | 14   | .25 sec. | Timer – not used                           |
| BATTID_MIN     | 98       | 62  | 1   | 0    | 0    | units    | Battery ID – present criteria              |
| BATTID_MAX     | 99       | 63  | 1   | 128  | 80   | units    | Battery ID – present criteria              |
| Reserved       | 100      | 64  | 8   | Х    | Х    | Х        |                                            |
| SUB-CHG        | 108      | 6C  | 16  |      |      |          |                                            |
| ADC_CAL_0      | 108      | 6C  | 2   | 248  | 00F8 | scaler   | Calibration (reference)                    |
| ADC_CAL_1      | 110      | 6E  | 2   | 2553 | 09F9 | scaler   | Calibration (current)                      |
| ADC_CAL_2      | 112      | 70  | 2   | 5121 | 1401 | scaler   | Calibration (voltage)                      |
| ADC_CAL_3      | 114      | 72  | 2   | 8192 | 2000 | scaler   | Calibration (temperature)                  |
| ADC_CAL_4      | 116      | 74  | 2   | 6407 | 1907 | scaler   | Calibration (BATID)                        |
| SHUNT          | 118      | 76  | 1   | 100  | 64   | mOhm     | Shunt resistor value                       |
| T_DEFAULT      | 119      | 77  | 1   | 112  | 70   | TCODE    | Default temperature                        |
| Reserved       | 120      | 78  | 4   | х    | х    | х        | ·                                          |
| (              |          | L   | l . | l .  |      | L        | 1                                          |

TABLE 11: EEPROM MEMORY MAP (CONTINUED)

| Nama      | Location |     |     | Default |      | l leite | Donasistics.                                 |
|-----------|----------|-----|-----|---------|------|---------|----------------------------------------------|
| Name      | Dec      | Hex | Len | Dec     | Hex  | Units   | Description                                  |
| SUB-ADC   | 124      | 7C  | 16  |         |      |         |                                              |
| T_LUT_N   | 124      | 7C  | 1   | 8       | 80   | entries | Temperature LUT – length (max. = 8)          |
| T_LUT_T_0 | 125      | 7D  | 1   | 38      | 26   | TCODE   | Temperature LUT – T0 (T_LUT_N – 1 entry)     |
| T_LUT_T_1 | 126      | 7E  | 1   | 48      | 30   | TCODE   | Temperature LUT – T1                         |
| T_LUT_T_2 | 127      | 7F  | 1   | 61      | 3D   | TCODE   | Temperature LUT – T2                         |
| T_LUT_T_3 | 128      | 80  | 1   | 79      | 4F   | TCODE   | Temperature LUT – T3                         |
| T_LUT_T_4 | 129      | 81  | 1   | 105     | 69   | TCODE   | Temperature LUT – T4                         |
| T_LUT_T_5 | 130      | 82  | 1   | 183     | B7   | TCODE   | Temperature LUT – T5                         |
| T_LUT_T_6 | 131      | 83  | 1   | 207     | CF   | TCODE   | Temperature LUT – T6                         |
| T_LUT_M_0 | 132      | 84  | 2   | -23362  | A4BE | scaler  | Temperature LUT – T0 slope (T_LUT_N entries) |
| T_LUT_B_0 | 134      | 86  | 2   | 1418    | 058A | scaler  | Temperature LUT – T0 Y-intercept             |
| T_LUT_M_1 | 136      | 88  | 2   | -19864  | B268 | scaler  | Temperature LUT – T1 slope                   |
| T_LUT_B_1 | 138      | 8A  | 2   | 1352    | 0548 | scaler  | Temperature LUT – T1 Y-intercept             |
| T_LUT_M_2 | 140      | 8C  | 2   | -15709  | C2A3 | scaler  | Temperature LUT – T2 slope                   |
| T_LUT_B_2 | 142      | 8E  | 2   | 1255    | 04E7 | scaler  | Temperature LUT – T2 Y-intercept             |
| T_LUT_M_3 | 144      | 90  | 2   | -12572  | CEE4 | scaler  | Temperature LUT – T3 slope                   |
| T_LUT_B_3 | 146      | 92  | 2   | 1162    | 048A | scaler  | Temperature LUT – T3 Y-intercept             |
| T_LUT_M_4 | 148      | 94  | 2   | -10206  | D822 | scaler  | Temperature LUT – T4 slope                   |
| T_LUT_B_4 | 150      | 96  | 2   | 1071    | 042F | scaler  | Temperature LUT – T4 Y-intercept             |
| T_LUT_M_5 | 152      | 98  | 2   | -8631   | DE49 | scaler  | Temperature LUT – T5 slope                   |
| T_LUT_B_5 | 154      | 9A  | 2   | 990     | 03DE | scaler  | Temperature LUT – T5 Y-intercept             |
| T_LUT_M_6 | 156      | 9C  | 2   | -10154  | D856 | scaler  | Temperature LUT – T6 slope                   |
| T_LUT_B_6 | 158      | 9E  | 2   | 1127    | 0467 | scaler  | Temperature LUT – T6 Y-intercept             |
| T_LUT_M_7 | 160      | A0  | 2   | -12875  | CDB5 | scaler  | Temperature LUT – T7 slope                   |
| T_LUT_B_7 | 162      | A2  | 2   | 1402    | 057A | scaler  | Temperature LUT – T7 Y-intercept             |

TABLE 11: EEPROM MEMORY MAP (CONTINUED)

| Name         | Location |     | Len | Def  | ault | Units  | Description               |
|--------------|----------|-----|-----|------|------|--------|---------------------------|
| Name         | Dec      | Hex | Len | Dec  | Hex  | Ullits | Description               |
| SUB-T LUT    | 164      | A4  | 40  |      |      |        |                           |
| MODE_3       | 170      | AA  | 1   | 0    | 0    | bits   | Mode bits                 |
| VLUT_N       | 171      | AB  | 1   | 10   | Α    |        |                           |
| T_VLUT_0     | 172      | AC  | 1   | 0    | 0    | TCODE  | VLUT – temperature vector |
| T_VLUT_1     | 173      | AD  | 1   | 25   | 19   | TCODE  |                           |
| T_VLUT_2     | 174      | AE  | 1   | 50   | 32   | TCODE  |                           |
| T_VLUT_3     | 175      | AF  | 1   | 75   | 4B   | TCODE  |                           |
| T_VLUT_4     | 176      | B0  | 1   | 100  | 64   | TCODE  |                           |
| T_VLUT_5     | 177      | B1  | 1   | 113  | 70   | TCODE  |                           |
| T_VLUT_6     | 178      | B2  | 1   | 125  | 7D   | TCODE  |                           |
| T_VLUT_7     | 179      | B3  | 1   | 150  | 96   | TCODE  |                           |
| T_VLUT_8     | 180      | B4  | 1   | 175  | AF   | TCODE  |                           |
| V_VLUT_CHG_0 | 181      | B5  | 2   | 2760 | AC8  | mV     | VLUT – charging           |
| V_VLUT_CHG_1 | 183      | B7  | 2   | 2700 | A8C  | mV     |                           |
| V_VLUT_CHG_2 | 185      | B9  | 2   | 2650 | A5A  | mV     |                           |
| V_VLUT_CHG_3 | 187      | BB  | 2   | 2590 | A1E  | mV     |                           |
| V_VLUT_CHG_4 | 189      | BD  | 2   | 2530 | 9E2  | mV     |                           |
| V_VLUT_CHG_5 | 191      | BF  | 2   | 2500 | 9C4  | mV     |                           |
| V_VLUT_CHG_6 | 193      | C1  | 2   | 2470 | 9A6  | mV     |                           |
| V_VLUT_CHG_7 | 195      | C3  | 2   | 2410 | 96A  | mV     |                           |
| V_VLUT_CHG_8 | 197      | C5  | 2   | 2350 | 92E  | mV     |                           |
| V_VLUT_CHG_9 | 199      | C7  | 2   | 2250 | 8CA  | mV     |                           |
| V_VLUT_FLT_0 | 201      | C9  | 2   | 2380 | 94C  | mV     | VLUT – float              |
| V_VLUT_FLT_1 | 203      | СВ  | 2   | 2370 | 942  | mV     |                           |
| V_VLUT_FLT_2 | 205      | CD  | 2   | 2350 | 92E  | mV     |                           |
| V_VLUT_FLT_3 | 207      | CF  | 2   | 2330 | 91A  | mV     |                           |
| V_VLUT_FLT_4 | 209      | D1  | 2   | 2310 | 906  | mV     |                           |
| V_VLUT_FLT_5 | 211      | D3  | 2   | 2300 | 8FC  | mV     |                           |
| V_VLUT_FLT_6 | 213      | D5  | 2   | 2290 | 8F2  | mV     |                           |
| V_VLUT_FLT_7 | 215      | D7  | 2   | 2270 | 8DE  | mV     |                           |
| V_VLUT_FLT_8 | 217      | D9  | 2   | 2250 | 8CA  | mV     |                           |
| V_VLUT_FLT_9 | 219      | DB  | 2   | 2200 | 898  | mV     |                           |
| SUB-T LUT    | 221      | DD  | 51  |      |      |        |                           |
| TOTAL        |          |     | 188 |      |      |        |                           |

# **MODE Registers**

# TABLE 12: MODE

| Bit | Name         | Description                          |
|-----|--------------|--------------------------------------|
| 7   |              |                                      |
| 6   | gpio_cutoff  | 1 = Enable GPIO cutoff logic         |
| 5   |              |                                      |
| 4   |              |                                      |
| 3   |              |                                      |
| 2   | bpres_battid | 1 = Battery present on BATID         |
| 1   | bpres_v      | 1 = Battery present on voltage sense |
| 0   | bpres_always | 1 = Battery present always           |

# TABLE 13: MODE2

| Bit | Name       | Description                                        |  |  |  |  |  |
|-----|------------|----------------------------------------------------|--|--|--|--|--|
| 7   | cofs_dis   | 1 = Disable auto-offset current cancellation       |  |  |  |  |  |
| 6   | osc_out    | 1 = Enable clock output (256) on BATID after Reset |  |  |  |  |  |
| 5   | temp_k     | 1 = Use constant temperature from EEPROM           |  |  |  |  |  |
| 4   |            |                                                    |  |  |  |  |  |
| 3   |            |                                                    |  |  |  |  |  |
| 2   |            |                                                    |  |  |  |  |  |
| 1   | vregco_dis | 1 = Disable voltage cutoff in regulator            |  |  |  |  |  |
| 0   | pwmas_dis  | 1 = Disable PWM auto-shutdown                      |  |  |  |  |  |

# TABLE 14: MODE3

| Bit | Name          | Description                                                 |  |  |  |  |  |  |
|-----|---------------|-------------------------------------------------------------|--|--|--|--|--|--|
| 7   |               |                                                             |  |  |  |  |  |  |
| 6   |               |                                                             |  |  |  |  |  |  |
| 5   | suspend_4ever | Suspend indefinitely – until Reset or battery removed, etc. |  |  |  |  |  |  |
| 4   | refloat       | Enable "refloat" – entered from EOC state                   |  |  |  |  |  |  |
| 3   | postfloat     | Enable float after CC, CV states                            |  |  |  |  |  |  |
| 2   | v_flt_k       | Use fixed float voltage (otherwise use VLUT)                |  |  |  |  |  |  |
| 1   | v_chg_k       | Use fixed charging voltage (otherwise use VLUT)             |  |  |  |  |  |  |
| 0   | float         | Skip to float state immediately                             |  |  |  |  |  |  |

# **RAM**

TABLE 15: RAM

| Name           | Dec | Hex | Len | Units    | Description                         |
|----------------|-----|-----|-----|----------|-------------------------------------|
| r_mode         | 32  | 20  | 1   | bits     | Operational mode register           |
| r_chg_state    | 33  | 21  | 1   | int      | Charge Controller "state"           |
| r_adc_0_L      | 34  | 22  | 1   | units    | ADC result – channel 0 (VREF)       |
| r_adc_0_H      | 35  | 23  | 1   |          |                                     |
| r_adc_1_L      | 36  | 24  | 1   | mA       | ADC result – channel 1 (CURRENT)    |
| r_adc_1_H      | 37  | 25  | 1   |          |                                     |
| r_adc_2_L      | 38  | 26  | 1   | mV       | ADC result – channel 2 (VOLTAGE)    |
| r_adc_2_H      | 39  | 27  | 1   |          |                                     |
| r_adc_3_L      | 40  | 28  | 1   | TCODE    | ADC result – channel 3 (TEMP)       |
| r_adc_3_H      | 41  | 29  | 1   |          |                                     |
| r_adc_4_L      | 42  | 2A  | 1   | units    | ADC result – channel 4 (BATID)      |
| r_adc_4_H      | 43  | 2B  | 1   |          |                                     |
| r_pwm_L        | 44  | 2C  | 1   | int      | PWM setting                         |
| r_pwm_H        | 45  | 2D  | 1   |          | PWM setting                         |
| r_reg_c        | 46  | 2E  | 2   | mA       | Regulation target: current (mA)     |
| r_reg_v        | 48  | 30  | 2   | mV       | Regulation target: voltage (mV)     |
| r_comm_reg_0   | 50  | 32  | 1   | N/A      | Indirect Address register           |
| r_comm_reg_1   | 51  | 33  | 1   | N/A      | Status                              |
| r_comm_reg_2   | 52  | 34  | 1   | N/A      | Configuration flags                 |
| r_comm_reg_3   | 53  | 35  | 1   | N/A      | Command flags                       |
| r_comm_reg_4   | 54  | 36  | 1   | N/A      | Data lo                             |
| r_comm_reg_5   | 55  | 37  | 1   | N/A      | Data hi                             |
| r_comm_reg_6   | 56  | 38  | 1   | N/A      |                                     |
| r_comm_reg_7   | 57  | 39  | 1   | N/A      |                                     |
| r_sim          | 58  | ЗА  | 1   | N/A      |                                     |
| r_chg_timer_a  | 59  | 3B  | 1   | .25 sec. | Hysteresis timer                    |
| r_chg_timer_b  | 60  | 3C  | 1   | .25 sec. | Hysteresis timer                    |
| r_chg_timer_c  | 61  | 3D  | 1   | .25 sec. | Hysteresis timer                    |
| r_chg_timer_d  | 62  | 3E  | 1   | .25 sec. | Hysteresis timer                    |
| r_temp_1       | 63  | 3F  | 1   | N/A      | Location sensitive (init ram clear) |
| r_temp_2       | 64  | 40  | 1   | N/A      |                                     |
| r_temp_3       | 65  | 41  | 1   | N/A      |                                     |
| r_temp_4       | 66  | 42  | 1   | N/A      |                                     |
| r_tempi_1      | 67  | 43  | 1   | N/A      | Temporary register for ISR          |
| r_timer_a1     | 68  | 44  | 1   | N/A      |                                     |
| r_timer_b      | 69  | 45  | 1   | N/A      |                                     |
| r_timer_b1     | 70  | 46  | 1   | N/A      |                                     |
| r_timer_c      | 71  | 47  | 1   | N/A      |                                     |
| r_timer_d      | 72  | 48  | 1   | sec.     |                                     |
| r_timer_d1     | 73  | 49  | 1   | 4 min.   |                                     |
| r_led_config_1 | 74  | 4A  | 1   | N/A      |                                     |
| r_led_contrl_1 | 75  | 4B  | 1   | N/A      |                                     |
| r_led_config_2 | 76  | 4C  | 1   | N/A      |                                     |

TABLE 15: RAM (CONTINUED)

|                   | CONTINU | -   |     |        |                                     |
|-------------------|---------|-----|-----|--------|-------------------------------------|
| Name              | Dec     | Hex | Len | Units  | Description                         |
| r_led_contrl_2    | 77      | 4D  | 1   | N/A    |                                     |
| r_adc_control     | 78      | 4E  | 1   | N/A    | ADC control                         |
| r_adc_raw_L       | 79      | 4F  | 1   | N/A    |                                     |
| r_adc_raw_H       | 80      | 50  | 1   | N/A    |                                     |
| r_count_1         | 81      | 51  | 1   | N/A    |                                     |
| r_accD_L          | 82      | 52  | 1   | N/A    | Math – accumulator – D              |
| r_accD_H          | 83      | 53  | 1   | N/A    |                                     |
| r_accC_L          | 84      | 54  | 1   | N/A    | Math – accumulator – C              |
| r_accC_H          | 85      | 55  | 1   | N/A    |                                     |
| r_accB_L          | 86      | 56  | 1   | N/A    | Math – accumulator – B              |
| r_accB_H          | 87      | 57  | 1   | N/A    |                                     |
| r_accA_L          | 88      | 58  | 1   | N/A    | Math – accumulator – A              |
| r_accA_H          | 89      | 59  | 1   | N/A    |                                     |
| r_comm_count      | 90      | 5A  | 1   | N/A    |                                     |
| r_comm_data       | 91      | 5B  | 1   | N/A    |                                     |
| r_comm_flags      | 92      | 5C  | 1   | N/A    |                                     |
| r_comm_data_cmnd  | 93      | 5D  | 1   | N/A    |                                     |
| r_mode2           | 94      | 5E  | 1   | bits   | Operational mode flags              |
| unused            | 95      | 5F  | 1   | N/A    |                                     |
| r_adc_accum       | 96      | 60  | 2   | N/A    |                                     |
| r_adc_accum_count | 98      | 62  | 1   | N/A    |                                     |
| r_adc_avg         | 99      | 63  | 2   | N/A    |                                     |
| r_adc_shadow      | 101     | 65  | 2   | units  |                                     |
| r_adc_1_ofs       | 103     | 67  | 1   | mA     |                                     |
| r_tcode           | 104     | 68  | 1   | mV     | NiMh -dv reference                  |
| unused            | 106     | 6A  | 5   | TCODE  | NiMh dtdt reference                 |
| r_mode3           | 110     | 6E  | 1   | bits   | Operational mode bits               |
| r_timer_d2        | 111     | 6F  | 1   | 4 min. | Timer – min. timer – NiMh algorithm |
| r_shadow_1        | 112     | 70  | 1   | N/A    | Debug                               |
| r_shadow_2        | 113     | 71  | 1   | N/A    | Debug                               |
| r_shadow_3        | 114     | 72  | 1   | N/A    | Debug                               |
| r_flags_1         | 115     | 73  | 1   | bits   | Assorted bit flags                  |
| r_flags_2         | 116     | 74  | 1   | bits   | Assorted bit flags                  |
| r_flags_3         | 117     | 75  | 1   | bits   | Assorted bit flags                  |
| r_flags_4         | 118     | 76  | 1   | bits   | Assorted bit flags                  |
| r_flags_5         | 119     | 77  | 1   | bits   | Assorted bit flags                  |
| r_flags_6         | 120     | 78  | 1   | bits   | Assorted bit flags                  |
| r_isr_w           | 121     | 79  | 1   | N/A    | Interrupt context                   |
| r_isr_status      | 122     | 7A  | 1   | N/A    | Interrupt context                   |
| r_isr_pclath      | 123     | 7B  | 1   | N/A    | Interrupt context                   |
| r_isr_fsr         | 124     | 7C  | 1   | N/A    | Interrupt context                   |
| r_ee_data         | 125     | 7D  | 1   | N/A    | EEPROM data                         |
| r_ee_addr         | 126     | 7E  | 1   | N/A    | EEPROM address                      |
| r_tempc_1         | 127     | 7F  | 1   | N/A    | Temporary register                  |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Linear Active Thermistor, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, Real ICE, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and Zena are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

@ 2006, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELOO® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# WORLDWIDE SALES AND SERVICE

#### **AMERICAS**

**Corporate Office** 

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Alpharetta, GA Tel: 770-640-0034 Fax: 770-640-0307

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago

Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

San Jose

Mountain View, CA Tel: 650-215-1444 Fax: 650-961-0286

**Toronto** 

Mississauga, Ontario,

Canada

Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8676-6200 Fax: 86-28-8676-6599

China - Fuzhou

Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Shunde

Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7250 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-2229-0061 Fax: 91-80-2229-0062

India - New Delhi

Tel: 91-11-5160-8631 Fax: 91-11-5160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471-6166 Fax: 81-45-471-6122

Korea - Gumi

Tel: 82-54-473-4301 Fax: 82-54-473-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or

82-2-558-5934

**Malaysia - Penang** Tel: 60-4-646-8870 Fax: 60-4-646-5086

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870

Fax: 65-6334-8850 **Taiwan - Hsin Chu** 

Tel: 886-3-572-9526 Fax: 886-3-572-6459

Taiwan - Kaohsiung

Tel: 886-7-536-4818 Fax: 886-7-536-4803

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-399 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828

Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399

Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** 

Tel: 44-118-921-5869 Fax: 44-118-921-5820