DS4002 Timing and Digital I/O Board

# **Features**

Release 2021-A – May 2021



#### How to Contact dSPACE

Mail: dSPACE GmbH

Rathenaustraße 26 33102 Paderborn

Germany

Tel.: +49 5251 1638-0
Fax: +49 5251 16198-0
E-mail: info@dspace.de
Web: http://www.dspace.com

#### How to Contact dSPACE Support

If you encounter a problem when using dSPACE products, contact your local dSPACE representative:

- Local dSPACE companies and distributors: http://www.dspace.com/go/locations
- For countries not listed, contact dSPACE GmbH in Paderborn, Germany.
   Tel.: +49 5251 1638-941 or e-mail: support@dspace.de

You can also use the support request form: http://www.dspace.com/go/supportrequest. If you are logged on to mydSPACE, you are automatically identified and do not need to add your contact details manually.

If possible, always provide the relevant dSPACE License ID or the serial number of the CmContainer in your support request.

#### Software Updates and Patches

dSPACE strongly recommends that you download and install the most recent patches for your current dSPACE installation. Visit http://www.dspace.com/go/patches for software updates and patches.

#### Important Notice

This publication contains proprietary information that is protected by copyright. All rights are reserved. The publication may be printed for personal or internal use provided all the proprietary markings are retained on all printed copies. In all other cases, the publication must not be copied, photocopied, reproduced, translated, or reduced to any electronic medium or machine-readable form, in whole or in part, without the prior written consent of dSPACE GmbH.

© 2000 - 2021 by: dSPACE GmbH Rathenaustraße 26 33102 Paderborn Germany

This publication and the contents hereof are subject to change without notice.

AUTERA, ConfigurationDesk, ControlDesk, MicroAutoBox, MicroLabBox, SCALEXIO, SIMPHERA, SYNECT, SystemDesk, TargetLink and VEOS are registered trademarks of dSPACE GmbH in the United States or other countries, or both. Other brand names or product names are trademarks or registered trademarks of their respective companies or organizations.

# Contents

| About This Document                                  | 7  |
|------------------------------------------------------|----|
| Introduction to the Features of the DS4002           | 9  |
| DS4002 Architecture                                  | 10 |
| Feature Overview                                     | 10 |
| DS4002 Interfaces                                    | 11 |
| Digital I/O Unit                                     | 13 |
| Basics of the Digital I/O Unit                       | 13 |
| Strobing Inputs                                      | 16 |
| Handshaking with External Devices                    | 16 |
| Timing I/O Unit                                      | 19 |
| Basics                                               | 20 |
| Basics of the Timing I/O Unit                        | 20 |
| Generation of Digital Signals                        | 23 |
| PWM Signal Generation (PWM, PWM3)                    | 23 |
| Basics of PWM Signal Generation                      | 24 |
| 1-Phase PWM Signal Generation (PWM)                  |    |
| 3-Phase PWM Signal Generation (PWM3)                 | 27 |
| Generation of Simple Signals                         | 30 |
| Square-Wave Signal Generation (D2F)                  | 31 |
| Monoflop Signal Generation                           | 32 |
| Generation of Arbitrary Signals                      | 36 |
| Basics of Generating Arbitrary Signals               | 37 |
| Defining and Specifying States                       |    |
| Starting Signal Generation                           |    |
| Updating State Parameters                            |    |
| Example of Generating an Arbitrary Signal            | 49 |
| Triggering                                           |    |
| Triggering the Start of Signal Generation Externally | 51 |
| Measurement of Digital Signals and Event Capture     | 54 |
| Overlap and Contiguous Read Modes                    | 55 |

| PWM Signal Measurement (PWM2D)                                                 | 57     |
|--------------------------------------------------------------------------------|--------|
| Square-Wave Signal Measurement (F2D)                                           | 59     |
| Phase-Shift Measurement                                                        | 61     |
| Event Capture                                                                  | 63     |
| Input Signal Filtering                                                         | 64     |
| Angle-Based Mode                                                               | 66     |
| Basics on the Angle Base Mode                                                  | 66     |
| Basics on the Angle Base Mode                                                  | 66     |
| Implementing the Angle-Based Mode (Board Revision DS4002-01 03)                | 68     |
| Basics of the Angle-Based Mode for Board Revision DS4002-0                     | 1      |
| Generating Angle-Based Signals                                                 | 69     |
| Measuring Angle-Based Signals                                                  |        |
| Implementing the Angle-Based Mode and Time-Base Distribution                   |        |
| (Board Revision as of DS4002-04)                                               |        |
| Angle-Based Mode on a Single DS4002  Angle-Based Mode on Several dSPACE Boards |        |
| Connecting dSPACE Boards for Time-Base Distribution                            |        |
| Configuring Time-Base Master and Time-Base Slaves                              |        |
| Specifying the Rotational Speed                                                |        |
|                                                                                |        |
| Interrupts Provided by the DS4002                                              | 79     |
| Basics on Interrupts of the DS4002                                             | 79     |
| Signal Generation Interrupt                                                    | 80     |
| Read Event Interrupt                                                           | 81     |
| Memory Features                                                                | 83     |
| Memory Usage                                                                   | 83     |
| Swinging Buffer Principle                                                      |        |
| Event Buffer                                                                   |        |
|                                                                                |        |
| Limitations                                                                    | 89     |
| DS4002 Board Revision                                                          | 90     |
| Quantization Effects                                                           | 90     |
| Limitations Due to the Controller Processing Time                              |        |
| Minimum Delay Value for Signal Generation                                      |        |
| Maximum Frequency for Signal Measurement and Event Capt                        | ure 95 |

|     | Limitation for the Measurement of Symmetric PWM Signals | 96  |
|-----|---------------------------------------------------------|-----|
|     | Conflicting I/O Features                                | 99  |
|     |                                                         |     |
| nde | ex                                                      | 101 |

# About This Document

#### Introduction

This document provides feature-oriented access to the information you need to implement the functions of the DS4002.

#### **Symbols**

dSPACE user documentation uses the following symbols:

| Symbol           | Description                                                                                                                          |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| ▲ DANGER         | Indicates a hazardous situation that, if not avoided, will result in death or serious injury.                                        |
| <b>▲</b> WARNING | Indicates a hazardous situation that, if not avoided, could result in death or serious injury.                                       |
| <b>▲</b> CAUTION | Indicates a hazardous situation that, if not avoided, could result in minor or moderate injury.                                      |
| NOTICE           | Indicates a hazard that, if not avoided, could result in property damage.                                                            |
| Note             | Indicates important information that you should take into account to avoid malfunctions.                                             |
| Tip              | Indicates tips that can make your work easier.                                                                                       |
| · C              | Indicates a link that refers to a definition in the glossary, which you can find at the end of the document unless stated otherwise. |
| <u> </u>         | Precedes the document title in a link that refers to another document.                                                               |

#### **Naming conventions**

dSPACE user documentation uses the following naming conventions:

**%name**% Names enclosed in percent signs refer to environment variables for file and path names.

< > Angle brackets contain wildcard characters or placeholders for variable file and path names, etc.

#### **Special folders**

Some software products use the following special folders:

**Common Program Data folder** A standard folder for application-specific configuration data that is used by all users.

%PROGRAMDATA%\dSPACE\<InstallationGUID>\<ProductName>
or

%PROGRAMDATA%\dSPACE\<ProductName>\<VersionNumber>

**Documents folder** A standard folder for user-specific documents.

%USERPROFILE%\Documents\dSPACE\<ProductName>\
<VersionNumber>

# Accessing dSPACE Help and PDF Files

After you install and decrypt dSPACE software, the documentation for the installed products is available in dSPACE Help and as PDF files.

**dSPACE Help (local)** You can open your local installation of dSPACE Help:

- On its home page via Windows Start Menu
- On specific content using context-sensitive help via F1

**dSPACE Help (Web)** You can access the Web version of dSPACE Help at www.dspace.com.

To access the Web version, you must have a *mydSPACE* account.

**PDF files** You can access PDF files via the icon in dSPACE Help. The PDF opens on the first page.

## Introduction to the Features of the DS4002

#### **Basics**

The DS4002 provides a 32-bit digital I/O unit that you can use to observe input lines (switches, sensors) or control output lines (relays, displays). In addition, the board provides 8 channels for either capturing digital signals or generating arbitrary pulse patterns.

#### Where to go from here

#### Information in this section

#### Information in other sections

#### Data Sheets (PHS Bus System Hardware Reference )

 $\label{thm:components} \mbox{Summarizes the technical specifications of the hardware components}.$ 

## DS4002 Architecture

#### Introduction

The following illustration gives an overview of the functional units and architecture of the DS4002:



#### **Related topics**

#### Basics

| DS4002 Interfaces | 11 |
|-------------------|----|
| Feature Overview. | 10 |
|                   |    |

## **Feature Overview**

#### **Features**

The DS4002 Timing and Digital I/O Board provides the following features:

**Digital I/O unit** Provides 32-bit digital I/O, refer to Digital I/O Unit on page 13.

**Timing I/O unit** Provides 8 channels to generate or measure digital signals. The unit uses a time base with 200 ns resolution, refer to Timing I/O Unit on page 19.

#### Note

The time-base connector, which is part of the timing I/O unit, is supported only for specific board versions. For details, refer to DS4002 Board Revision on page 90.

**Interrupt control** Provides various hardware interrupts, refer to Interrupts Provided by the DS4002 on page 79.

**Memory** Comprising a dual-port memory, refer to Memory Features on page 83.

#### Limitations

There are some limitations when you work with the DS4002. For details, refer to Limitations on page 89.

#### **Related topics**

#### Basics

| DS4002 Architecture | 10 |
|---------------------|----|
| DS4002 Interfaces   | 11 |

## DS4002 Interfaces

#### Introduction

The DS4002 has interfaces for connection to a PHS-bus-based system and external devices.

# Integration into a PHS-bus-based system

To use the DS4002, it must be integrated into a PHS-bus-based system. While the DS4002 performs the required I/O tasks, the processor board takes over the calculation of the real-time model. That is, applications using DS4002 I/O features are implemented on the processor board.

Communication between processor board and I/O board is performed via the peripheral high speed bus: That is the PHS bus for a connection to a dSPACE processor board.

**Partitioning the PHS bus with the DS802** With the DS802 PHS Link Board you can spatially partition the PHS bus by arranging the I/O boards in several expansion boxes.

The DS802 can be used in combination with many types of available dSPACE I/O boards. However, some I/O boards and some functionalities of specific I/O boards are not supported.

The I/O board support depends on the dSPACE software release which you use. For a list of supported I/O boards, refer to DS802 Data Sheet (PHS Bus System Hardware Reference (11).

#### **Connection to external** devices

There are two different ways to connect external devices to the DS4002. To access the I/O units of the board, connect external devices

- to the 50-pin, female I/O connector P2 of the DS4002, or
- to the optional connector panel CP4002 or the optional combined connector/LED panel CLP4002, which provides an additional array of LEDs indicating the states of the digital signals.

#### **Related topics**

#### **Basics**

| DS4002 Architecture | 10 |
|---------------------|----|
| Feature Overview    | 10 |

# Digital I/O Unit

#### Where to go from here

#### Information in this section

| Basics of the Digital I/O Unit    | }        |
|-----------------------------------|----------|
| Strobing Inputs                   | 5        |
| Handshaking with External Devices | <u>;</u> |

## Basics of the Digital I/O Unit

#### Characteristics

The DS4002 controls a digital I/O unit with the following characteristics:

- 32-bit digital I/O
- Input/output mode:
  - Bits 0 ... 23: mode selectable for each of the 8-bit groups (bits 0 ... 7, 8 ... 15, 16 ... 23) individually
  - Bits 24 ... 27: always in output mode
  - Bits 28 ... 31: always in input mode
- TTL voltage range for 32-bit digital I/O and handshake lines

#### Power-up state

On power-up of the DS4002, all digital I/O lines except for bits  $24 \dots 27$  are in input mode. They are set to high level.

Bits  $24 \dots 27$  are always in output mode. They are set to low level on power-up of the board.

# Specifying initialization and termination values

For the digital I/O lines that you configure as digital outputs and for the digital I/O lines 24 ... 27, which are always in output mode, you can specify the digital output at the simulation start.

You can also specify the digital output at the simulation end. This allows you to drive the connected hardware into a safe final condition.

# Direct and strobed input mode

If configured as digital inputs, the three 8-bit groups (bits 0  $\dots$  7, 8  $\dots$  15, 16  $\dots$  23) can be driven in two input modes:

- In the *direct input mode*, new data is input immediately. No additional strobe signal is necessary in this mode.
- In the *strobed input mode*, new data is latched into the digital I/O unit after a strobe signal at the PSTB line. For details, see Strobing Inputs on page 16.

#### RTI/RTLib support

You can access the digital I/O unit via DS4002 Blockset and RTLib. For details, refer to

- RTI: Digital I/O Unit (DS4002 RTI Reference 🕮)
- RTLib: Digital I/O Unit (DS4002 RTLib Reference 🕮)

#### **Execution times**

The execution times required by the RTLib functions have been measured. For details on the results and measurement setup, refer to Function Execution Times (DS4002 RTLib Reference ).

#### **Connecting external devices**

For a circuit diagram and information on the electrical characteristics and signal conditioning of the digital I/O unit and the corresponding handshake lines, refer to Signal Connection to External Devices (PHS Bus System Hardware Reference (11)).

#### I/O mapping

The following table shows the mapping between the RTI blocks and RTLib functions and the corresponding pins used by the digital I/O unit:

| Related RTI Block | Bit<br>(RTI) | Related RTLib Functions      | Bit<br>(RTLib) | Conn.<br>Pin | Pin on<br>CP | Signal |
|-------------------|--------------|------------------------------|----------------|--------------|--------------|--------|
| DS4002IN/         | Bit 0 (gr 1) | See Digital I/O Unit (DS4002 | Bit 0          | P2 34        | CP11 1       | IO0    |
|                   | Bit 1 (gr 1) | RTLib Reference (11)         | Bit 1          | P2 18        | CP11 18      | IO1    |

| Related RTI Block    | Bit<br>(RTI)  | Related RTLib Functions      | Bit<br>(RTLib) | Conn.<br>Pin | Pin on<br>CP | Signal |
|----------------------|---------------|------------------------------|----------------|--------------|--------------|--------|
| DS4002OUT            | Bit 2 (gr 1)  |                              | Bit 2          | P2 2         | CP11 2       | IO2    |
|                      | Bit 3 (gr 1)  |                              | Bit 3          | P2 35        | CP11 19      | 103    |
|                      | Bit 4 (gr 1)  |                              | Bit 4          | P2 19        | CP11 3       | 104    |
|                      | Bit 5 (gr 1)  |                              | Bit 5          | P2 3         | CP11 20      | 105    |
|                      | Bit 6 (gr 1)  |                              | Bit 6          | P2 36        | CP11 4       | 106    |
|                      | Bit 7 (gr 1)  |                              | Bit 7          | P2 4         | CP11 21      | 107    |
|                      | Bit 8 (gr 2)  |                              | Bit 8          | P2 37        | CP11 5       | 108    |
|                      | Bit 9 (gr 2)  |                              | Bit 9          | P2 21        | CP11 22      | 109    |
|                      | Bit 10 (gr 2) |                              | Bit 10         | P2 5         | CP11 6       | IO10   |
|                      | Bit 11 (gr 2) |                              | Bit 11         | P2 38        | CP11 23      | IO11   |
|                      | Bit 12 (gr 2) |                              | Bit 12         | P2 6         | CP11 7       | IO12   |
|                      | Bit 13 (gr 2) |                              | Bit 13         | P2 39        | CP11 24      | IO13   |
|                      | Bit 14 (gr 2) |                              | Bit 14         | P2 23        | CP11 8       | IO14   |
|                      | Bit 15 (gr 2) |                              | Bit 15         | P2 7         | CP11 25      | IO15   |
|                      | Bit 16 (gr 3) |                              | Bit 16         | P2 40        | CP11 9       | IO16   |
|                      | Bit 17 (gr 3) |                              | Bit 17         | P2 8         | CP11 26      | IO17   |
|                      | Bit 18 (gr 3) |                              | Bit 18         | P2 41        | CP11 10      | IO18   |
|                      | Bit 19 (gr 3) |                              | Bit 19         | P2 25        | CP11 27      | IO19   |
|                      | Bit 20 (gr 3) |                              | Bit 20         | P2 9         | CP11 11      | 1020   |
|                      | Bit 21 (gr 3) |                              | Bit 21         | P2 42        | CP11 28      | IO21   |
|                      | Bit 22 (gr 3) |                              | Bit 22         | P2 10        | CP11 12      | 1022   |
|                      | Bit 23 (gr 3) |                              | Bit 23         | P2 43        | CP11 29      | 1023   |
| DS4002OUT_SINGLE_BIT | Bit 24        | See Digital I/O Unit (DS4002 | Bit 24         | P2 27        | CP11 13      | 1024   |
|                      | Bit 25        | RTLib Reference (11)         | Bit 25         | P2 11        | CP11 30      | 1025   |
|                      | Bit 26        |                              | Bit 26         | P2 44        | CP11 14      | 1026   |
|                      | Bit 27        |                              | Bit 27         | P2 12        | CP11 31      | 1027   |
| DS4002IN_SINGLE_BIT  | Bit 28        | See Digital I/O Unit (DS4002 | Bit 28         | P2 45        | CP11 15      | 1028   |
|                      | Bit 29        | RTLib Reference (11)         | Bit 29         | P2 29        | CP11 32      | 1029   |
|                      | Bit 30        |                              | Bit 30         | P2 13        | CP11 16      | 1030   |
|                      | Bit 31        |                              | Bit 31         | P2 46        | CP11 33      | IO31   |

#### **Related topics**

#### References

DS4002IN (DS4002 RTI Reference (11))
DS4002IN\_SINGLE\_BIT (DS4002 RTI Reference (12))
DS4002OUT (DS4002 RTI Reference (12))
DS4002OUT\_SINGLE\_BIT (DS4002 RTI Reference (12))

## **Strobing Inputs**

# Introduction The three 8-bit groups (bits 0 ... 7, 8 ... 15, 16 ... 23) of the digital I/O unit can be used in the *strobed input mode*. In this mode, new data is latched into the digital I/O unit by the strobe signal. PSTB signal To use the strobed input mode, the strobe signal must be connected to the PSTB line. Input data is latched on the rising edge of the strobe signal. Prior to the rising edge, the strobe signal must be low for at least 50 ns. After the rising edge, the strobe signal must be high for at least 50 ns. RTI/RTLib support You can access the digital I/O unit via DS4002 Blockset and RTLib. For details, refer to RTI: DS4002IN (DS4002 RTI Reference □) RTLib: Digital I/O Unit (DS4002 RTLib Reference □)

#### I/O mapping

The following table shows the mapping between the RTI block and RTLib functions and the corresponding pin used by the PSTB line:

| Related RTI Block | Bit<br>(RTI) | Related RTLib Functions                              | Bit<br>(RTLib) | Conn.<br>Pin | Pin on<br>CP | Signal |
|-------------------|--------------|------------------------------------------------------|----------------|--------------|--------------|--------|
| DS4002IN          |              | See Digital I/O Unit (DS4002<br>RTLib Reference (11) |                | P2 20        | CP11 35      | PSTB   |

#### **Related topics**

#### Basics

| Basics of the Digital I/O Unit    | . 13 |
|-----------------------------------|------|
| Handshaking with External Devices | .16  |

## Handshaking with External Devices

| Introduction        | The DS4002 provides two output signals that acknowledge that data was written to or read from the digital I/O unit successfully. |  |  |  |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                     | Handshaking is not supported by RTI.                                                                                             |  |  |  |
| PRDY handshake line | When data was written to the digital I/O unit, this is indicated by a 400 ns low pulse at the PRDY handshake line.               |  |  |  |

#### **PACK** handshake line

When data was read from the digital I/O unit, this is indicated by a 400 ns low pulse at the PACK handshake line.

# Output pins for the handshake lines

The following table shows the pins used by the handshake lines:

| Conn. Pin | Pin on CP | Signal |
|-----------|-----------|--------|
| P2 24     | CP11 37   | PACK   |
| P2 28     | CP11 39   | PRDY   |

#### **Related topics**

#### Basics

| Basics of the Digital I/O Unit | 13 |
|--------------------------------|----|
| Strobing Inputs                | 16 |

# Timing I/O Unit

#### Introduction

The DS4002 has a timing I/O unit that you can use to generate and measure digital signals.

#### Where to go from here

#### Information in this section

| Basics                                           |  |
|--------------------------------------------------|--|
| Generation of Digital Signals                    |  |
| Measurement of Digital Signals and Event Capture |  |
| Angle-Based Mode                                 |  |

#### Information in other sections

| Introduction to the Features of the DS4002 Provides an overview of the architecture, features and interface of the | 9  |
|--------------------------------------------------------------------------------------------------------------------|----|
| DS4002.  Limitations                                                                                               | 89 |
| There are some limitations when you work with the DS4002.                                                          |    |

## **Basics**

## Basics of the Timing I/O Unit

#### Introduction

Before you start working with the timing I/O unit of the DS4002, you should familiarize yourself with the basics.

#### Note

Knowing the basics is indispensable to understanding the Limitations on page 89.

#### Characteristics

The DS4002 has a timing I/O unit that you can use to generate and measure digital signals. It has the following characteristics:

- 8 channels
- Time base with 200 ns resolution
- Each channel can individually be configured to generate or measure digital signals.
- TTL voltage range

#### Controller

The DS4002 provides a controller that is the interface between the 8 channels of the timing I/O unit and the board's dual-port memory (refer to Memory Features on page 83), which provides each channel with memory for signal generation and measurement. The controller also serves command requests from the processor board via PHS bus.



The controller works with a 200 ns time base.

# State machine code for signal generation

Every signal generated by the DS4002 can be described as a series of states – each consisting of a delay and a level change, like "after 1 ms set output high". For the channels that are in output mode, the application contains *state machine code*. The code holds all the instructions required to define and execute a series of states. In other words, the state machine code defines the signal generated on the corresponding channel. The code also contains information on interrupts to be generated and internal triggering of other channels after a state is executed.

Simple state machine code may look like this:

| State Machine Code |       |       |                    |  |  |
|--------------------|-------|-------|--------------------|--|--|
| State #            | Delay | Level | Interrupt          |  |  |
| 1                  | 1 ms  | High  | Generate interrupt |  |  |
| 2                  | 3 ms  | Low   | _                  |  |  |
| 3                  | 2 ms  | High  | _                  |  |  |
| 4                  | 5 ms  | High  | Generate interrupt |  |  |
|                    |       |       |                    |  |  |

The state machine code is executed by the *state machine* implemented in the controller.

#### **Channel requests**

The channels of the timing I/O unit can generate or measure digital signals (output or input mode).

**Channel requests for signal generation** Channels in output mode send a *channel request* to the controller when a state is completely executed, that is, when the specified delay has expired. The controller reads the required information – such as the delay and level – for the next state to be executed from the state machine code stored in the dual-port memory, and transmits it to the channel.

**Channel requests for signal measurement** Channels in input mode send a *channel request* to the controller when a rising or falling edge was captured. The controller reads the edge direction from the channel and the corresponding time stamp from the time-base counter. Then the controller writes this information to the event-buffer in the dual-port memory.

#### **Command requests**

If you perform signal generation with the timing I/O unit, you can modify the signal parameters during run time. You can change the frequency and the duty cycle of a PWM signal, for example.

Whenever you change one or more parameters of a signal, the connected dSPACE processor board sends a command request for run-time parameter updates to the DS4002 controller, which serves the command request.

## **Processing of commands** The controller serves the channel requests and command requests according to a priority scheme. For details, refer to Priority-based processing of requests on page 93. Basics **Related topics**

# Generation of Digital Signals

#### Introduction

The timing I/O unit of the DS4002 can be used to generate digital signals on up to 8 channels.

#### Where to go from here

#### Information in this section

| PWM Signal Generation (PWM, PWM3)                                                                                                                        | . 23 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Generation of Simple Signals  The timing I/O unit of the DS4002 provides outputs for square-wave signal generation (D2F) and monoflop signal generation. | .30  |
| Generation of Arbitrary Signals                                                                                                                          | . 36 |
| Triggering                                                                                                                                               | .51  |
|                                                                                                                                                          |      |

## PWM Signal Generation (PWM, PWM3)

#### Introduction

PWM signal generation is crucial to many motor and motion control applications. PWM signals are pulse trains with variable frequency and pulse width.

#### Where to go from here

#### Information in this section

| Basics of PWM Signal Generation<br>Provides basic information on pulse width modulation (PWM) signals. | 24 |
|--------------------------------------------------------------------------------------------------------|----|
| 1-Phase PWM Signal Generation (PWM)                                                                    | 24 |
| 3-Phase PWM Signal Generation (PWM3)                                                                   | 27 |

## Basics of PWM Signal Generation

#### **Basics**

The width of the pulses changes according to a modulating signal. When a PWM signal is applied to the gate of a power transistor, it causes the turn-on/turn-off intervals of the transistor to change, according to the modulating signal. The frequency of a PWM signal is usually much higher than that of the modulating signal, so that the energy delivered to the motor and its load depends mainly on the modulating signal.

With the DS4002, you can generate 1-phase as well as 3-phase PWM signals.

#### **Related topics**

#### **Basics**

| 1-Phase PWM Signal Generation (PWM)  | 24 |
|--------------------------------------|----|
| 3-Phase PWM Signal Generation (PWM3) | 27 |

## 1-Phase PWM Signal Generation (PWM)

#### Introduction

The timing I/O unit of the DS4002 provides outputs for 1-phase PWM signal generation on up to 8 channels. The polarity of the 1-phase PWM signals is active high. The channels are not synchronized.

#### Note

When PWM signal generation starts, the initial output signal level is undefined (high or low).

#### PWM period and duty cycle

You can specify the PWM period  $T_P$  (=  $T_{high}$  +  $T_{low}$ ) for each 1-phase PWM signal individually. Depending on the number of channels of the timing I/O unit you use in your application, you can specify  $T_P$  in the following range:

| Channels Used | T <sub>P_min</sub> | T <sub>P_max</sub> |
|---------------|--------------------|--------------------|
| 1             | 1.2 µs             | 107 s              |
| 8             | 8 µs               | 107 s              |

The minimum PWM period is determined by the processing time of the board controller. Refer to Limitations Due to the Controller Processing Time on page 91.

You can also specify the duty cycle. The following illustration shows how the duty cycle d (=  $T_{high}/T_P$ ) is defined. The available duty cycle range is 0 ... 1 (0 ... 100 %).



If the PWM period  $T_P$  or the duty cycle d is changed during run time, the block update mode is used: New values become effective with the next PWM period, beginning with the low PWM level.

In the illustration above, an update of the duty cycle d is executed at the beginning of the third PWM period.

#### Note

Due to quantization effects, you will encounter considerable deviations between the desired PWM period  $T_P$  and the generated PWM period, especially for high PWM frequencies. Refer to Quantization Effects on page 90.

Interrupt via PWM signal generation

When you perform 1-phase PWM signal generation on channel 1 or 2, you can enable interrupt generation for these channels. In this case, you can specify that an interrupt is generated on the rising or falling edge of the corresponding PWM pulse. See Signal Generation Interrupt on page 80 for more details.





#### RTI/RTLib support

You can perform 1-phase PWM signal generation via DS4002 Blockset and RTLib. For details, refer to

- RTI: DS4002PWM1\_OUT (DS4002 RTI Reference 🕮)
- RTLib: 1-Phase PWM Signal Generation (PWM) (DS4002 RTLib Reference 🕮)

#### **Execution times**

The execution times required by the RTLib functions have been measured. For details on the results and measurement setup, refer to Function Execution Times (DS4002 RTLib Reference ).

#### **Connecting external devices**

For a circuit diagram and information on the electrical characteristics and signal conditioning of the timing I/O unit, refer to Signal Connection to External Devices (PHS Bus System Hardware Reference (1)).

#### I/O mapping

The following table shows the mapping between the RTI block and the RTLib functions and the corresponding pins used to provide 1-phase PWM signals.

The I/O features of the DS4002 conflict with each other. For details, see Conflicting I/O Features on page 99.

| Related RTI Blocks | Ch<br>(RTI) | Related RTLib Functions                                                    | Ch<br>(RTLib) | Conn.<br>Pin | Pin on<br>CP | Signal |
|--------------------|-------------|----------------------------------------------------------------------------|---------------|--------------|--------------|--------|
| DS4002PWM1_OUT     | Ch 1        | See 1-Phase PWM Signal<br>Generation (PWM) (DS4002<br>RTLib Reference (11) | Ch 1          | P2 14        | CP1          | CH1    |
|                    | Ch 2        |                                                                            | Ch 2          | P2 47        | CP2          | CH2    |
|                    | Ch 3        |                                                                            | Ch 3          | P2 31        | CP3          | CH3    |
|                    | Ch 4        |                                                                            | Ch 4          | P2 15        | CP4          | CH4    |
|                    | Ch 5        |                                                                            | Ch 5          | P2 48        | CP5          | CH5    |
|                    | Ch 6        |                                                                            | Ch 6          | P2 16        | CP6          | CH6    |
|                    | Ch 7        |                                                                            | Ch 7          | P2 49        | CP7          | CH7    |
|                    | Ch 8        |                                                                            | Ch 8          | P2 33        | CP8          | CH8    |

#### **Related topics**

#### **Basics**

Basics of the Timing I/O Unit.....

20

## 3-Phase PWM Signal Generation (PWM3)

#### Introduction

The timing I/O unit of the DS4002 provides outputs for 3-phase PWM signal generation. PWM3 signals are centered around the middle of the PWM period. The polarity of the PWM3 signals is active high.

The DS4002 timing I/O unit has 8 channels. Since 3-phase PWM signal generation requires one output channel per phase, you can implement up to two 3-phase PWM signals at the same time in an application.

#### PWM period and duty cycle

The PWM period and the duty cycle of the two 3-phase PWM signals can be specified independently. For PWM3 signals, the PWM period  $T_P \ (= T_{high} + T_{low})$  applies to each of the three PWM3 phases. The maximum  $T_P$  value is 107 s. The minimum  $T_P$  value depends on the number of channels of the timing I/O unit you use in your application. If you implement one 3-phase PWM signal in your application,  $T_{P,\,min}$  is 4.0  $\mu s$  (without Interrupt via PWM3 signal generation on page 28) or 5.0  $\mu s$  (with Interrupt via PWM3 signal generation on page 28). To calculate the minimum  $T_P$  value for applications using more channels of the timing I/O unit, refer to Limitations Due to the Controller Processing Time on page 91.

For each of the three phases, you can specify the duty cycle  $d_x$  (x = 1, 2, 3) individually. The duty cycle is defined as follows:

$$d_x = T_{high,x} / T_P$$

where  $T_P$  is the PWM period. The available duty cycle range is 0 ... 1 (0 ... 100 %).

If the PWM period  $T_P$  or the duty cycle d is changed during run time, the synchronous update mode is used: New values become effective synchronously for all the 3 phases with the next PWM period.

#### Note

Due to quantization effects, you will encounter considerable deviations between the desired PWM period  $T_P$  and the generated PWM period, especially for high PWM frequencies. Refer to Quantization Effects on page 90.

#### **Pulse pattern**

If you perform 3-phase PWM signal generation using channels 1, 3 and 5, for example, the pulse pattern of a single PWM period may look like this:



The illustration above also shows the update of the PWM period  $T_P$  and the duty cycles  $d_{\rm x}$  during run time.

# Interrupt via PWM3 signal generation

If you specify channel 1 or 2 as the first channel for 3-phase PWM signal generation, you can enable interrupt generation. In this case, you can specify that an interrupt is generated in the middle of the high or low period of the corresponding PWM3 signal. See Signal Generation Interrupt on page 80 for more details.





#### Note

If you generate PWM3 signals with a small PWM period  $T_P$ , the interrupt may not occur exactly in the middle of the high or low PWM3 period. The maximum deviation is 200 ns.

#### RTI/RTLib support

You can perform 3-phase PWM signal generation via DS4002 Blockset and RTLib. For details, refer to

- RTI: DS4002PWM3\_OUT (DS4002 RTI Reference 🕮)
- RTLib: 3-Phase PWM Signal Generation (PWM3) (DS4002 RTLib Reference 🕮)

#### **Execution times**

The execution times required by the RTLib functions have been measured. For details on the results and measurement setup, refer to Function Execution Times (DS4002 RTLib Reference (LD)).

#### **Connecting external devices**

For a circuit diagram and information on the electrical characteristics and signal conditioning of the timing I/O unit, refer to Signal Connection to External Devices (PHS Bus System Hardware Reference (1)).

#### I/O mapping

The following table shows the mapping between the RTI block and the RTLib functions and the corresponding pins used to provide 3-phase PWM signals.

# The I/O features of the DS4002 conflict with each other. For details, see Conflicting I/O Features on page 99.

| Related RTI Blocks | Ch<br>(RTI)               | Related RTLib Functions   | Ch<br>(RTLib) | Conn.<br>Pin | Pin on<br>CP | Signal |
|--------------------|---------------------------|---------------------------|---------------|--------------|--------------|--------|
| DS4002PWM3_OUT     | Ch 1                      | See 3-Phase PWM Signal    | Ch 1          | P2 14        | CP1          | CH1    |
|                    | Ch 2                      | Generation (PWM3) (DS4002 | Ch 2          | P2 47        | CP2          | CH2    |
|                    | Ch 3 RTLib Reference (11) | KILID Reference (LLI)     | Ch 3          | P2 31        | CP3          | CH3    |
|                    | Ch 4                      |                           | Ch 4          | P2 15        | CP4          | CH4    |
|                    | Ch 5                      |                           | Ch 5          | P2 48        | CP5          | CH5    |
|                    | Ch 6                      |                           | Ch 6          | P2 16        | CP6          | CH6    |
|                    | Ch 7                      |                           | Ch 7          | P2 49        | CP7          | CH7    |
|                    | Ch 8                      |                           | Ch 8          | P2 33        | CP8          | CH8    |

#### **Related topics**

#### Basics

| Basics of the Timing I/O Unit     | 20 |
|-----------------------------------|----|
| PWM Signal Generation (PWM, PWM3) | 23 |

## Generation of Simple Signals

#### Where to go from here

#### Information in this section

## 

## Square-Wave Signal Generation (D2F)

#### Introduction

The timing I/O unit of the DS4002 provides outputs for square-wave signal generation (D2F) on up to 8 channels. The channels are not synchronized.

#### Note

When D2F signal generation starts, the initial output signal level is undefined (high or low).

#### Frequency range

For square-wave signal generation on the DS4002, you can specify the frequency  $f_{D2F}$  for each channel individually. Depending on the number of channels of the timing I/O unit you use in your application, you can specify  $f_{D2F}$  in the following range:

| Channels Used | f <sub>D2F_min</sub> | f <sub>D2F_max</sub> |
|---------------|----------------------|----------------------|
| 1             | 0.01 Hz              | 833.33 kHz           |
| 8             | 0.01 Hz              | 125 kHz              |

The maximum D2F frequency is determined by the processing time of the board controller. Refer to Limitations Due to the Controller Processing Time on page 91.

If the frequency  $f_{D2F}$  is changed during run time, the block update mode is used: New values become effective for the next D2F period, starting with the low D2F level.

#### Note

Due to quantization effects, you will encounter considerable deviations between the desired frequency and the generated frequency, especially for high D2F frequencies. Refer to Quantization Effects on page 90.

# Interrupt via D2F signal generation

If you perform square-wave signal generation on channel 1 or 2, you can enable interrupt generation for these channels. In this case, you can specify that an interrupt is generated on the rising or falling edge of the corresponding D2F signal. See Signal Generation Interrupt on page 80 for more details.

#### RTI/RTLib support

You can perform square-wave signal generation via DS4002 Blockset and RTLib. For details, see

- RTI: DS4002DTOF (DS4002 RTI Reference 🕮)
- RTLib: Square-Wave Signal Generation (D2F) (DS4002 RTLib Reference 🛄)

#### **Execution times**

The execution times required by the RTLib functions have been measured. For details on the results and measurement setup, refer to Function Execution Times (DS4002 RTLib Reference (D)).

#### Connecting external devices

For a circuit diagram and information on the electrical characteristics and signal conditioning of the timing I/O unit, refer to Signal Connection to External Devices (PHS Bus System Hardware Reference ).

#### I/O mapping

The following table shows the mapping between the RTI block and the RTLib functions and the corresponding pins used to provide D2F signals.

The I/O features of the DS4002 conflict with each other. For details, see Conflicting I/O Features on page 99.

| Related RTI Blocks | Ch<br>(RTI)  | Related RTLib Functions  | Ch<br>(RTLib) | Conn.<br>Pin | Pin on<br>CP | Signal |
|--------------------|--------------|--------------------------|---------------|--------------|--------------|--------|
| DS4002DTOF         | Ch 1         | See Square-Wave Signal   | Ch 1          | P2 14        | CP1          | CH1    |
|                    | CITZ         | Generation (D2F) (DS4002 | Ch 2          | P2 47        | CP2          | CH2    |
|                    | Ch 3         | RTLib Reference (11)     | Ch 3          | P2 31        | CP3          | CH3    |
|                    | Ch 4         |                          | Ch 4          | P2 15        | CP4          | CH4    |
|                    | Ch 5         |                          | Ch 5          | P2 48        | CP5          | CH5    |
|                    | Ch 6<br>Ch 7 |                          | Ch 6          | P2 16        | CP6          | CH6    |
|                    |              |                          | Ch 7          | P2 49        | CP7          | CH7    |
|                    | Ch 8         |                          | Ch 8          | P2 33        | CP8          | CH8    |

#### **Related topics**

#### Basics

## Monoflop Signal Generation

#### Introduction

The timing I/O unit of the DS4002 provides outputs for monoflop signal generation on up to 8 channels. Monoflop signals can be used to generate ignition pulses, for example.

After monoflop signal generation is triggered (see below), a high-active single pulse – the monoflop pulse – is output at the specified channel.

#### Note

When monoflop signal generation starts, the initial output signal level is undefined (high or low).

#### Monoflop pulse length

For monoflop signal generation on the DS4002, you can specify the monoflop pulse length  $T_{Mono}$  for each channel individually. Depending on the number of channels of the timing I/O unit you use in your application, you can specify  $T_{Mono}$  in the following range:

| Channels Used | T <sub>Mono_min</sub> | T <sub>Mono_max</sub> |
|---------------|-----------------------|-----------------------|
| 1             | 0.6 μs                | 107 s                 |
| 8             | 4 μs                  | 107 s                 |

The minimum monoflop pulse length is determined by the processing time of the board controller. Refer to Limitations Due to the Controller Processing Time on page 91.

If  $T_{\text{Mono}}$  is changed during run time, the new value becomes effective for the next monoflop pulse.

#### Delayed pulse generation

For monoflop pulses, you can also specify a time delay,  $T_{Delay}$ . After monoflop signal generation is triggered, the output remains low for  $T_{Delay}$ . Then the monoflop pulse is output. The following illustration shows a monoflop signal with and without delay.





Depending on the number of channels of the timing I/O unit you use in your application, you can specify T<sub>Delay</sub> in the following range:

| Channels Used | T <sub>Delay_min</sub> | T <sub>Delay_max</sub> |
|---------------|------------------------|------------------------|
| 1             | 0.6 µs                 | 107 s                  |
| 8             | 4 µs                   | 107 s                  |

If  $T_{Delay}$  is changed during run time, the new value becomes effective for the next delayed monoflop pulse.

#### Note

Due to quantization effects, you will encounter considerable deviations between the desired values  $T_{Mono}$  and  $T_{Delay}$ , and the values for  $T_{Mono}$  and  $T_{Delay}$  of the generated monoflop signal, especially for small  $T_{Mono}$  and  $T_{Delay}$  values. Refer to Quantization Effects on page 90.

# Triggering monoflop signal generation

There are several ways to trigger monoflop signal generation:

- Via RTLib's ds4002\_mono\_start function (see ds4002\_mono\_start (DS4002 RTLib Reference □))
- Via external triggering (only RTLib, see Triggering the Start of Signal Generation Externally on page 51)
- Via internal triggering (see Specifying Interrupt Generation and Internal Triggering on page 41)

# Interrupt via monoflop signal generation

If you perform monoflop signal generation on channel 1 or 2, you can enable interrupt generation for these channels. In this case, you can specify that an interrupt is generated on the rising or falling edge of the corresponding monoflop pulse. See Signal Generation Interrupt on page 80 for more details.

#### RTI/RTLib support

You can perform monoflop signal generation via DS4002 Blockset and RTLib. For details, refer to

- DS4002MONO\_Bx\_Cy (DS4002 RTI Reference 🕮)
- Monoflop Signal Generation (DS4002 RTLib Reference 🕮)

#### **Example**

For an example of monoflop signal generation implemented with RTLib4002, refer to Example of Using the Monoflop Signal Generation Functions (DS4002 RTLib Reference ).

#### **Execution times**

The execution times required by the RTLib functions have been measured. For details on the results and measurement setup, refer to Function Execution Times (DS4002 RTLib Reference (LD)).

#### Connecting external devices

For a circuit diagram and information on the electrical characteristics and signal conditioning of the timing I/O unit, refer to Signal Connection to External Devices (PHS Bus System Hardware Reference  $\square$ ).

#### I/O mapping

The following table shows the mapping between the RTLib functions and the corresponding pins used to provide monoflop signals.

The I/O features of the DS4002 conflict with each other. For details, see Conflicting I/O Features on page 99.

| Related RTI Blocks | Ch<br>(RTI)   | Related RTLib Functions                    | Ch<br>(RTLib) | Conn.<br>Pin | Pin on<br>CP | Signal |
|--------------------|---------------|--------------------------------------------|---------------|--------------|--------------|--------|
| DS4002MONO_Bx_Cy   | 002MONO_Bx_Cy | See Monoflop Signal                        | Ch 1          | P2 14        | CP1          | CH1    |
|                    | Ch 2          | Generation (DS4002 RTLib<br>Reference (11) | Ch 2          | P2 47        | CP2          | CH2    |
|                    | Ch 3          |                                            | Ch 3          | P2 31        | CP3          | CH3    |
|                    | Ch 4          |                                            | Ch 4          | P2 15        | CP4          | CH4    |
|                    | Ch 5          |                                            | Ch 5          | P2 48        | CP5          | CH5    |
|                    | Ch 6          |                                            | Ch 6          | P2 16        | CP6          | CH6    |
|                    | Ch 7          |                                            | Ch 7          | P2 49        | CP7          | CH7    |
|                    | Ch 8          |                                            | Ch 8          | P2 33        | CP8          | CH8    |

#### **Related topics**

#### **Basics**

| Rasics | of | the | Timina   | 1/0 | Unit  |
|--------|----|-----|----------|-----|-------|
| Dasics | UI | uie | THITIIII | 1/0 | UIIIL |

20

## Generation of Arbitrary Signals

#### Introduction

In addition to generating standard digital pulse patterns the timing I/O unit allows you to generate arbitrary digital pulse patterns on up to 8 channels. To do so, you have to program the patterns directly in C code with RTLib4002.

#### Where to go from here

#### Information in this section

#### Information in other sections

| Basics of the Timing I/O Unit                                          | 20 |
|------------------------------------------------------------------------|----|
| Basic information on the controller serving the timing I/O unit of the |    |
| DS4002.                                                                |    |

# Basics of Generating Arbitrary Signals

# State machine code

Each signal can be described as a series of states – each consisting of a delay and a level change, like "after 1 ms set output level high". To generate arbitrary signals with the DS4002, you have to initialize and define a *state machine code* first. It represents the pulse pattern, and consists of a *number of states* and an optional *entry point address*:

- A state consists of a delay and a level change. It may also contain information on interrupt generation and internal triggering.
- The entry point can be used to program a loop for periodical pulse sequences, for example.

The state machine code can be loaded to one or more channels of the DS4002.

# **Programming structure**

Adhere to the following structure when programming arbitrary digital pulse patterns on up to 8 channels:

|                              | Farther of the farthe |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTLib Function               | Purpose                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Defining the first state mac | hine code, see Defining and Specifying States on page 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ds4002_output_init           | To reset and initialize the first state machine code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ds4002_define_state          | To define a state of the first state machine code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                              | (Further state definitions)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ds4002_define_entry          | To define an entry point in the first state machine code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ds4002_define_state          | To define a state of the first state machine code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                              | (Further state definitions)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ds4002_load_states           | To load the first state machine code to the specified channel(s).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Defining the n-th state mad  | hine code, see Defining and Specifying States on page 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ds4002_output_init           | To reset and initialize the n-th state machine code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ds4002_define_state          | To define the states of the n-th state machine code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                              | (Further state definitions)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ds4002_define_entry          | To define an entry point in the n-th state machine code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ds4002_define_state          | To define a state of the first state machine code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                              | (Further state definitions)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ds4002_load_states           | To load the n-th state machine code to the specified channel(s).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Starting signal generation,  | see Starting Signal Generation on page 45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ds4002_start_channels        | To start arbitrary signal generation on the channels where a state machine code is loaded.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Updating state parameters    | during run time, see Updating State Parameters on page 46                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ds4002_update_state          | To change the parameters of a state during run time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                              | !                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# Resulting pulse pattern

As an example, a digital pulse pattern programmed with RTLib functions for arbitrary signal generation may look like this:



# **Example**

- For an example of a state machine code and the resulting digital output signal, refer to Example of Generating an Arbitrary Signal on page 49.
- For an example based on RTLib4002, refer to Example of Using the Arbitrary Signal Generation Functions (DS4002 RTLib Reference 🚇).
- For an S-function example based on RTLib4002, refer to Example of Implementing Arbitrary Signal Generation Code as S-Function (DS4002 RTLib Reference □).

# RTI/RTLib support

Use RTLib for the DS4002 to generate arbitrary signals. For details, see Arbitrary Signal Generation (DS4002 RTLib Reference  $\square$ ).

Using RTI, you have to program the desired signal with RTLib4002 functions, and incorporate your C code in a Simulink S-function. For details, refer to Implementing S-Functions (RTI and RTI-MP Implementation Guide (1)).

# I/O mapping

The following table shows the mapping between the RTLib functions and the corresponding pins used for the generation of arbitrary signals.

The I/O features of the DS4002 conflict with each other. For details, see Conflicting I/O Features on page 99.

| Related RTLib Functions                 | Ch (RTLib) | Conn. Pin | Pin on<br>CP | Signal |
|-----------------------------------------|------------|-----------|--------------|--------|
| See Arbitrary Signal Generation (DS4002 | Ch 1       | P2 14     | CP1          | CH1    |
| RTLib Reference (11)                    | Ch 2       | P2 47     | CP2          | CH2    |
|                                         | Ch 3       | P2 31     | CP3          | CH3    |
|                                         | Ch 4       | P2 15     | CP4          | CH4    |
|                                         | Ch 5       | P2 48     | CP5          | CH5    |
|                                         | Ch 6       | P2 16     | CP6          | CH6    |
|                                         | Ch 7       | P2 49     | CP7          | CH7    |
|                                         | Ch 8       | P2 33     | CP8          | CH8    |

# **Related topics**

#### References

Signal Connection to External Devices (PHS Bus System Hardware Reference 🚇)

# **Defining and Specifying States**

#### Introduction

Each state defined in a state machine code contains information on its delay and level. A state can also hold information on internally triggering other channels, on generating interrupts, and on the program flow.

## Parameters of a state

To define a single state, you have to specify the parameters of the ds4002\_define\_state function. The following parameter values are available:

| ds4002_define_state | (delay          | level       | trigger          | instr              | count)        |
|---------------------|-----------------|-------------|------------------|--------------------|---------------|
|                     | DS4002_DELAY()  | DS4002_HIGH | DS4002_MASK()    | DS4002_CONTINUE    | 0             |
|                     | DS4002_WAIT     | DS4002_LOW  | DS4002_INTERRUPT | DS4002_GOTO        | 0             |
|                     | DS4002_ANGLE()  |             | 0                | DS4002_JUMP        | Jump address  |
|                     | DS4002_ANGLE2() |             |                  | DS4002_LOADCOUNTER | Counter value |
|                     |                 |             |                  | DS4002_REPEAT      | 0             |

For details on the parameters, refer to

- Specifying the Delay and Level on page 40
- Specifying Interrupt Generation and Internal Triggering on page 41
- Specifying the Program Flow on page 42

# **Number of states**

The maximum size of the state machine code -256 program words, each word contains 32 bits - limits the number of states that can be defined.

- States using the DS4002\_LOADCOUNTER or DS4002\_JUMP commands (refer to Specifying the Program Flow on page 42) as the instr parameter require 2 words.
- All other states require 1 word in the state machine code.

Therefore, up to 256 states can be defined in a state machine code, which can be loaded to one or more channels of the DS4002.

# **Updating** a state

You can change the delay and level of a state during run time. Refer to Updating State Parameters on page 46.

# Specifying the Delay and Level

When you define or update the states of a digital signal via the ds4002\_define\_state or ds4002\_update\_state function, the following state parameters allow you to specify the delay and level:

| Parameter | Purpose                                                                                                                                                                                                                                                           |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| delay     | To specify the delay of a state, or to wait for an external or internal trigger event via the DS4002_WAIT constant (see below). All the actions of a state such as level change and interrupt generation are carried out <i>after</i> the delay or trigger event. |
| level     | To specify the output signal level – high or low – after the delay or the trigger event.                                                                                                                                                                          |

**Delay value** Use the **DS4002\_DELAY** macro to specify the **delay** value in seconds. In the example below, a state with a delay of 6 μs is defined:

 $\verb|ds4002_define_state(DS4002_DELAY(6e-6), DS4002_LOW, 0, DS4002_CONTINUE, 0)|; \\$ 

Keep in mind the available value range:

Maximum delay value This value is 107.374 s.

**Minimum delay value** This value depends on the number of channels currently used for signal generation and measurement. As a rule of thumb, the delay must be at least

600 ns + ((active\_channels - 1)  $\cdot$  400 ns).

This allows the controller to serve all output channels of the DS4002. For details, see Limitations Due to the Controller Processing Time on page 91.

#### Note

- In angle-based mode, you have to specify an angle value instead of a delay. Refer to Generating Angle-Based Signals on page 69.
- You can also specify smaller delay values even delay = 0 is possible. In this case, the corresponding channel is served as fast as possible. Some edges may be delayed, but the following level changes will occur at the correct time, since delay errors are compensated with the next delay and not accumulated.

**Waiting for a trigger** If you want signal generation to be triggered by an external or internal signal, you must specify the **DS4002\_WAIT** constant as the **delay** parameter. In this case, state execution is stopped and the output signal is not changed until the trigger event.

If you use an external trigger, a constant delay of about 1  $\mu$ s (with a jitter of 150 ns) occurs due to internal synchronization and processing times. Refer to Triggering the Start of Signal Generation Externally on page 51.

**Synchronous signal generation** Using the DS4002\_WAIT constant for several channels, you can trigger the synchronous start of signal generation. To ensure that the signals generated on several channels remain synchronous, the delay of each state executed after the trigger event should be specified according to the rule of thumb for minimum delay values (see above). This allows the controller to process all the channels of the timing I/O unit.

For information on the effects of specifying too small delay values, refer to Limitations Due to the Controller Processing Time on page 91.

# Specifying Interrupt Generation and Internal Triggering

When you define the states of a digital signal via the ds4002\_define\_state function, the following state parameter allows you to specify interrupt generation and internal triggering:

| Parameter | Purpose                                                                                  |
|-----------|------------------------------------------------------------------------------------------|
| trigger   | To generate an interrupt, and to internally trigger signal generation on other channels. |

The state machine code of the channel to be triggered must contain a state with the DS4002\_WAIT constant as the delay parameter. Refer to Specifying the Delay and Level on page 40.

#### Note

- Interrupt generation and internal triggering are performed *after* the delay or trigger event of the corresponding state.
- Only channels 1 and 2 can generate interrupts and trigger signal generation on other channels.

# **Specifying the Program Flow**

When you define the states of a digital signal via the ds4002\_define\_state function, the following state parameter allows you to specify the program flow for arbitrary signal generation:

| Parameter | Purpose                                  |
|-----------|------------------------------------------|
| instr     | To specify which state is executed next. |

The instr parameter allows you to program loops to implement periodic signals, for example. Using a loop counter, you can specify the number of periods to be generated before the generation of another pulse pattern.

**Proceeding to the next state** You can use the **DS4002\_CONTINUE** command as the **instr** parameter to easily proceed to the next state defined in the state machine code.

Implementing a loop You can use the DS4002\_JUMP or DS4002\_GOTO commands as the instr parameter to program loops within the state machine code. Infinite loops allow you to generate periodic signals.

**Proceeding to a labeled state** You can use the DS4002\_GOT0 command as the instr parameter to proceed to a state labeled with an entry point. The entry point has to be defined beforehand using the ds4002\_define\_entry function. In the C code, place this function directly before the state you want to proceed to.

The illustration below shows the implementation of an infinite loop:



## Note

Define only one entry point within a state machine code. If you define several entry points, the last ds4002\_define\_entry function call overwrites all preceding entry point definitions.

Proceeding to any state You can use the DS4002\_JUMP command as the instr parameter to proceed to any state defined in the state machine code. To get the address of the state, you can use the return value of the ds4002\_define\_state function. Valid values are in the range 0 ... 255. The state address specified for the DS4002\_JUMP command can be updated during run time. This allows you to implement a switch within the program flow.



## Note

- Do not use the DS4002\_JUMP command for a state that has the DS4002\_WAIT constant as the delay parameter.
- Do not use the DS4002\_JUMP command for a state that is defined within a counter loop, in other words, between states with the DS4002\_LOADCOUNTER and the DS4002\_REPEAT command.

# Implementing a counter loop

You can use the DS4002\_LOADCOUNTER and DS4002\_REPEAT commands as instr parameters to load a counter, and execute a sequence of states while the

counter value is decremented. Counter loops allow you to generate periodic signals for a finite number of periods.

Use the DS4002\_LOADCOUNTER command to load the counter with a value in the range 1 ... 256. The program then automatically proceeds to the next state. Use the DS4002\_REPEAT command for a state to decrement the counter by 1. Then the program proceeds to:

- the first state defined after the corresponding DS4002\_LOADCOUNTER state if the counter value is still > 0.
- the next state defined after the DS4002 REPEAT state if the counter value is 0.

#### Tip

To program a loop with more than 256 periods, you can line up several counter loops – each containing a DS4002\_LOADCOUNTER/DS4002\_REPEAT construction.

The illustration below shows the implementation of a counter loop.



# Note

- Do not use the DS4002\_LOADCOUNTER command for a state that has the DS4002\_WAIT constant as the delay parameter.
- Do not use the DS4002\_JUMP command for a state that is defined within a counter loop, in other words, between states with the DS4002\_LOADCOUNTER and the DS4002\_REPEAT command.

# **Related topics**

## Basics

| Basics of the Timing I/O Unit   | 20 |
|---------------------------------|----|
| Generation of Arbitrary Signals | 36 |
| Starting Signal Generation      | 45 |
| Updating State Parameters       | 46 |

# Examples

#### References

ds4002\_define\_state (DS4002 RTLib Reference 

)

# **Starting Signal Generation**

# Introduction

To start arbitrary signal generation on the channels where a state machine code is loaded, you have to use RTLib's ds4002\_start\_channels function.

# Note

When you start signal generation, the output signal level for the very first state of the corresponding state machine code is undefined.

# **Related topics**

# Basics

| Basics of the Timing I/O Unit   | 20 |
|---------------------------------|----|
| Basics of the filling 1/0 offit | 20 |
| Defining and Specifying States  | 39 |
|                                 |    |
| Generation of Arbitrary Signals |    |

# Examples

| Example of Generating an Arbitrary Sign | ignal49 |
|-----------------------------------------|---------|
|-----------------------------------------|---------|

#### References

ds4002\_start\_channels (DS4002 RTLib Reference 1111)

# **Updating State Parameters**

#### Introduction

Once defined in the state machine code, each state can be updated during run time. This allows you to flexibly change the characteristics of the generated signal. You have to use the <code>ds4002\_update\_state</code> function separately for each state you want to update.

# **Updateable parameters**

The following state parameters can be changed during run time:

- The delay value and the level of the corresponding state. However, you cannot change from using a DS4002\_WAIT constant to a delay value, and vice versa. Refer to Specifying the Delay and Level on page 40.
- The state address specified for the DS4002\_JUMP command. Refer to Implementing a loop on page 42.
- The counter loop value that is specified by the DS4002\_LOADCOUNTER command. Refer to Implementing a counter loop on page 43.

## Note

You cannot change the trigger and instr parameters during run time.

# **Executing the update**

The ds4002\_update\_state function writes the new parameter values to the corresponding state machine code contained in a buffer of the dual-port memory. To make the buffer with the updated state machine code available for the corresponding output channel, you have to use RTLib4002's DS4002\_EXEC\_CMD macro, and specify one of the four available update modes. For parameter updates, the DS4002 internally uses the swinging buffer principle. Refer to Swinging Buffer Principle on page 84.

# **Update modes**

There are four different update modes:

- Immediate mode on page 47
- Next delay mode on page 47
- Block mode on page 47
- Synchronous mode on page 48

The update mode is directly related to operating mode of the three swinging buffers (refer to Swinging Buffer Principle on page 84).

**Immediate mode** With the DS4002\_CMD\_IMMEDIATE command, you can implement the immediate mode. In this mode, the update becomes effective even for the state that is currently being executed.

The illustration below shows the immediate update of the delay value of state #1.



**Next delay mode** With the DS4002\_CMD\_NEWDATA command, you can implement the next delay mode. In this mode, the update becomes effective for the next state to be executed. The state currently being executed is not affected. The illustration below shows the update of the delay value of state #1.



**Block mode** With the DS4002\_CMD\_BLOCKDATA command, you can implement the block mode. In this mode, the update becomes effective after the next DS4002\_GOTO command is executed. Since the DS4002\_GOTO command and an entry point can be used to implement an infinite loop (refer to

Implementing a loop on page 42), the block mode allows you to perform the update always at the beginning of the loop.

The illustration below shows the block update of delay values. New values become effective beginning with the first state of the period.



**Synchronous mode** With the DS4002\_CMD\_SYNCDATA and DS4002\_CMD\_SYNCUSE commands, you can implement the synchronous mode, which is similar to the block mode. Like the block mode, this allows you to update the states of several channels synchronously. The

DS4002\_CMD\_SYNCDATA command prepares the update of several channels. Use the DS4002\_CMD\_SYNCUSE command to make the updates effective.

The illustration below shows the synchronous update of the delay values of a 3-phase PWM signal. The update is performed synchronously for all the three PWM phases.



For details on programming the synchronous mode, refer to ds4002\_update\_state (DS4002 RTLib Reference (12)).

#### Note

Before you execute the DS4002\_EXEC\_CMD macro, always update *all* parameters that can change even if they remain constant during the update. This applies to all update modes. For example, do not use the following construction:

```
ds4002_update_state(...,channel1,state1,...);
DS4002_EXEC_CMD(...,DS4002_CMD_IMMEDIATE,channel1);
ds4002_update_state(...,channel1,state2,...);
DS4002_EXEC_CMD(...,DS4002_CMD_IMMEDIATE,channel1);
First, state1 is updated correctly. Then state2 is updated, but – due to the swinging buffer principle used by the DS4002 – state1 simultaneously takes on the parameter values before the first update. To avoid this, use the following construction:
```

```
ds4002_update_state(...,channel1,state1,...);
ds4002_update_state(...,channel1,state2,...);
DS4002_EXEC_CMD(...,DS4002_CMD_IMMEDIATE,channel1);
```

For details on the swinging buffer principle, refer to Swinging Buffer Principle on page 84.

# **Related topics**

#### **Basics**

| Basics of the Timing I/O Unit   | 20 |
|---------------------------------|----|
| Defining and Specifying States  |    |
| Generation of Arbitrary Signals |    |
| Starting Signal Generation      | 45 |

#### Examples

#### References

```
DS4002_EXEC_CMD (DS4002 RTLib Reference (11))
ds4002_update_state (DS4002 RTLib Reference (11))
```

# Example of Generating an Arbitrary Signal

# **Example**

As an example of programming an arbitrary pulse pattern, the following table lists the states of a state machine code, the program flow and the resulting digital signal:

| State | Delay <sup>1)</sup> | Level <sup>1)</sup> | Trigger <sup>1)</sup> | Instr <sup>1)</sup> | Count <sup>1)</sup> | Addr <sup>2)</sup> | Loop<br>Counter | Signal    |
|-------|---------------------|---------------------|-----------------------|---------------------|---------------------|--------------------|-----------------|-----------|
| 0     | DS4002_DELAY(1e-3)  | DS4002_LOW          | 0                     | DS4002_CONTINUE     | 0                   | 0                  |                 |           |
| 1     | DS4002_WAIT         | DS4002_HIGH         | 0                     | DS4002_CONTINUE     | 0                   | 1                  |                 |           |
| 2     | DS4002_DELAY(2e-3)  | DS4002_LOW          | DS4002_INTERRUPT      | DS4002_LOADCOUNTER  | 3                   | 2                  | 3               | trigger   |
| 3     | DS4002_DELAY(1e-3)  | DS4002_HIGH         | 0                     | DS4002_CONTINUE     | 0                   | 4                  | 3               | interrupt |
| 4     | DS4002_DELAY(1e-3)  | DS4002_LOW          | 0                     | DS4002_REPEAT       | 0                   | 5                  | 3               |           |
| 3     |                     |                     |                       |                     |                     |                    | 2               |           |
| 4     |                     |                     |                       |                     |                     |                    | 2               |           |
| 3     |                     |                     |                       |                     |                     |                    | 1               |           |
| 4     |                     |                     |                       |                     |                     |                    | 1               |           |
| 5     | DS4002_DELAY(4e-3)  | DS4002_HIGH         | DS4002_MASK(2)        | DS4002_CONTINUE     | 0                   | 6                  | 0               |           |
| 6     | DS4002_DELAY(4e-3)  | DS4002_LOW          | 0                     | DS4002_JUMP         | 1                   | 7                  |                 | trigger   |

State 0: After 1 ms, set output to low level.

State 1: Wait for trigger event. After the trigger event, set output to high level.

State 2: After 2 ms, generate interrupt (only possible for channel 1 and 2), set output to low level and load the counter with 3.

State 3: After 1 ms, set output to high level. This state is located at address 4, since state 2 requires 2 words in the state machine code.

State 4: After 1 ms, set output to low level. Decrement counter by 1. If counter value > 0, proceed to the state defined after DS 4002\_LOADCOUNTER command. Otherwise proceed to the next state.

State 5: After 4 ms, set output to high level and trigger channel 2.

State 6: After 4 ms, set output to low level and jump to the state with address 1. This jump instruction closes the infinite loop

1) Parameter of ds4002\_define\_state

2) Return value of ds4002\_define\_state.

# **Related topics**

## Basics

| Basics of the Timing I/O Unit   |
|---------------------------------|
|                                 |
| Defining and Specifying States  |
| Generation of Arbitrary Signals |
|                                 |
| Updating State Parameters       |
| Updating State Parameters       |

# **Triggering**

# Triggering the Start of Signal Generation Externally

#### Introduction

The DS4002 provides two external trigger input signals, TRIGA and TRIGB. This allows you to connect two devices externally to the DS4002, and use them to trigger the start of signal generation on one or more channels of the timing I/O unit.

#### Note

- It is not possible to trigger the start of signal measurement and event capture
- To trigger Monoflop signals externally, you must use RTLib functions.
   Monoflop signals cannot be triggered externally via RTI blocks.

# **Enabling and performing triggering**

To use an external trigger signal, you have to enable it with RTLib's ds4002\_ext\_trigger\_set function beforehand.

Monoflop signal generation and the generation of arbitrary signals can be triggered externally. For the generation of arbitrary signals, the corresponding state machine code must contain a state with the DS4002\_WAIT constant as the delay parameter. The output signal is not changed until the trigger event.

# Constant delay

If signal generation is triggered by an external trigger, a constant delay of about 1  $\mu$ s (with a jitter of 150 ns) occurs due to internal synchronization and processing times. The constant delay results from the time gap between the occurrence of the trigger's edge condition and the detection of the trigger by the DS4002. The following illustration shows an externally triggered monoflop signal as an example.





# Synchronous signal generation

If you use one external trigger event to trigger the start of signal generation on several channels, this is done synchronously. To ensure that the signals remain synchronous, the delay of each state executed after the trigger event should be specified according to the rule of thumb for minimum delay values. This allows the controller to process all the channels of the timing I/O unit.

For information on the rule of thumb and the effects of specifying too small delay values, refer to Limitations Due to the Controller Processing Time on page 91.

# Characteristics of the external trigger signal

The external trigger signal must have TTL input voltage level. Signal generation is triggered on the rising edge of the external signal. Because the inputs are sampled at 5 MHz, the trigger pulse must be high for at least 0.2 µs to be recognized. This also applies to the interval before the next trigger pulse.

External trigger signals are affected by optional input signal filtering. With input signal filtering, the trigger duration and the interval before the next trigger pulse must be at least 3.2  $\mu$ s instead of 0.2  $\mu$ s. The illustration below shows the timing requirements with and without input signal filtering.



For details, refer to Input Signal Filtering on page 64.

# RTI/RTLib support

You can enable external triggering via RTLib for the DS4002. For details, see External Triggering (DS4002 RTLib Reference (12)).

Using RTI, you can enable external triggering by incorporating the ds4002\_ext\_trigger\_set function in a Simulink S-function. For details, refer to Implementing S-Functions (RTI and RTI-MP Implementation Guide ).

# **Connecting external devices**

For a circuit diagram and information on the electrical characteristics and signal conditioning of the timing I/O unit, refer to Signal Connection to External Devices (PHS Bus System Hardware Reference (1)).

# I/O mapping

The following table shows the mapping between the RTLib functions and the corresponding pins used to provide the external trigger signal.

| Related RTLib Function       | Conn.<br>Pin | Pin on<br>CP | Signal |
|------------------------------|--------------|--------------|--------|
| See ds4002_ext_trigger_set   | P2 17        | CP9          | TRIGA  |
| (DS4002 RTLib Reference (LD) | P2 50        | CP10         | TRIGB  |

# **Related topics**

# Basics

# References

ds4002\_ext\_trigger\_set (DS4002 RTLib Reference 🕮)

# Measurement of Digital Signals and Event Capture

#### Introduction

The timing I/O unit of the DS4002 can be used to measure and capture digital signals and events on up to 8 channels.

# Where to go from here

#### Information in this section

Overlap and Contiguous Read Modes......55 To determine the characteristics of the input signal, the event buffer must be read and the events evaluated. For this purpose, you can specify the number of events to be read from the event buffer at the same time. There are two different modes to read the event buffer. PWM Signal Measurement (PWM2D)......57 The timing I/O unit of the DS4002 provides inputs for the measurement of the average PWM frequency and duty cycle. Square-Wave Signal Measurement (F2D)......59 The timing I/O unit of the DS4002 provides inputs for the measurement of the average square-wave signal frequency. Phase-Shift Measurement......61 The timing I/O unit of the DS4002 provides inputs for the measurement of the average phase shift. Event Capture......63 Using the timing I/O unit and the event buffer, you can also measure and capture arbitrary pulse patterns. Input Signal Filtering......64 You can filter fast-changing input signals, for example, if the input signal is affected by noise.

#### Information in other sections

| Timing I/O Unit  The DS4002 has a timing I/O unit that you can use to generate and measure digital signals. | 19 |
|-------------------------------------------------------------------------------------------------------------|----|
| Basics of the Timing I/O Unit                                                                               | 20 |
| Event Buffer                                                                                                | 86 |

# Overlap and Contiguous Read Modes

# Introduction

The DS4002 provides two different modes to read from the event buffer that is configured as a circular buffer: Once it is filled, it always contains the data for the most recent 512 events. Older data is overwritten.

# Overlap mode

In the *overlap mode*, it is always the same number of events – count<sub>Events</sub> – that is read from the event buffer. If the number of events captured between two sample steps is lower than  $count_{Events}$ , there is an overlap, which means that some events are read again.

Reading from the event buffer starts with the event captured last. For sample #2 in the illustration below,  $t_6$  is read first,  $t_3$  is read last; count<sub>Events</sub> = 4.



# Note

If the number of events captured between two sample steps is higher than count $_{\text{Events}}$ , a part of the captured events gets lost. In the illustration above, this applies to the event  $t_{10}$ .

# Contiguous mode

In the *contiguous mode*, only the events available since the last sample step are read from the event buffer. Measurements therefore never overlap. The contiguous mode allows you to capture events continuously. You can specify the maximum number of events count<sub>Events</sub> that is read from the event buffer.

Reading from the event buffer starts with the first event that was not yet read. For sample #3 in the illustration below,  $t_6$  is read first since  $t_5$  was already read for sample #2. Reading from the event buffer for sample #3 ends with  $t_9$ .



# Note

- If the number of events captured between two sample steps is higher than 512, some of the captured events get lost (buffer overflow). For details, refer to Event Data Capture (DS4002 RTLib Reference 🚇).
- If you use DS4002 Blockset, you can choose the contiguous mode only for the DS4002READ\_EVENT\_Bx\_Cy block. The other RTI blocks used for signal measurement (DS4002FTOD, DS4002PWMTOD) always work in the overlap mode.

# **Related topics**

#### Basics

| Basics of the Timing I/O Unit                    | 20   |
|--------------------------------------------------|------|
| Measurement of Digital Signals and Event Capture | . 54 |

#### References

DS4002FTOD (DS4002 RTI Reference (11))
DS4002PWMTOD (DS4002 RTI Reference (12))
DS4002READ\_EVENT\_BX\_Cy (DS4002 RTI Reference (13))

# PWM Signal Measurement (PWM2D)

## Introduction

The timing I/O unit of the DS4002 provides inputs for the measurement of the average PWM frequency  $f_p$  and duty cycle d on up to 8 channels.

## Minimum PWM frequency

For each channel you use for PWM signal measurement, you can specify a minimum PWM frequency  $f_{p, \, min}$ . For input signals with a frequency  $f_{p} < f_{P, \, min}$  the DS4002 outputs a frequency value  $f_{p} = 0.0$  Hz. To disable this behavior, the minimum PWM frequency value  $f_{p, \, min} = 0.0$  Hz has to be specified.

## Note

When the input signal is turned off or disconnected during measurement, the frequency of the signal actually is 0.0 Hz. If you specified  $f_{p,\;min}=0.0$  Hz, however, the DS4002 will output:

- The last frequency value measured before the signal was turned off or disconnected (overlap mode), or
- The DS4002\_EMPTY return code (contiguous mode). To avoid this effect, specify  $f_{D, min} > 0.0$  Hz.

# Maximum PWM frequency

The maximum PWM frequency you can measure is determined by the processing time of the board controller. For details, refer to Maximum Frequency for Signal Measurement and Event Capture on page 95.

# Contiguous and overlap modes

If you perform PWM2D, you can specify the number of periods (count $_{Periods}$ ) which the DS4002 uses to compute  $f_p$  and d. For this purpose, the DS4002 captures both the rising and falling edges of the input signal. You can choose between the overlap and the contiguous mode. The range of count $_{Periods}$  depends on the mode you choose:

| Read Mode  | Range for count <sub>Periods</sub> |
|------------|------------------------------------|
| Overlap    | 1 250                              |
| Contiguous | 1 150                              |

For more details on the two read modes, see Overlap and Contiguous Read Modes on page 55.

#### Note

If you use RTI's DS4002PWMTOD block, the overlap mode is used automatically. The contiguous mode is not supported by RTI.

# Measuring symmetric PWM signals

The measurement algorithm used is accurate if the PWM period starts with the falling or rising edge of the corresponding PWM signal (asymmetric signal).

The DS4002 can also be used to measure PWM signals that are centered around the middle of the PWM period (symmetric signals). However, the measurement of the PWM frequency of symmetric PWM signals is faulty if the duty cycle of the PWM signal changes during measurement. For details, refer to Limitation for the Measurement of Symmetric PWM Signals on page 96.

# Read event interrupt

Using RTLib4002, you can specify the number of measured edges after which an interrupt from the DS4002 to the connected processor board is generated. For details, refer to Read Event Interrupt on page 81.

# RTI/RTLib support

You can perform PWM signal measurement via DS4002 Blockset and RTLib. For details, refer to

- RTI: **DS4002PWMTOD** (DS4002 RTI Reference 🕮)
- RTLib: PWM Signal Measurement (PWM2D) (DS4002 RTLib Reference 🕮)

# **Execution times**

The execution times required by the RTLib functions have been measured. For details on the results and measurement setup, refer to Function Execution Times (DS4002 RTLib Reference (1)).

# Connecting external devices

For a circuit diagram and information on the electrical characteristics and signal conditioning of the timing I/O unit, refer to Signal Connection to External Devices (PHS Bus System Hardware Reference (1)).

# I/O mapping

The following table shows the mapping between the RTI block and the RTLib functions and the corresponding pins used for PWM signal measurement.

The I/O features of the DS4002 conflict with each other. For details, see Conflicting I/O Features on page 99.

| Related RTI Blocks | Ch<br>(RTI) | Related RTLib Functions    | Ch<br>(RTLib) | Conn.<br>Pin | Pin on<br>CP | Signal |
|--------------------|-------------|----------------------------|---------------|--------------|--------------|--------|
| DS4002PWMTOD       | Ch 1        | See PWM Signal             | Ch 1          | P2 14        | CP1          | CH1    |
|                    | Ch 2        | (DS4002 RTLib Reference 🕮) | Ch 2          | P2 47        | CP2          | CH2    |
|                    | Ch 3        |                            | Ch 3          | P2 31        | CP3          | CH3    |
|                    | Ch 4        |                            | Ch 4          | P2 15        | CP4          | CH4    |
|                    | Ch 5        |                            | Ch 5          | P2 48        | CP5          | CH5    |
|                    | Ch 6        |                            | Ch 6          | P2 16        | CP6          | CH6    |
|                    | Ch 7        |                            | Ch 7          | P2 49        | CP7          | CH7    |
|                    | Ch 8        |                            | Ch 8          | P2 33        | CP8          | CH8    |

# **Related topics**

#### **Basics**

#### References

DS4002PWMTOD (DS4002 RTI Reference (LLL)

# Square-Wave Signal Measurement (F2D)

#### Introduction

The timing I/O unit of the DS4002 provides inputs for the measurement of the average square-wave signal frequency f on up to 8 channels.

# Minimum F2D frequency

For each channel you use for square-wave signal measurement, you can specify a minimum frequency  $f_{min}$ . For input signals with a frequency  $f < f_{min}$  the DS4002 outputs a frequency value f = 0.0 Hz. To disable this behavior, the minimum square-wave frequency value  $f_{min} = 0.0$  Hz has to be specified.

# Note

When the input signal is turned off or disconnected during measurement, the frequency of the signal actually is 0.0 Hz. If you specified  $f_{p,\,min}=0.0$  Hz, however, the DS4002 will output:

- the last frequency value measured before the signal was turned off or disconnected (overlap mode), or
- the DS4002\_EMPTY return code (contiguous mode). To avoid this effect, specify f<sub>p, min</sub> > 0.0 Hz.

# **Maximum F2D frequency**

The maximum F2D frequency you can measure is determined by the processing time of the board controller. For details, refer to Maximum Frequency for Signal Measurement and Event Capture on page 95.

# Contiguous and overlap modes

If you perform F2D, you can specify the number of periods –  $count_{Periods}$  – which the DS4002 uses to compute f. For this purpose, the DS4002 captures the rising edges of the input signal. You can choose between the overlap and the contiguous mode. The range of  $count_{Periods}$  depends on the mode you choose:

| Read mode  | Range for count <sub>Periods</sub> |
|------------|------------------------------------|
| Overlap    | 1 511                              |
| Contiguous | 1 500                              |

For more details on the two read modes, see Overlap and Contiguous Read Modes on page 55.

#### Note

If you use RTI's DS4002FTOD block, the overlap mode is used automatically. The contiguous mode is not supported by RTI.

#### Read event interrupt

Using RTLib4002, you can specify the number of measured edges after which an interrupt from the DS4002 to the connected processor board is generated. For details, refer to Read Event Interrupt on page 81.

# RTI/RTLib support

You can perform square-wave signal measurement via DS4002 Blockset and RTLib. For details, refer to

- DS4002FTOD (DS4002 RTI Reference 🛄)
- Square-Wave Signal Measurement (F2D) (DS4002 RTLib Reference 🛄)

#### **Execution times**

The execution times required by the RTLib functions have been measured. For details on the results and measurement setup, refer to Function Execution Times (DS4002 RTLib Reference (1)).

# Connecting external devices

For a circuit diagram and information on the electrical characteristics and signal conditioning of the timing I/O unit, refer to Signal Connection to External Devices (PHS Bus System Hardware Reference (1)).

# I/O mapping

The following table shows the mapping between the RTI block and the RTLib functions and the corresponding pins used for square-wave signal measurement.

The I/O features of the DS4002 conflict with each other. For details, refer to Conflicting I/O Features on page 99.

| Related RTI Blocks | Ch<br>(RTI) | Related RTLib Functions | Ch<br>(RTLib) | Conn.<br>Pin | Pin on<br>CP | Signal |
|--------------------|-------------|-------------------------|---------------|--------------|--------------|--------|
| DS4002FTOD         | Ch 1        | See Square-Wave Signal  | Ch 1          | P2 14        | CP1          | CH1    |
|                    | Ch 2        | RTLib Reference (12)    | Ch 2          | P2 47        | CP2          | CH2    |
|                    | Ch 3        |                         | Ch 3          | P2 31        | CP3          | CH3    |
|                    | Ch 4        |                         | Ch 4          | P2 15        | CP4          | CH4    |
|                    | Ch 5        |                         | Ch 5          | P2 48        | CP5          | CH5    |
|                    | Ch 6        | Ch 6                    | P2 16         | CP6          | CH6          |        |
|                    | Ch 7        |                         | Ch 7          | P2 49        | CP7          | CH7    |
|                    | Ch 8        |                         | Ch 8          | P2 33        | CP8          | CH8    |

# **Related topics**

#### **Basics**

| Basics of the Timing | I/O Unit                        | 20 |
|----------------------|---------------------------------|----|
| Measurement of Dig   | gital Signals and Event Capture | 54 |

#### References

DS4002FTOD (DS4002 RTI Reference 🕮)

# Phase-Shift Measurement

# Introduction

The timing I/O unit of the DS4002 provides inputs for the measurement of the average phase shift  $\Delta\Phi$  for up to 4 signal pairs.

You specify one channel as the reference signal, and the second as the compare signal. The result is scaled in rad and mapped into the interval +  $\pi$  ... -  $\pi$ :

- $\Delta \Phi > 0$  indicates that the compare signal leads the reference signal.
- $\Delta \Phi < 0$  indicates that the compare signal lags the reference signal.

To get reasonable values for  $\Delta\Phi$ , the frequencies of the reference signal and the compare signal must be equal.

#### Number of periods

If you perform phase-shift measurement, you can specify the number of periods – count<sub>Periods</sub> – which the DS4002 uses to compute  $\Delta\Phi$ , in the range 1 ... 509. Phase-shifts are measured in the overlap mode. See Overlap and Contiguous Read Modes on page 55 for details.

# RTI/RTLib support

You can perform phase-shift measurement via DS4002 Blockset and RTLib. For details, see

- DS4002PHASE\_Bx\_Cry\_Cmz (DS4002 RTI Reference 🕮)
- Phase-Shift Measurement (DS4002 RTLib Reference □)

# **Example**

For an example based on RTLib4002, refer to Example of Using the Phase-Shift Measurement Functions (DS4002 RTLib Reference ).

#### **Execution times**

The execution times required by the RTLib functions have been measured. For details on the results and measurement setup, refer to Function Execution Times (DS4002 RTLib Reference (1)).

#### **Connecting external devices**

For a circuit diagram and information on the electrical characteristics and signal conditioning of the timing I/O unit, refer to Signal Connection to External Devices (PHS Bus System Hardware Reference (1)).

# I/O mapping

The following table shows the mapping between the RTLib functions and the corresponding pins used for phase-shift measurement.

The I/O features of the DS4002 conflict with each other. For details, see Conflicting I/O Features on page 99.

| Related RTI Blocks     | Ch<br>(RTI) | Related RTLib Functions   | Ch<br>(RTLib) | Conn.<br>Pin | Pin on<br>CP | Signal |
|------------------------|-------------|---------------------------|---------------|--------------|--------------|--------|
| DS4002PHASE_Bx_Cry_Cmz | Ch 1        | See Phase-Shift           | Ch 1          | P2 14        | CP1          | CH1    |
| Ch 2<br>Ch 3           | Ch 2        | Measurement (DS4002 RTLib | Ch 2          | P2 47        | CP2          | CH2    |
|                        | Ch 3        | Reference (11)            | Ch 3          | P2 31        | CP3          | CH3    |
|                        | Ch 4        |                           | Ch 4          | P2 15        | CP4          | CH4    |
|                        | Ch 5        |                           | Ch 5          | P2 48        | CP5          | CH5    |
|                        | Ch 6        |                           | Ch 6          | P2 16        | CP6          | CH6    |
|                        | Ch 7        |                           | Ch 7          | P2 49        | CP7          | CH7    |
|                        | Ch 8        |                           | Ch 8          | P2 33        | CP8          | CH8    |

# **Related topics**

## Basics

| Basics of the Timing I/O Unit                    |
|--------------------------------------------------|
| Measurement of Digital Signals and Event Capture |

# **Event Capture**

# Introduction

To determine the characteristics of arbitrary digital input signals, you can directly access the event buffer of the DS4002 for further processing. The event buffer holds the direction of captured edges – rising or falling edge – and the corresponding time stamps. For details, refer to Event Buffer on page 86.

# Maximum event capture count rate

The maximum rate for events to be captured is determined by the processing time of the board controller. For details, refer to Maximum Frequency for Signal Measurement and Event Capture on page 95.

# Contiguous and overlap modes

If you perform event capture, you can specify the number of events the DS4002 reads –  $count_{Events}$  – and choose between the overlap and the contiguous mode. The range of  $count_{Events}$  depends on the mode you choose:

| Read mode  | Range for count <sub>Events</sub> |
|------------|-----------------------------------|
| Overlap    | 1 511                             |
| Contiguous | 1 300                             |

For more details on the two read modes, see Overlap and Contiguous Read Modes on page 55.

# **Read event interrupt**

Via DS4002 Blockset and RTLib for the DS4002, you can specify the number of measured events after which an interrupt from the DS4002 to the connected processor board is generated. For details, refer to Read Event Interrupt on page 81.

# RTI/RTLib support

You can perform event capture via DS4002 Blockset and RTLib. Refer to

- DS4002READ\_EVENT\_Bx\_Cy (DS4002 RTI Reference 🛄).
- Event Data Capture (DS4002 RTLib Reference 🕮).

#### **Execution times**

The execution times required by the RTLib functions have been measured. For details on the results and measurement setup, refer to Function Execution Times (DS4002 RTLib Reference (1)).

# Connecting external devices

For a circuit diagram and information on the electrical characteristics and signal conditioning of the timing I/O unit, refer to Signal Connection to External Devices (PHS Bus System Hardware Reference (12)).

# I/O mapping

The following table shows the mapping between the RTI block and RTLib functions and the corresponding pins used for event capture.

The I/O features of the DS4002 conflict with each other. Refer to Conflicting I/O Features on page 99.

| Related RTI Blocks     | Ch<br>(RTI) | Related RTLib Functions              | Ch<br>(RTLib) | Conn. Pin | Pin on<br>CP | Signal |
|------------------------|-------------|--------------------------------------|---------------|-----------|--------------|--------|
| DS4002READ_EVENT_Bx_Cy | Ch 1        | See Event Data Capture (DS4002 RTLib | Ch 1          | P2 14     | CP1          | CH1    |
|                        | Ch 2        | Reference (11)                       | Ch 2          | P2 47     | CP2          | CH2    |
|                        | Ch 3        |                                      | Ch 3          | P2 31     | CP3          | CH3    |
|                        | Ch 4        |                                      | Ch 4          | P2 15     | CP4          | CH4    |
|                        | Ch 5        |                                      | Ch 5          | P2 48     | CP5          | CH5    |
|                        | Ch 6        |                                      | Ch 6          | P2 16     | CP6          | CH6    |
|                        | Ch 7        |                                      | Ch 7          | P2 49     | CP7          | CH7    |
|                        | Ch 8        |                                      | Ch 8          | P2 33     | CP8          | CH8    |

# **Related topics**

#### Basics

| Basics of the Timing I/O Unit                      | ) |
|----------------------------------------------------|---|
| Measurement of Digital Signals and Event Capture54 | ļ |

# Input Signal Filtering

# Introduction Via RTLib's ds4002\_enable\_filter function, you can enable input signal filtering globally for all the channels of the timing I/O unit and the external trigger inputs. In this case, input signal changes are recognized only if they last for more than 3.2 μs. Example If input signal filtering is enabled, square-wave input signals will not be recognized if their frequency is higher than 156.3 kHz (= (2 ⋅ 3.2 μs)⁻¹). RTI/RTLib support You can enable input signal filtering via RTLib for the DS4002. For details, see Input Signal Filtering (DS4002 RTLib Reference □). Using RTI, you can enable input signal filtering by incorporating the ds4002\_enable\_filter function in a Simulink S-function. For details, refer to

Implementing S-Functions (RTI and RTI-MP Implementation Guide (11)).

# 

# Angle-Based Mode

#### Introduction

For applications that are angle-based such as the generation of crankshaft sensor signals, you can switch the operating mode of the timing I/O unit. Implementing the angle-based mode depends on the board revision of your DS4002.

#### Where to go from here

#### Information in this section

#### Information in other sections

# Basics on the Angle Base Mode

# Basics on the Angle Base Mode

# Introduction

For applications that are angle-based such as the generation of crankshaft sensor signals, you can switch the operating mode of the timing I/O unit. Implementing the angle-based mode depends on the board revision of your DS4002.

The timing I/O unit of the DS4002 can be driven in two different operating modes: time-based mode and angle-based mode.

#### Note

The mode setting applies to all channels of the timing I/O unit. You cannot use both modes at the same time. For example, it is not possible to implement an angle-based application on one channel, and perform PWM signal generation on another channel simultaneously.

#### Time-based mode

In the time-based mode, the 30-bit time-base counter of the timing I/O unit is incremented by 1 every 200 ns, which is the time base of the board. For this reason, one cycle of the time-base counter is completed after 214.748 s (=  $2^{30} \cdot 200$  ns), and the counter turns around to zero.

The time-based mode allows you to implement time-based applications such as PWM signal generation, or square-wave signal measurement. The time-based mode is the default operating mode of the DS4002 after board initialization.

#### Angle-based mode

In contrast with the time-based mode, the increment added to the time-base counter every 200 ns is not constant in the angle-based mode. Instead, the increment is proportional to the current speed of a rotating shaft:

**360° mode** In 360° mode, the increment is scaled so that one cycle of the 30-bit time-base counter represents one complete revolution of a rotating shaft.

**720° mode** In 720° mode, the increment is scaled so that one cycle of the 30-bit time-base counter represents two complete revolutions of a rotating shaft.

To use the timing I/O unit in angle-based mode, the rotational speed is therefore required as an additional input parameter.

The angle-based mode allows you to implement angle-based applications such as crankshaft sensor signal generation, or injection pulse measurement.

# **Related topics**

# Basics

| Angle-Based Mode on a Single DS4002                            | 72 |
|----------------------------------------------------------------|----|
| Angle-Based Mode on Several dSPACE Boards                      | 73 |
| Basics of the Angle-Based Mode for Board Revision DS4002-01 03 |    |
| basics of the Angle-based Mode for board Nevision b34002-01 05 | 00 |

# Implementing the Angle-Based Mode (Board Revision DS4002-01 ... 03)

# Introduction

You can implement the angle-based mode for DS4002 boards with a board revision DS4002-01 ... 03).

# Where to go from here

#### Information in this section

| Basics of the Angle-Based Mode for Board Revision DS4002-01                                                       | 68 |
|-------------------------------------------------------------------------------------------------------------------|----|
| Provides basic information for working with the DS4002 (board revision DS4002-01 $\dots$ 03) in angle-based mode. |    |
| Generating Angle-Based Signals  To generate angle-based signals, you have to provide the rotational speed.        | 69 |
| Measuring Angle-Based Signals.  To measure angle-based signals, you have to provide the rotational speed.         | 70 |

# Basics of the Angle-Based Mode for Board Revision DS4002-01 ... 03

#### Introduction

To work with the DS4002 in angle-based mode (360° mode or 720° mode, see Angle-based mode on page 67), you have to specify the rotational speed.

# Rotational speed input parameter

To specify the rotational speed, use the ds4002\_set\_rpm (360° mode) or ds4002\_set\_rpm2 (720° mode) functions. Using these functions, the increment added to the 30-bit time-base counter of the DS4002 is not constant in the angle-based mode. Instead, it is proportional to the current speed of a rotating shaft. It is scaled so that one cycle of the time-base counter represents one or two complete revolutions of a rotating shaft (360° or 720° mode).



The following drawing illustrates this for the 720° mode:

The functions above therefore require the rotational speed rpm as the input parameter. Changes of the rotational speed input parameter come into effect every 200 ns.

# Tip

Specifying 0.3 rpm (360° mode) or 0.6 rpm (720° mode) as the rotational speed results in a time-base counter increment of 1. This allows you to return to the time-based mode, which is the default mode after board initialization.

# RTI/RTLib support

You can implement the angle-based mode via RTLib for the DS4002. For details, see Angle-Based Mode (DS4002 RTLib Reference (12)).

Using RTI, you have to implement the angle-based mode with RTLib4002 functions, and incorporate your C code in a Simulink S-function. For details, refer to Implementing S-Functions (RTI and RTI-MP Implementation Guide  $\square$ ).

#### **Related topics**

## References

ds4002\_set\_rpm (DS4002 RTLib Reference ♠) ds4002\_set\_rpm2 (DS4002 RTLib Reference ♠)

# Generating Angle-Based Signals

# Introduction

To generate angle-based signals, you have to provide the rotational speed. Refer to Rotational speed input parameter on page 68.

# Specifying angle values instead of time values

After setting the angle-based mode, you can program the desired pulse patterns directly in C code with RTLib4002. For this purpose, you have to implement a state machine code representing the desired pulse pattern. When defining and updating the states of this structure, you have to specify the delay parameter. In angle-based mode, you have to specify an angle value instead of a time value. For this purpose, RTLib4002 provides the DS4002\_ANGLE and the DS4002\_ANGLE2 macros (360° and 720° mode).

Apart from specifying an angle value instead of a delay, angle-based and flexible, time-based signal generation do not differ. Refer to Generation of Arbitrary Signals on page 36.

## **Example**

For an example of generating a crankshaft signal, refer to Example of Using Angle-Based Functions (DS4002 RTLib Reference ).

# **Related topics**

#### **Basics**

| Angle-Based Mode                                                | 66 |
|-----------------------------------------------------------------|----|
| Implementing the Angle-Based Mode (Board Revision DS4002-01 03) | 68 |
| Measuring Angle-Based Signals                                   | 70 |

#### References

DS4002\_ANGLE (DS4002 RTLib Reference (L) DS4002\_ANGLE2 (DS4002 RTLib Reference (L) DS4002 RTLib Reference (L)

# Measuring Angle-Based Signals

## Introduction

To measure angle-based signals, you have to provide the rotational speed. Refer to Rotational speed input parameter on page 68.

# Converting time stamps into angle values

After setting the angle-based mode, you can implement angle-based signal measurement via event capturing. When events are read, the corresponding time stamps are returned. RTLib4002 provides the DS4002\_TIME2ANGLE and the DS4002\_TIME2ANGLE2 macros (360° and 720° mode) to convert these time stamps into angle values.

Apart from returning angle values instead of time stamps, angle-based signal measurement and event capturing do not differ. Refer to Event Capture on page 63.

# **Example**

For an example of measuring ignition and injection signals, refer to Example of Using Angle-Based Functions (DS4002 RTLib Reference (LL)).

# **Related topics**

#### Basics

| Angle-Based Mode                                                | 66 |
|-----------------------------------------------------------------|----|
| Generating Angle-Based Signals                                  |    |
| Implementing the Angle-Based Mode (Board Revision DS4002-01 03) | 68 |

# References

DS4002\_TIME2ANGLE (DS4002 RTLib Reference (LL))
DS4002\_TIME2ANGLE2 (DS4002 RTLib Reference (LL))

# Implementing the Angle-Based Mode and Time-Base Distribution (Board Revision as of DS4002-04)

# Introduction

Other I/O boards can be synchronized with the board.

DS4002 boards of revision DS4002-04 and higher allow you to operate in angle-based mode –  $720^\circ$  mode only synchronously on one or more DS4002 boards.

# Where to go from here

#### Information in this section

| Angle-Based Mode on a Single DS4002                 |  |
|-----------------------------------------------------|--|
| Angle-Based Mode on Several dSPACE Boards           |  |
| Connecting dSPACE Boards for Time-Base Distribution |  |
| Configuring Time-Base Master and Time-Base Slaves   |  |
| Specifying the Rotational Speed                     |  |

# Angle-Based Mode on a Single DS4002

#### Introduction

You can implement the angle-based mode on a single DS4002 without distributing its time base to other dSPACE boards.

# Implementing the angle based mode

To implement the angle-based mode on a single DS4002 without distributing its time base to other dSPACE boards, do the following:

- 1. Make sure that the time-base connector of the DS4002 is not connected to other I/O boards.
- Configure the DS4002 on which you want to implement the angle-based mode as the time-base master. Refer to Configuring Time-Base Master and Time-Base Slaves on page 75.
- 3. Specify the rotational speed. Refer to Specifying the Rotational Speed on page 75.

# Tip

You can also implement the angle-based mode on a single DS4002 (board revision DS4002-04 and higher) as described in Implementing the Angle-Based Mode (Board Revision DS4002-01 ... 03) on page 68. This allows you to select between the 360° mode and the 720° mode.

## RTI/RTLib support

You can implement the angle-based mode and time-base distribution via RTLib for the DS4002. For details, see Time Base Distribution (DS4002 RTLib Reference 1).

Using RTI, you have to implement the angle-based mode and time-base distribution with RTLib4002 functions, and incorporate your C code in a Simulink S-function. For details, refer to Implementing S-Functions (RTI and RTI-MP Implementation Guide (12)).

## **Related topics**

## Basics

| Basics on the Angle Base Mode                     | 66 |
|---------------------------------------------------|----|
| Configuring Time-Base Master and Time-Base Slaves | 75 |
| Specifying the Rotational Speed                   | 75 |

# Angle-Based Mode on Several dSPACE Boards

#### Introduction

You can implement the angle-based mode and time-base distribution on several I/O boards.

## Usable I/O boards

You can connect the time-base bus (engine position bus) of the following I/O boards (the engine position bus of the DS2210 and DS2211 boards is the same as the time-base bus of the DS2302, DS4002, DS5001, and DS5203 boards):

- DS2210
- DS2211
- DS2302 (as of board revision DS2302-04)
- DS4002 (as of board revision DS4002-04)
- DS5001 (as of board revision DS5001-06)
- DS5203 (as of board revision DS5203-05)

## Note

The DS2302 board cannot be used as the bus master.

## Implementing the anglebased mode

DS4002 boards of revision DS4002-04 and higher provide a time-base connector. Via the connector, you can set up a network and distribute the time base of one DS4002 to other I/O boards (DS2210, DS2211, DS2302, DS4002, DS5001,

DS5203). This allows you to implement the angle-based mode on several dSPACE boards. Do the following:

- Connect the time-base connectors to set up the network. Refer to Connecting dSPACE Boards for Time-Base Distribution on page 74.
- Configure one dSPACE board in the network as the time-base master, all the others as time-base slaves. Refer to Configuring Time-Base Master and Time-Base Slaves on page 75.
- 3. Specify the rotational speed on the time-base master. Refer to Specifying the Rotational Speed on page 75.

## RTI/RTLib support

You can implement the angle-based mode and time-base distribution via RTLib for the DS4002. Refer to Time Base Distribution (DS4002 RTLib Reference ).

Using RTI, you have to implement the angle-based mode and time-base distribution with RTLib4002 functions, and incorporate your C code in a Simulink S-function. Refer to Implementing S-Functions (RTI and RTI-MP Implementation Guide  $\square$ ).

## **Related topics**

### Basics

| Configuring Time-Base Master and Time-Base Slaves   | 75 |
|-----------------------------------------------------|----|
| Connecting dSPACE Boards for Time-Base Distribution | 74 |
| Specifying the Rotational Speed                     | 75 |

# Connecting dSPACE Boards for Time-Base Distribution

## Introduction

To setup the network, you have to connect the appropriate I/O boards physically. For this purpose, these boards are equipped with a time-base connector. Use a standard 26-pin, ribbon cable to setup the network. You can connect the I/O boards to one or several I/O boards.

# Location of the time-base connector

For the location of the time-base connector on an I/O board, refer to the corresponding *Board Overview* chapter in the PHS Bus System Hardware Reference .

## **Related topics**

#### Basics

| Angle-Based Mode                                                                              | ) |
|-----------------------------------------------------------------------------------------------|---|
| Implementing the Angle-Based Mode and Time-Base Distribution (Board Revision as of DS4002-04) |   |
|                                                                                               |   |

## Configuring Time-Base Master and Time-Base Slaves

#### Introduction

The *time-base master* distributes the time base to other boards – the *time-base slaves*.

# Time-base master, time-base slaves

You have to configure one of the connected DS4002, DS2210, DS2211 or DS5001 boards as the *time-base master*. You have to configure all the other connected boards as time-base slaves. For this purpose, use the

- ds4002\_apu\_mode\_set function for DS4002 boards
- ds2210\_mode\_set function for DS2210 boards
- ds2211\_mode\_set function for DS2211 boards
- ds5001\_apu\_mode\_set function for DS5001 boards.

All the other functions including initialization are not affected by the master/slave setting and must be performed for each board individually.

#### Note

- If you want to implement the angle-based mode on a single DS4002 without distributing its time base to other dSPACE boards, you have to configure your DS4002 as the time-base master.
- Do not configure a DS4002 as the time-base master if the network also contains DS2210 or DS2211 boards. Otherwise, the DS2210 or DS2211 board(s) will not work correctly.

## **Related topics**

#### Basics

## References

ds2210\_mode\_set (DS2210 RTLib Reference (1))
ds2211\_mode\_set (DS2211 RTLib Reference (1))
ds4002\_apu\_mode\_set (DS4002 RTLib Reference (1))
ds5001\_apu\_mode\_set (DS5001 RTLib Reference (1))

## Specifying the Rotational Speed

## Introduction

To work with the DS4002 in angle-based mode, you have to specify the rotational speed on the time-base master.

# Rotational speed input parameter

You can set the **vel** input parameter according to the current speed of a rotating shaft. If a DS4002 is the time-base master, the increment added to the 30-bit time-base counter of the DS4002 is scaled so that one cycle of the time-base counter represents two complete revolutions of the rotating shaft. Run-time changes of the **vel** input parameter come into effect every 200 ns.



The following functions allow you to specify the **vel** input parameter:

- ds4002\_apu\_velocity\_write function (time-base master is a DS4002)
- ds2210\_apu\_velocity\_write function (time-base master is a DS2210)
- ds2211 apu velocity write function (time-base master is a DS2211)
- ds5001\_apu\_velocity\_write function (time-base master is a DS5001)

## Note

The rotational speed input parameter used by the ds4002\_apu\_velocity\_write function and the ds4002\_set\_rpm2 function have the same physical meaning. However, the vel parameter used by ds4002\_apu\_velocity\_write must be stated in rad/s; the rpm parameter used by ds4002\_set\_rpm2 must be stated in rpm. Use the following conversion formula:

 $vel = 2\pi \cdot rpm/60$ 

### Tip

If a DS4002 is the time-base master, specifying 0.06 [rad/s] as the **ve1** input parameter results in a time-base counter increment of 1. This allows you to return to the time-based mode, which is the default mode after board initialization.

## Resolution

According to one cycle of a four-stroke engine, the engine cycle is  $0 \dots 720^{\circ} (0 \dots 4\pi)$ . Although the time-base master internally uses a 30-bit time-base counter, only the most significant 13 bits are supplied to the time-base slaves. The resolution therefore is:

|                  | Resolution (in bit) | Resolution (in °)      |
|------------------|---------------------|------------------------|
| Time-base master | 2 <sup>30</sup>     | 6.7 · 10 <sup>-7</sup> |
| Time-base slave  | 2 <sup>13</sup>     | 0.088                  |

## **Related topics**

## Basics

## References

ds2210\_apu\_velocity\_write (DS2210 RTLib Reference (L))
ds2211\_apu\_velocity\_write (DS2211 RTLib Reference (L))
ds4002\_apu\_velocity\_write (DS4002 RTLib Reference (L))
ds5001\_apu\_velocity\_write (DS5001 RTLib Reference (L))

# Interrupts Provided by the DS4002

## Where to go from here

## Information in this section

## Information in other sections

Introduction to the Features of the DS4002......9
Provides an overview of the architecture, features and interface of the DS4002.

## Basics on Interrupts of the DS4002

## Introduction

The DS4002 provides access to various hardware interrupts – originating either from on-board devices, or from external devices connected to the DS4002.

## Interrupts

The following interrupts are available:

| Interrupt Type    | Description                                                | Refer to                               |
|-------------------|------------------------------------------------------------|----------------------------------------|
| Signal generation | Interrupt during signal generation (channels 1 and 2 only) | Signal Generation Interrupt on page 80 |
| Read event        | Interrupt when a predefined number of edges was captured   | Read Event Interrupt on page 81        |

## Interrupt processing

Via the interrupt lines of the PHS bus, interrupts from the DS4002 are sent to the interrupt controller of the connected processor board. Using RTI, the interrupts of the DS4002 can therefore be used to implement interrupt-driven tasks.

## **Related topics**

## Basics

| Read Event Interrupt                                                     | 81 |
|--------------------------------------------------------------------------|----|
| Signal Generation Interrupt                                              | 80 |
| Tasks Driven by Interrupt Blocks (RTI and RTI-MP Implementation Guide 🕮) |    |

# Signal Generation Interrupt

## Introduction

You have access to two interrupts that can be generated if you perform signal generation on channels 1 or 2 of the timing I/O unit. Depending on the kind of signal you generate you can specify when the interrupt is generated.

| Signal             | Interrupt Generation                                                      |
|--------------------|---------------------------------------------------------------------------|
| 1-phase PWM signal | On the rising or falling edge of the high-active PWM signal.              |
| 3-phase PWM signal | In the middle of the high or low period of the corresponding PWM3 signal. |
| Square-wave signal | On the rising or falling edge of the high-active D2F signal.              |
| Monoflop signal    | On the rising or falling edge of the high-active monoflop signal.         |
| Arbitrary signal   | At the end of a state.                                                    |

## RTI/RTLib support

You can access the signal generation interrupts via RTI and RTLib.

■ RTI: For details, see DS4002\_HWINT\_Bx\_ly (DS4002 RTI Reference 🕮)

Depending on the kind of signal you generate, your Simulink model must also contain one of the following blocks to implement interrupt generation via RTI:

- DS4002PWM1 OUT
- DS4002PWM3\_OUT
- DS4002MONO\_Bx\_Cy
- DS4002DTOF

## Note

Generation of arbitrary signals is only supported by RTLib4002. However, you can program signal generation and interrupt generation in C code, and incorporate the code in a Simulink S-function. In this case, you can access the corresponding interrupt in a Simulink model using the DS4002\_HWINT\_Bx\_ly block.

 RTLib: Depending on the kind of signal you generate, see ds4002\_pwm\_int\_init, ds4002\_pwm3\_int\_init, ds4002\_d2f\_int\_init, ds4002\_delayed\_mono\_int\_init, or ds4002\_define\_state in the DS4002 RTLib Reference.

## **Related topics**

## Basics

| Interrupts Provided by the DS4002 | 9 |
|-----------------------------------|---|
| Read Event Interrupt8             | 1 |

## Read Event Interrupt

#### Introduction

You can perform signal measurement and event capturing on up to 8 channels. For each channel, you can let an interrupt be generated after a predefined number of events were captured.

## Note

Using DS4002 Blockset, only event capturing via the DS4002READ\_EVENT\_Bx\_Cy block supports interrupt generation. Interrupt generation for PWM2D or F2D is possible via RTLib for the DS4002 only, not via DS4002 Blockset.

## RTI/RTLib support

You can access the read event interrupt via RTI and RTLib.

RTI: For details, refer to DS4002\_HWINT\_Bx\_ly (DS4002 RTI Reference )
 To implement read event interrupt generation via DS4002 Blockset, the DS4002READ\_EVENT\_Bx\_Cy block must also be part of your Simulink model.

■ RTLib: Depending on the kind of signal you measure, see ds4002\_pwm2d\_init, ds4002\_f2d\_init, or ds4002\_read\_init (DS4002 RTLib Reference ).

## Note

Up to 8 channels can provide read event interrupts. However, the PHS bus connecting the DS4002 to the processor board provides only one physical interrupt line. If you use RTLib4002, you have to use subinterrupt handling functions of the dSPACE processor board to identify the originating channel of the interrupts. Refer to Subinterrupt Handling (DS1006 RTLib Reference ) or Subinterrupt Handling (DS1007 RTLib Reference ).

## **Related topics**

## Basics

## References

DS4002READ\_EVENT\_Bx\_Cy (DS4002 RTI Reference (LLL)

# Memory Features

## Introduction The DS4002 is equipped with a dual-port memory that is used for signal generation and measurement. Where to go from here Information in this section Memory Usage......83 The DS4002 is equipped with a dual-port memory that is used for signal generation and measurement. Swinging Buffer Principle.....84 When you perform signal generation, the dual-port memory holds the state machine code with all the parameters and settings for interrupt generation and internal triggering. To update these parameters during run time, the dual-port memory internally uses the swinging buffer principle for each channel of the board's timing I/O unit. Event Buffer......86 When you perform signal measurement and event capture, the dual-port memory provides each channel of the board's timing I/O unit with an event buffer.

# Memory Usage

| Introduction                       | The DS4002 is equipped with a dual-port memory that is used for signal generation and measurement.                                                      |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory usage for signal generation | When you perform signal generation, the dual-port memory holds the state machine code with all the parameters and settings for interrupt generation and |

| internal triggering. To update these parameters during run time, the dual-port |
|--------------------------------------------------------------------------------|
| memory internally uses the swinging buffer principle.                          |
|                                                                                |
|                                                                                |

# Memory usage for signal measurement

When you perform signal measurement and event capture, the dual-port memory provides each channel of the board's timing I/O unit with an *event buffer*.

## **Related topics**

## Basics

Basics of Generating Arbitrary Signals.....

27

# Swinging Buffer Principle

## Introduction

For parameter updates during run time, the dual-port memory internally uses the swinging buffer principle for each channel of the board's timing I/O unit. This avoids inconsistencies during parameter updates.

# Reading from and writing to the memory

The illustration below shows the structure of the three buffers for one channel. New parameter values coming from the processor board via PHS bus are always written to the buffer at position C. The controller always reads the buffer at position A.



## Initial parameter values

According to the programming structure (refer to Programming structure on page 37) for signal generation, you define the states of a state machine code first using the ds4002\_define\_state function. Then you load the state machine code to the desired channel of the DS4002 with the ds4002\_load\_states function. The initial parameter values of the states are loaded to all the three buffers, and the controller reads the buffer at position A.

## Parameter value update

Parameter values can be updated with the ds4002\_update\_state function. This writes the new values to the buffer at position C.

During parameter update, the DS4002 exchanges only the buffer positions so that no buffer needs to be copied from one position to another. The way in which buffer positions are exchanged depends on the update mode you specify with the DS4002\_EXEC\_CMD macro:

| Update<br>Mode                                      | Update Command                                                | Position C<br>is<br>Changed<br>to | Position A is<br>Changed to                                                       | Position B<br>is<br>Changed<br>to |
|-----------------------------------------------------|---------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------|-----------------------------------|
| Immediate<br>update                                 | DS4002_CMD_IMMEDIATE                                          | Position A                        | Position B                                                                        | Position C                        |
| Next delay<br>update<br>Block update<br>Synchronous | DS4002_CMD_NEWDATA  DS4002_CMD_BLOCKDATA  DS4002_CMD_SYNCDATA | Position B                        | Position A<br>(position remains<br>unchanged until<br>update condition<br>is met) | Position C                        |

A parameter update is complete when the new values are at position A.

- In the immediate mode, the controller uses new values immediately since buffer position C is directly changed to position A.
- In the other modes, the position of the buffer containing new values is first changed from C to B. The position is changed to A when the update condition of the corresponding update mode is met. In the block mode, for example, the position is not changed to A until the next DS4002\_GOTO command. For details, refer to Updating State Parameters on page 46.

## **Related topics**

#### **Basics**

| Basics of Generating Arbitrary Signals | 37 |
|----------------------------------------|----|
| Updating State Parameters              | 46 |

#### References

```
ds4002_define_state (DS4002 RTLib Reference (12))
DS4002_EXEC_CMD (DS4002 RTLib Reference (12))
ds4002_load_states (DS4002 RTLib Reference (12))
ds4002_update_state (DS4002 RTLib Reference (13))
```

## **Event Buffer**

## Introduction

Each digital signal can be described as a series of rising and falling edges. A rising or falling edge together with the corresponding time stamp represent an event. To store the shape of an input signal via the DS4002, the *event buffer* provided by the board's dual-port memory is used.

#### **Event buffer**

Each digital signal can be described as a series of rising and falling edges. A rising or falling edge together with the corresponding time stamp represent an event. For signal measurement and event capture, the DS4002 provides an event buffer that is configured as a circular buffer: Once the buffer is filled, it always

contains the data for the last 512 events. Old data is overwritten. For each event, the buffer stores the direction of the edge (rising or falling), and the corresponding time stamp (30-bit width) with 200 ns resolution.

The illustration below shows how a digital input signal is stored.







**Read modes** 

There are two different modes to read the event buffer: see Overlap and Contiguous Read Modes on page 55.

**Related topics** 

Basics

# Limitations

Introduction

There are some limitations when you work with the DS4002.

## Where to go from here

## Information in this section

| DS4002 Board Revision                                                                                                                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Quantization Effects                                                                                                                                                                                                                                    |
| Limitations Due to the Controller Processing Time                                                                                                                                                                                                       |
| Minimum Delay Value for Signal Generation                                                                                                                                                                                                               |
| Maximum Frequency for Signal Measurement and Event Capture95  Due to the priority scheme and the request processing time, proper signal measurement and event capture strongly depend on the number of used channels and on the maximum input frequency |
| Limitation for the Measurement of Symmetric PWM Signals96 The evaluation of the PWM frequency $f_p$ of symmetric PWM signals is faulty if the duty cycle of the PWM signal changes during measurement.                                                  |
| Conflicting I/O Features                                                                                                                                                                                                                                |

## DS4002 Board Revision

| Introduction        | There are limitations depending on the board revision of the DS4002.                                                                                                                                                                                                                                        |    |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Time-base connector | All features related to the time-base connector, which is part of the timing I/O unit, are supported only for board revision DS4002-04 and higher. For details on the affected features, refer to Implementing the Angle-Based Mode and Time-Base Distribution (Board Revision as of DS4002-04) on page 71. |    |
| Related topics      | Basics                                                                                                                                                                                                                                                                                                      |    |
|                     | Connecting dSPACE Boards for Time-Base Distribution Implementing the Angle-Based Mode and Time-Base Distribution (Board Revision as of DS4002-04)                                                                                                                                                           | 74 |

## **Quantization Effects**

# Signal generation and measurement are only feasible within the limits of the 200 ns time base of the timing I/O unit, which causes quantization errors that increase with increasing frequencies. When performing square-wave signal generation (D2F), for example, you will encounter considerable deviations between the desired frequency $f_{desired}$ and the generated frequency $f_{generated}$ , especially for higher frequencies. The (quantized) generated signal frequency can be calculated according to the following equation: $f_{generated} = 1 / (n \cdot R)$ where R is the 200 ns time base, and n is the integer part of $(1 / (f_{desired} \cdot R))$ Example Suppose you want to generate a square-wave signal with $f_{desired} = 300 \text{ kHz}$ .

Calculating the integer part of (1/(300 kHz  $\cdot$  200 ns)) yields n = 16. According to  $f_{generated}$  = 1/(n  $\cdot$  R), the generated frequency is 312.5 kHz.

## **Quatization effect**

The following illustration shows the increasing quantization effect for increasing desired frequencies:



# Limitations Due to the Controller Processing Time

## Introduction

Proper signal generation and measurement strongly depends on the number of used channels and on the maximum frequency of the signals you want to generate and measure. This is due to the request processing time of the controller and the priority scheme.

## **Channel requests**

The channels of the timing I/O unit can generate or measure digital signals (output or input mode). Channels send a request to the controller when a state is completely executed, that is, when the specified delay has expired (output mode), or when a rising or falling edge was captured (input mode). Refer to Channel requests on page 21.

## **Command requests**

The controller serves also the command requests for run-time parameter updates from the processor board (output mode). There are two groups of commands:

| Group 1 Commands     | Group 2 Commands    |
|----------------------|---------------------|
| DS4002_CMD_IMMEDIATE | DS4002_CMD_SYNCDATA |
| DS4002_CMD_NEWDATA   | DS4002_CMD_SYNCUSE  |
| DS4002_CMD_BLOCKDATA |                     |

The controller serves group 1 command requests with a higher priority than group 2 command requests. See below for details.

## Request processing time

To process requests for a channel or command, the controller of the DS4002 requires processing times.

The following table shows the time for a channel request. **Channel request** 

| Channel Request        | Time   |
|------------------------|--------|
| Channel in output mode | 400 ns |
| Channel in input mode  | 350 ns |

The following table shows the time for a command **Command request** request.

| Command Request      | Time   |
|----------------------|--------|
| DS4002_CMD_IMMEDIATE | 300 ns |
| DS4002_CMD_NEWDATA   | 100 ns |
| DS4002_CMD_BLOCKDATA | 50 ns  |
| DS4002_CMD_SYNCDATA  | 100 ns |
| DS4002_CMD_SYNCUSE   | 100 ns |

# Priority-based processing of requests

The controller uses a priority scheme to process channel requests and command requests. The scheme is shown in the flow chart below:



For the effects of the request processing time of the controller and the priority scheme on signal generation and measurement, see

- Minimum Delay Value for Signal Generation on page 94
- Maximum Frequency for Signal Measurement and Event Capture on page 95

# Minimum Delay Value for Signal Generation

## Introduction

Due to the priority scheme and the request processing time, proper signal generation strongly depends on the number of used channels and on the minimum delay values of states you use in your application.

## Rule of thumb for t<sub>delay</sub>

As the minimum delay value for one state, use

```
t_{delay,min} = 600 \text{ ns} + ((active\_channels - 1) \cdot 400 \text{ ns})
```

If you want to update parameter values during run time, you also have to take into account the processing time and the processing priority for the related command requests: see Request processing time on page 92 and Priority-based processing of requests on page 93.

## Note

Take into account the low processing priority of group 2 command requests.

## Using too small delay values

If you use delay values smaller than  $t_{\text{delay,min}}$ , the controller cannot process channel requests and command requests sufficiently fast. As a result, the pulse pattern of the output signals differs from the desired pulse pattern.

## Note

In some cases, signal generation is interrupted for several minutes.

Suppose you program a signal using the following state machine code for all 8 channels:

```
ds4002_define_state(DS4002_WAIT, DS4002_HIGH,0,DS4002_CONTINUE,0); /* state #1 */
ds4002_define_state(DS4002_DELAY(600e-9), DS4002_LOW, 0,DS4002_CONTINUE,0); /* state #2 */
ds4002_define_state(DS4002_DELAY(4.0e-6), DS4002_HIGH,0,DS4002_CONTINUE,0); /* state #3 */
ds4002_define_state(DS4002_DELAY(5.0e-6), DS4002_LOW, 0,DS4002_GOTO, 0); /* state #4 */
```

After a trigger event, all outputs should immediately be set to high level for 600 ns. After this period, all outputs should be set to low level for 4.0  $\mu$ s. This period should be followed by a high-level period of 5.0  $\mu$ s.



Due to the processing time of the controller, the actual pulse pattern of the 8 channels differs significantly from the desired pattern:

After the trigger event, all outputs are immediately set to high level. At the same time, each of the 8 channels sends a request to the controller to get the delay value of state #2.

state #3 state #4 t

state #2

According to the Priority-based processing of requests on page 93, the controller processes the request of channel 1 first. After 600 ns, the output of channel 1 is set to low level. Then the other channels are processed step by step, and they get the requested information on state #2. The request of channel 8 is processed last after 4  $\mu$ s. To avoid these effects, use longer delay values according to the rule of thumb (see above).

## **Related topics**

## Basics

Limitations Due to the Controller Processing Time.....

.91

# Maximum Frequency for Signal Measurement and Event Capture

## Introduction

Due to the priority scheme and the request processing time, proper signal measurement and event capture strongly depend on the number of used channels and on the maximum input frequency (see Priority-based processing of requests on page 93 and Request processing time on page 92).

| Rule of thumb for fm |
|----------------------|
|----------------------|

To estimate the maximum frequency of signals to be measured, use

 $f_{max} = (600 \text{ ns} + ((active\_channels - 1) \cdot 400 \text{ ns}))^{-1}$ 

## **Related topics**

## Basics

# Limitation for the Measurement of Symmetric PWM Signals

## Introduction

The evaluation of the PWM frequency  $f_p$  of symmetric PWM signals is faulty if the duty cycle of the PWM signal changes during measurement.

# Asymmetric and symmetric PWM signals

PWM measurement is accurate if the PWM period starts with the falling or rising edge of the corresponding PWM signal (asymmetric signal). For example, in the illustration below, each PWM period starts with a rising edge of the asymmetric PWM signal:



The DS4002 can also measure PWM signals that are centered around the middle of the PWM period (symmetric signals):



However, the evaluation of the PWM frequency  $f_p$  of symmetric PWM signals is faulty if the duty cycle of the PWM signal changes during measurement.

**PWM** frequency evaluation algorithm

The PWM frequency  $f_p$  is evaluated according to the following equation:

$$f_p = \frac{n}{t_{diff}}$$

Where

is the interval between the first and the last detected rising edge  $t_{diff}$ is the number of PWM periods used to evaluate  $f_p$ .

The following illustration shows how  $f_p$  is evaluated for a symmetric PWM signal (signal A) without duty cycle changes during measurement; n = 3:



Measurement error due to duty cycle changes

PWM frequency measurement of a symmetric PWM signal is faulty if the duty cycle of the signal changes during measurement. The illustration below shows two PWM signals (signals B and C) with duty cycle changes: The duty cycle of signal B decreases whereas the duty cycle of signal C increases during measurement.



According to the illustration above, duty cycle changes during run time have an effect on the measured interval  $t_{diff}$ . As a result, the  $f_p$  values evaluated for the signals B and C are faulty, since  $t_{diff}$  is used to evaluate the PWM frequency  $f_p$ .

Estimating the measurement error

The difference between the correct frequency value and the one evaluated cannot be calculated exactly since it depends on the speed of the duty cycle change. However, the maximum deviation from the correct frequency value  $f_p$  can be calculated according to the following equation:

$$f_{deviation} = \pm \frac{f_p}{(2 \cdot \pi - 1)}$$

The evaluated frequency value therefore is in the range

$$f_{p, evaluated} = f_p \pm \frac{f_p}{(2 \cdot \pi - 1)}$$

$$f_{p, evaluated} = f_p \cdot \left(1 \pm \frac{1}{(2 \cdot \pi - 1)}\right)$$

Tip

To decrease the measurement error, specify a large value for n, which is the number of PWM periods used to evaluate  $f_p$ .

98

# Conflicting I/O Features

## **Conflicts for the DS4002**

The following I/O features of the DS4002 use signals CH1 ... CH8:

- Signal generation
  - 1-Phase PWM Signal Generation (PWM)
  - 3-Phase PWM Signal Generation (PWM3)
  - Generation of Simple Signals
  - Monoflop Signal Generation
  - Generation of Arbitrary Signals
- Signal measurement and event capture
  - PWM Signal Measurement (PWM2D)
  - Square-Wave Signal Measurement (F2D)
  - Phase-Shift Measurement
  - Event Capture

Each of the signals CH1 ... CH8 can be used by only one I/O feature at the same time. For example, if you use CH3 for 1-Phase PWM Signal Generation (PWM), you cannot use this channel to perform PWM Signal Measurement (PWM2D) at the same time.

To perform 3-Phase PWM Signal Generation (PWM3), you have to specify an array of three signals in the range CH1 ... CH8. These signals cannot be used for another I/O feature of the DS4002 at the same time.

|                                             | 6 1 1 67                                     |                                           |
|---------------------------------------------|----------------------------------------------|-------------------------------------------|
|                                             | time-based mode 67                           | R                                         |
| Numerics                                    | timing I/O unit 19, 20<br>updating states 46 | read event interrupt 81                   |
| 1-phase PWM signal generation 24            | DS802                                        |                                           |
| 3-phase PWM signal generation 27            | partitioning PHS bus 11                      | S                                         |
|                                             | dual-port memory 83                          | signal generation 23                      |
| A                                           | ,                                            | signal generation interrupt (DS4002) 80   |
| angle-based mode (DS4002) 67                | E                                            | square-wave signal generation (DS4002) 30 |
| angle-based signals                         |                                              | square-wave signal measurement 59         |
| measuring 70                                | entry point 37                               | state                                     |
| arbitrary signals                           | event buffer 84                              | defining 39                               |
| generating 36                               | event capture 54, 63                         | delay 40                                  |
|                                             | external triggering (DS4002) 51              | interrupt 41                              |
| В                                           | -                                            | level 40                                  |
|                                             | F                                            | parameters 39                             |
| block mode 47                               | F2D signal measurement 59                    | program flow 42                           |
| board revision                              | filtering                                    | specifying 39                             |
| DS4002 90                                   | input signals 64                             | trigger 41                                |
| _                                           |                                              | updating 46                               |
| C                                           | G                                            | state machine 21                          |
| channel request 21                          | generation of arbitrary signals 36           | state machine code 37                     |
| command request 21                          | generation of arbitrary signals 50           | entry point 37                            |
| Common Program Data folder 8                |                                              | program flow 42                           |
| conflicting I/O features                    | Н                                            | state 37                                  |
| DS4002 99                                   | handshake lines of a DS4002 16               | update 46                                 |
| contiguous mode 55                          | hardware interrupts 79                       | strobed input mode 14                     |
| controller 20                               |                                              | swinging buffer principle 84              |
|                                             | 1                                            | synchronous mode 48                       |
| D                                           | input signal filtering 64                    | _                                         |
| D2F signal generation (DS4002) 30           | interrupts 79                                | Т                                         |
| digital I/O unit                            | птениры 75                                   | time base 20                              |
| DS4002 13                                   | 1                                            | distribution 71                           |
| digital signal measurement 54               | L                                            | master 75                                 |
| direct input mode 14                        | limitations (DS4002) 89                      | slave 75                                  |
| distributing the time base 71               | Local Program Data folder 8                  | time-based mode (DS4002) 67               |
| Documents folder 8                          |                                              | timing I/O unit                           |
| DS4002                                      | M                                            | basics 20                                 |
| angle-based mode 67                         | measuring                                    | DS4002 19                                 |
| signal generation 69                        | angle-based signals 70                       | square-wave signal generation (DS4002) 30 |
| board revision 90                           | memory of the DS4002 83                      | triggering a DS4002 externally 51         |
| conflicting I/O features 99                 | monoflop signal generation 32                |                                           |
| controller 20                               | . 5 5                                        | U                                         |
| D2F signal generation 30                    | N                                            | update modes 47                           |
| defining states 39                          |                                              | block mode 47                             |
| digital I/O unit 13                         | next delay mode 47                           | immediate mode 47                         |
| generation of arbitrary signals 36          | _                                            | next delay mode 47                        |
| delay and level of a state 40               | 0                                            | synchronous mode 48                       |
| internal triggering 41                      | overlap read mode 55                         | updating state parameters 46              |
| interrupt generation 41                     |                                              |                                           |
| program flow 42<br>programming structure 37 | P                                            |                                           |
| limitations 89                              |                                              |                                           |
| PWM signal generation 23                    | PACK signal 16                               |                                           |
| signal generation                           | partitioning PHS bus with DS802 11           |                                           |
| angle-based signals 69                      | phase-shift measurement 61                   |                                           |
| signal generation interrupt 80              | power-up state 13<br>PRDY signal 16          |                                           |
| specifying states 39                        | programming structure (DS4002) 37            |                                           |
| square-wave signal generation 30            | PSTB signal 16                               |                                           |
| state machine 21                            | PWM signal measurement 57                    |                                           |
| time-base connector 74                      |                                              |                                           |

May 2021 DS4002 Features

time-base connector 74