## **DS5101 Board Reference**

## **Document Version 1.2.1**

dSPACE GmbH Rathenaustraße 26 33102 Paderborn Germany

# Copyright 2005 by dSPACE digital signal processing and control engineering GmbH

Under the copyright laws, neither the documentation nor the software may be copied, photocopied, reproduced, translated, or reduced to any electronic medium or machine-readable form, in whole or in part, without the prior written consent of dSPACE digital signal processing and control engineering GmbH.

dSPACE GmbH Rathenaustraße 26 D-33100 Paderborn Germany

## **Trademarks**

MS-DOS and MS-Windows are registered trademarks of Microsoft Corporation. PC/AT is a registered trademark of International Business Machines.

## **Table of Contents**

| 1 Introduction                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| 2 Getting Started 2.1 A simple DWO Application 2.2 The DSP Program 2.3 Using a Standard DWO Application                                                                                                                                                                                                                                                                                                             | <b>3</b> 4 6 9                                                                                                       |
| 3 DS5101 Software Environment 3.1 Standard DWO Applications 3.1.1 Incremental Sensor Simulation 3.1.2 Mono-Flop 3.1.3 PWM Generation 3.1.4 3-Phase PWM Generation 3.1.5 3-Phase PWM with inverted and non-inverted Output                                                                                                                                                                                           | 11<br>11<br>12<br>14<br>15<br>17<br>ats 20                                                                           |
| 4 Compiler DWOCOMP  4.1 Preface  4.2 Compiler Description  4.2.1 Syntax  4.2.1.1 General  4.2.1.1.2 Options  4.2.1.1.3 Case Sensitivity  4.2.1.1.4 Separators  4.2.1.1.5 Comments  4.2.1.1.6 Number Formats  4.2.1.17 RAM Areas  4.2.1.2 Syntax Graph  4.2.1.3 Compiler Commands  4.2.1.3.1 BOTH  4.2.1.3.2 CH (Channel)  4.2.1.3.3 DECCTR  4.2.1.3.4 DELAY  4.2.1.3.5 Delayname  4.2.1.3.6 DOFFSET  4.2.1.3.7 ELSE | 24<br>24<br>26<br>26<br>26<br>26<br>27<br>28<br>28<br>28<br>29<br>30<br>33<br>36<br>38<br>39<br>40<br>41<br>43<br>44 |
| 4.2.1.3./ ELSE<br>4.2.1.3.8 EXT                                                                                                                                                                                                                                                                                                                                                                                     | 44<br>45                                                                                                             |

| 4.2.1.3.9 FALL                          | 46       |
|-----------------------------------------|----------|
| 4.2.1.3.10 FLAG                         | 46       |
| 4.2.1.3.11 GOTO                         | 47       |
| 4.2.1.3.12 IF ELSE                      | 48       |
| 4.2.1.3.13 IMMEDIATE                    | 49       |
| 4.2.1.3.14 INITFUNC                     | 50       |
| 4.2.1.3.15 IO                           | 51       |
| 4.2.1.3.16 Labels                       | 52       |
| 4.2.1.3.17 LDCTR                        | 53       |
| 4.2.1.3.18 LOOP                         | 55       |
| 4.2.1.3.19 MSEC                         | 55       |
| 4.2.1.3.20 NONE                         | 56       |
| 4.2.1.3.21 NOP                          | 57       |
| 4.2.1.3.22 NSEC                         | 57       |
| 4.2.1.3.23 OFFSET                       | 58       |
| 4.2.1.3.24 PHSINT                       | 59       |
| 4.2.1.3.25 READFUNC                     | 60       |
| 4.2.1.3.26 RESET                        | 62       |
| 4.2.1.3.27 RISE                         | 63       |
| 4.2.1.3.28 SEC                          | 63       |
| 4.2.1.3.29 SET                          | 64       |
| 4.2.1.3.30 SIMULATE                     | 65       |
| 4.2.1.3.31 SWFL                         | 66       |
| 4.2.1.3.32 SWRES                        | 67       |
| 4.2.1.3.33 SWTR                         | 68       |
| 4.2.1.3.34 SYNCEN                       | 69       |
| 4.2.1.3.35 TICKS                        | 69       |
| 4.2.1.3.36 TOGGLE                       | 70       |
| 4.2.1.3.37 TR (Trigger)                 | 70       |
| 4.2.1.3.38 UNIT                         | 73       |
| 4.2.1.3.39 UPDATE                       | 74       |
| 4.2.1.3.40 UPDFUNC                      | 75       |
| 4.2.1.3.41 USEC                         | 76       |
| 4.2.1.3.41 USLC<br>4.2.1.3.42 WAIT      | 70<br>77 |
| 4.2.1.3.42 WAIT<br>4.2.1.3.43 WR        | 78       |
| 4.2.2 File Formats                      | 79       |
| 4.2.2.1 Source File                     | 79       |
| 4.2.2.1 Source The<br>4.2.2.2 List File | 81       |
| 4.2.2.3 Simulator Data File             | 84       |
| 4.2.2.4 C Source Code Output File       | 84       |
| 4.2.2.5 Error File                      | 89       |
| 4.2.3 Error Messages                    | 90       |
| 4.2.4 Warnings                          | 96       |
| T.2.T Wallings                          | 70       |

| 4.3 Delay Update Modes                          | 97  |
|-------------------------------------------------|-----|
| 4.3.1 Synchronous Update Mode                   | 97  |
| 4.3.2 Immediate Update Mode                     | 98  |
| 5 Hardware Reference                            | 99  |
| 5.1 PHS-bus Interface Description               | 99  |
| 5.1.1 Module data register (MDR)                | 102 |
| 5.1.2 ISP register (ISP)                        | 102 |
| 5.1.3 Flag register (FLR)                       | 104 |
| 5.1.4 Setup register (STP)                      | 106 |
| 5.1.4.1 Software setup                          | 106 |
| 5.1.4.2 Manual setup                            | 108 |
| 5.1.4.3 Extended Manual setup                   | 109 |
| 5.1.5 Interrupt control unit (ICU)              | 110 |
| 5.1.6 Interrupt mask register (IMR)             | 111 |
| 5.1.7 Reset register (RR)                       | 112 |
| 5.1.8 Interrupt register (IR)                   | 113 |
| 5.1.9 Address register (AR)                     | 115 |
| 5.1.10 Software trigger register (STR)          | 120 |
| 5.1.11 Readback register (RBR)                  | 121 |
| 5.1.12 ID register (IDR)                        | 123 |
| 5.2 Module Description                          | 124 |
| 5.2.1 Command word description                  | 128 |
| 5.2.1.1 Condition command word                  | 129 |
| 5.2.1.2 Index command word                      | 132 |
| 5.2.1.3 Next command word                       | 133 |
| 5.2.1.4 Trigger field                           | 135 |
| 5.2.2 Delay word description                    | 136 |
| 5.2.3 Module insertion                          | 136 |
| 5.3 Connector Pin-outs                          | 137 |
| 5.3.1 PHS-bus connector (P33)                   | 138 |
| 5.3.2 I/O connector (P35)                       | 139 |
| 5.3.3 Module connector                          | 142 |
| 5.3.4 External clock connector (P37)            | 145 |
| 5.3.5 Board programming connector (P2, P3, P38) | 145 |
| 5.4 DS5101 Data Sheet                           | 146 |

# **Table of Figures**

| Block diagram of the DS5101                      | 2   |
|--------------------------------------------------|-----|
| 3 Phase PWM Generation                           |     |
| 3 Phase PWM Generation with inverted Outputs     | 21  |
| Data Flow                                        | 25  |
| Condition Command Word                           | 30  |
| Index Command Word                               |     |
| Next Command Word                                | 31  |
| Delay Word                                       |     |
| Dual Port RAM Address Map for one Channel        | 32  |
| Syntax Graph - 1/3                               |     |
| Syntax Graph - 2/3                               | 34  |
| Syntax Graph - 3/3                               | 35  |
| PHS-bus register alignment                       | 101 |
| Module data register (MDR)                       |     |
| ISP register (ISP)                               |     |
| Flag register (FLR)                              |     |
| Setup register (STP)                             | 106 |
| Interrupt Mask Register (IMR)                    | 111 |
| Reset register (RR)                              | 112 |
| Interrupt register (IR)                          | 113 |
| Address register (AR)                            | 115 |
| Swinging Buffer Controller                       | 119 |
| Software trigger register (STR)                  | 120 |
| Readback register (RBR)                          | 121 |
| Block diagram of one waveform generation channel | 125 |
| Channel Dual Port Memory Address Map             | 127 |
| Condition word format                            | 129 |
| Index word format                                | 132 |
| Next word format                                 | 133 |
| Delay word format                                | 136 |
| Modul, jumper and connector locations            | 137 |
| Interface circuit of the digital I/O lines       |     |
| Interface circuit of the external reset input    |     |
| Modul connector locations                        | 142 |
| Interface circuit of the external clock input    |     |

## **Table of Tables**

| Incremental sensor blocks                    | 12  |
|----------------------------------------------|-----|
| Mono-flop blocks                             | 14  |
| 1-phase PWM blocks                           | 15  |
| 3-phase PWM blocks                           | 17  |
| 3-phase PWM blocks with low and high outputs | 20  |
| Base address setting                         | 99  |
| PHS-bus register map                         | 100 |
| ISP register (ISP)                           | 103 |
| Flag register (FLR)                          | 105 |
| Setup register (STP)                         | 107 |
| Manual setup                                 | 108 |
| Extended manual setup                        | 109 |
| Interrupt input mapping                      |     |
| Interrupt Mask Register (IMR)                | 111 |
| Reset register (RR)                          | 112 |
| Interrupt Register (IR)                      | 114 |
| Address register (AR)                        | 115 |
| Address Register Modes                       | 118 |
| Software trigger register (STR)              | 120 |
| Readback register (RBR)                      | 122 |
| Condition command word                       |     |
| Index command word                           | 132 |
| Next command word                            | 134 |
| Trigger field                                | 135 |
| PHS-bus connector                            | 138 |
| I/O connector pinout                         | 139 |
| I/O connector signal description             | 140 |
| Module connector pinout                      |     |
| Module connector signal description          |     |
| External clock connector                     | 145 |

#### 1 Introduction

The DS5101 Digital Waveform Output (DWO) board is a member of the modular dSPACE system specifically designed for high speed signal generation. It can be used for fast and complex waveform generation on up to 16 channels. It's key features are:

- Modular system with motherboard and up to eight modules each containing 2 channels (from version DS5101-04: Eight modules integrated within baseboard)
- 25 ns resolution
- Shortest pulse length is 250ns
- Delays from 250ns up to 26.8 seconds
- Up to 512 different delay values
- Delays can be interrupted for shorter delay values (programmable)
- Up to 128 program steps
- Conditional branches on flags, loop counter or other channel I/O
- Output set, reset, toggle
- Trigger on rising, falling or both edges
- All channels can trigger each other
- Software trigger from PHS-bus
- PHS-bus interface



Figure 1.1. Block diagram of the DS5101.

The Digital Waveform Output board is designed modular consisting of a motherboard (DS5101) and up to eight modules (DS5101M). The motherboard contains the PHS-bus interface, I/O connector, clock distribution and eight module sockets. The modules (DS5101M) contain two signal generation channels each consisting of a controller and a local RAM.

From version DS5101-04 on, all eight modules have been integrated into the baseboard logic.

## 2 Getting Started

This section is intended to describe all the necessary steps to implement a DWO application on the DS5101 and how to control individual parameters by the DSP. Implementation of a custom specific DWO application as well as using one of the standard DWO applications that come with the DS5101 Software Environment is demonstrated in the following subsections.

The implementation of a custom specific DWO application starts with writing of the DWO program itself. Compilation of the DWO application source file (.src) by using the DWO compiler DWOCOMP results in a C source file (.c) and a related header file (.h). The C file contains the encoded DWO object code and a load routine for downloading the object code to the DS5101 by a master DSP. It can also contain ready-to-use update functions to modify delay values while the application is running. The header file contains address definitions for all timing parameters declared in the DWO source file. These definitions allow easy access to individual timing parameters by the master DSP.

The next step is writing the master DSP program or augmenting an existing DSP program by the DWO load and access functions. The DSP program must load the DWO application by using the load routine generated by DWOCOMP. It may then supply initial timing parameter values in case the values specified in the DWO source file are not suitable. A start function allows to start the signal generation on individual DWO channels. Timing parameters can be modified at any time without interrupting the signal generation.

#### 2.1 A simple DWO Application

The DWO program listed below shows the implementation of a simple PWM generator. It may serve as an example for how to write your own first DWO applications. Two DWO channels are used in order to demonstrate interaction between different channels. A PWM generator can of course also be implemented on a single channel.

```
PWM Generation
#
# DS5101 DWO-compiler example source file
 (C) 1996, dSPACE GmbH
#
#
 $RCSfile$ $Revision$ $Date$
# -----
unit ticks
                   # all delays given in 25ns ticks
# -----
# PWM master clock
# ------
delay t0 2000
                   # half-period (50usec)
                   # low after reset, delay t0
 reset, t0;
begin:
 syncen,
                   # update parameters
                   # trigger channel 2
  tr2,
  set, t0;
                   # set output high, delay t0
 reset, t0,
                   # set output low, delay t0
  goto begin;
                   # loop
```

```
PWM output
delay t1 2000
                                # duty-cycle (50usec / 50%)
                               # low after reset, wait for trigger
  reset, wait;
begin:
 syncen,
                               # update parameters
   set, t1;
                               # set output high, delay t1
  reset, wait,
                               # set output low, wait for trigger
                               # 100p
   goto begin;
updfunc all
                                # generate update function 'all'
 1 t0,
                                # which modifies t0 from channel 1
 2 t1;
                                # and t1 from channel 2
```

Channel 1 generates the PWM master clock. The PWM period depends on the time delay t0, representing the half PWM period. The delay t0 is initially set to 50  $\mu$ s and thus yields an initial PWM period of 100  $\mu$ s. With each rising edge of the master clock a trigger is sent to channel 2 (command tr2). A new time delay supplied by the DSP is accepted with the next rising edge, i.e. at the beginning of the next PWM period. This is controlled by the *syncen* command.

Channel 2, generating the actual PWM signal, is triggered with each rising edge of the master clock. The time delay *t1* yields the PWM duty-cycle duration. A new time delay is also accepted at the beginning of the next PWM period.

To compile the DWO source file type

```
dwocomp pwm1
```

The DWO compiler will generate the following files:

```
    pwm1.c encoded DWO application and C load routine
    pwm1.h time delay addresses, channel mask
    pwm1.lst listing file
    pwm1.dat DWO simulator input file
```

#### 2.2 The DSP Program

The DSP program loading the PWM application to the DS5101 and controlling the PWM parameters might read as follows.

```
/***********************
* FILES:
  pwm1 5101 hc.C
* DESCRIPTION:
   PWM example application for dSPACE DS5101 DWO board.
   The duty-cycle is periodically varied from 0.0 to 1.0.
   Connect DS5101 output channels 1 and 2 to an oscilloscope.
* VERSIONINFO:
  VERSION:
               1.1
  RELEASE DATE: 03.09.97
  AUTHOR(S): H.-J. Miks, F. Beny
                dSPACE GmbH, Technologiepark 25, 33100 Paderborn
* $RCSfile:$ $Revision:$ $Date:$
*********************
#include <brtenv.h>
                                    /* basic real time environment */
#include <ds5101.h>
                                       /* DS5101 access functions */
#include "pwm1.h"
                                    /* DWO application header file */
#include "pwm1.c"
                                   /* DWO application load routine */
float prd = 10.0e-6;
                                              /* PWM period (sec) */
float duty = 0.1;
                                                /* PWM duty cycle */
float d duty = 0.01;
                                           /* duty-cycle increment */
volatile int *error = (int *) (DP MEM BASE+DP MEM SIZE-1);
void isr t0()
                               /* timer0 interrupt service routine */
                                          /* increment duty cycle */
 duty += d duty;
 if (duty >= 1.0) duty -= 1.0;
                                          /* map to range 0.0..1.0 */
 ds5101 pwm1 update all(
                                             /* update duty cycle */
   DS5101 1 BASE,
                                              /* t0 = half-period */
   prd * 0.5,
   prd * duty);
                                               /* t1 = duty cycle */
}
```

```
main()
  init();
  ds5101 init(DS5101 1 BASE); /* basic DS5101 initialization */
  msg_info_set(MSG_SM_RTLIB, 0, "System started.");
                                              /* load DWO application */
  ds5101 pwm1 load(
   DS5101_1_BASE,
   DS5101 PWM1 CHANNELS);
  ds5101 pwm1 update all(
                                          /* setup initial PWM values */
   DS5101 1 BASE,
   prd * 0.5,
                                                  /* t0 = half-period */
                                                   /* t1 = duty cycle */
   prd * duty);
                                              /* start PWM generation */
  ds5101 start(
   DS5101 1 BASE,
   DS5101 PWM1 CHANNELS);
  isr t0 start(0.01);
                                 /* start timer interrupt generation */
                                               /* wait for interrupts */
 while (1);
```

After the basic initialization of the DS5101 the PWM application is loaded by using the function  $ds5101\_pwm1\_load()$ . This function is contained in the file pwm1.c generated by the DWO compiler. A channel mask parameter allows to load individual DS5101 channels without affecting the remaining channels. Here the channel mask  $DS5101\_PWM1\_CHANNELS$  from the header file pwm1.h is used to load those channels actually used by the PWM application (i.e. channels 1 and 2).

After a successful DWO application download the initial PWM period and duty-cycle parameters are set to 10 µs and 0.1, respectively, by using the DS5101 update function <code>ds5101\_pwm1\_update\_all()</code> which was generated by DWOCOMP. This overwrites the default time delays specified in the DWO application source file.

The function  $ds5101\_start()$  starts the PWM generation. The channel mask  $DS5101\_PWM1\_CHANNELS$  again allows to start the channels used by the application without affecting other channels.

You may comment out the call to *start\_isr\_t0()* and compile/download the program by typing

```
down1003 pwm1_5101_hc.c
```

The DS5101 will start to generate a square-wave signal of 100 µs period on channel 1 and a PWM signal of 100 µs period and 10 % duty-cycle on channel 2.

Now reactivate *isr\_t0\_start()* and again compile/download the program. The duty-cycle will now periodically rise from 0.0 to 1.0. The duty-cycle is updated at a constant rate of 100 Hz in the timer interrupt service routine.

#### 2.3 Using a Standard DWO Application

Several standard DWO applications and corresponding parameter update functions are distributed with the DS5101 Software Environment (cf. section 3.1). This section describes how to implement a PWM generation by using the standard PWM application \dspace\ds5101\pwm.src. Deviating from the PWM generator described in the foregoing sections this one requires only a single channel for generation of a PWM signal. This DWO application is described in detail in section 3.1.3.

In order to implement PWM generators on individual DS5101 channels, the file *pwm.src* contains the source code for 16 uniform PWM generators. The channel mask parameter of the load and start functions selects the channels being actually loaded or started, respectively. The channel mask is generated by the macro *AP5101\_PWM\_MASK()*.

The DSP program now reads as shown below. An excerpt of the standard DWO application is listed in section 3.1.3.

```
/************************
* FILES:
  pwm2 5101 hc.C
* DESCRIPTION:
 PWM example application for dSPACE DS5101 DWO board
 using a standard DWO application.
 The duty-cycle is periodically varied from 0.0 to 1.0.
* USAGE:
 Connect DS5101 output channel 1 to an oscilloscope.
* VERSIONINFO:
  VERSION:
             1.1
  RELEASE DATE: 03.09.97
 AUTHOR(S): H.-J. Miks, F. Beny
             dSPACE GmbH, Technologiepark 25, 33100 Paderborn
* $RCSfile:$ $Revision:$ $Date:$
******************************
```

```
#include <brtenv.h>
                                       /* basic real-time environment */
#include <ds5101.h>
                                           /* DS5101 access functions */
#include <ap5101.h> /* DS5101 standard application support functions */
float prd = 10.0e-6;
                                                  /* PWM period (sec) */
float duty = 0.1;
                                                    /* PWM duty-cycle */
                                              /* duty-cycle increment */
float d duty = 0.01;
void isr t0()
                                 /* timer0 interrupt service routine */
 duty += d duty;
                                              /* increment duty-cycle */
 if (duty >= 1.0) duty -= 1.0;
                                             /* map to range 0.0..1.0 */
 ds5101 pwm update(
                                      /* update period and duty-cycle */
   DS5101_1_BASE,
   1, prd, duty);
}
main()
  init();
 ds5101 init(DS5101 1 BASE); /* basic DS5101 initialization */
 msg info set(MSG SM RTLIB, 0, "System started.");
                                             /* load DWO application */
  ds5101 pwm load(
   DS5101 1 BASE, AP5101 PWM MASK(1));
  ds5101 pwm update(
                         /* setup initial PWM period and duty-cycle */
   DS5101 1 BASE,
    1, prd, duty);
                                              /* start PWM generation */
  ds5101 start(
   DS5101 1 BASE, AP5101 PWM MASK(1));
  isr t0 start(0.01);
                                 /* start timer interrupt generation */
 while(1);
                                               /* wait for interrupts */
```

#### 3 DS5101 Software Environment

#### 3.1 Standard DWO Applications

Some standard DWO applications and related functions are delivered with the DS5101 Software Environment. They can be used directly or may serve as templates to write your own individual DWO application programs.

All the applications described in the following subsections are implemented in multiple instances (blocks) using different DS5101 channels. The number of available blocks of a particular application depends on the number of output channels required. The blocks being actually loaded can be selected by the channel mask parameter of the corresponding load function. Thus the DS5101 may execute different applications using different output channels at the same time.

Be sure to specify the appropriate load mask, otherwise the application will not operate properly. The header file *ap5101.h* contains macros for the different applications returning the channel mask for a given block number.

```
AP5101_INC_MASK(blk)
AP5101_MONO_MASK(blk)
AP5101_PWM_MASK(blk)
AP5101_PWM3_MASK(blk)
AP5101_PWM6_MASK(blk)
```

All time delays declared within the DWO application source files are preset to a value of zero. Suitable values must be supplied by using the appropriate parameter update function before execution of a DWO application is started (cf. the example program listed in section 2.3).

#### 3.1.1 Incremental Sensor Simulation

This demo application provides up to 7 independent incremental sensor blocks with leading and lagging phase outputs each (phi0, phi90). The maximum number of blocks is limited by the 7 control flags available for direction control. Table 3.3 shows the channel assignment, channel mask, and direction control flag assignment for the 7 incremental sensor blocks.

| Block | Channels |       | Channel<br>mask | Direction flag |
|-------|----------|-------|-----------------|----------------|
|       | phi0     | phi90 |                 |                |
| 1     | 1        | 2     | 0x0003          | 1              |
| 2     | 3        | 4     | 0x000C          | 2              |
| 3     | 5        | 6     | 0x0030          | 3              |
| 4     | 7        | 8     | 0x00C0          | 4              |
| 5     | 9        | 10    | 0x0300          | 5              |
| 6     | 11       | 12    | 0x0C00          | 6              |
| 7     | 13       | 14    | 0x3000          | 7              |

Table 3.3. Incremental sensor blocks

The DWO source code of a single incremental sensor is listed below. The program is based on the time constant *ts*. It is initially set to 0 and must be set to a quarter of the initial signal period before the program is started.

The four program states l1 .. l4, each representing a quarter of one signal period, are passed in positive or negative direction depending on the state of the direction control flag.

Immediate update mode is used, because only a single parameter must be updated.

```
delay ts 0
                            # time per section (period/4)
# incremental sensor block 1 (channels 1, 2)
# -----
ch1
                            # phi0
immediate
                            # select immediate update mode
11:
                           # section 1
 if flag1
                           # positive direction
   set, ts, goto 12,
                        # output high, wait ts, step forward
                           # negative direction
 else
   set, ts, goto 14;
                          # output high, wait ts, step backward
12:
                           # section 2
 if flag1
                           # positive direction
                          # output high, wait ts, step forward
   set, ts, goto 13,
                           # negative direction
 else
                        # output high, wait ts, step backward
   set, ts, goto 11;
13:
                           # section 3
 if flag1
                           # positive direction
   reset, ts, goto 14, # output low, wait ts, step forward
                           # negative direction
 else
   reset, ts, goto 12;
                           # output low, wait ts, step backward
                           # section 4
 if flag1
                           # positive direction
                         # output low, wait ts, step forward
   reset, ts, goto 11,
                           # negative direction
 else
                           # output low, wait ts, step backward
   reset, ts, goto 13;
ch2
                            # phi90
immediate
                            # select immediate update mode
                            # section 1
11:
 if flaq1
                           # positive direction
   reset, ts, goto 12,
                          # output low, wait ts, step forward
                            # negative direction
 else
   reset, ts, goto 14;
                           # output low, wait ts, step backward
12:
                            # section 2
 if flaq1
                           # positive direction
   set, ts, goto 13,
                           # output high, wait ts, step forward
                           # negative direction
 else
   set, ts, goto 11;
                           # output high, wait ts, step backward
                           # section 3
13:
 if flag1
                            # positive direction
   set, ts, goto 14,
                          # output high, wait ts, step forward
 else
                           # negative direction
                           # output high, wait ts, step backward
   set, ts, goto 12;
14:
                            # section 4
                           # positive direction
 if flaq1
   reset, ts, goto 11,
                           # output low, wait ts, step forward
 else
                           # negative direction
   reset, ts, goto 13;
                           # output low, wait ts, step backward
```

#### 3.1.2 Mono-Flop

The mono-flop application example also uses 2 output channels for each of the 8 available mono-flop blocks, an inverted (/y) and a non-inverted output (y). The channel assignment for the different blocks is given in table 3.4.

| Block | Char | Channel<br>mask |        |
|-------|------|-----------------|--------|
|       | у    | /y              |        |
| 1     | 1    | 2               | 0x0003 |
| 2     | 3    | 4               | 0x000C |
| 3     | 5    | 6               | 0x0030 |
| 4     | 7    | 8               | 0x00C0 |
| 5     | 9    | 10              | 0x0300 |
| 6     | 11   | 12              | 0x0C00 |
| 7     | 13   | 14              | 0x3000 |
| 8     | 15   | 16              | 0xC000 |

Table 3.4. Mono-flop blocks

The following listing shows the DWO source code of a single mono-flop block. Operation is very simple. After having received a trigger event the respective output is set or reset, respectively, for the duration given by the parameter *tm*. Trigger events may be received from on-board trigger sources (other channels), or from the master DSP. Again immediate update mode is used.

```
delay tm 0
                           # t_mono
# mono-flop 1 (channels 1, 2)
ch1
                           # non-inverted output
immediate
                           # select immediate update mode
 reset, wait;
                           # low after reset, wait for trigger
begin:
                       # set output high, wait tm
 set, tm;
 reset, wait,
                           # set output low, wait for trigger
   goto begin;
                           # loop
                           # inverted output
immediate
                           # select immediate update mode
                           # high after reset, wait for trigger
 set, wait;
begin:
 reset, tm;
                          # set output low, wait tm
 set, wait,
                           # set output high, wait for trigger
   goto begin;
                           # loop
```

#### 3.1.3 PWM Generation

Generation of a simple PWM signal is one of the standard examples. Each PWM signal requires a single output channel, thus resulting in an overall amount of 16 available PWM signals.

| Block | Channel | Channel<br>mask |
|-------|---------|-----------------|
| 1     | 1       | 0x0001          |
| 2     | 2       | 0x0002          |
| 3     | 3       | 0x0004          |
| 4     | 4       | 0x0008          |
| 5     | 5       | 0x0010          |
| 6     | 6       | 0x0020          |
| 7     | 7       | 0x0040          |
| 8     | 8       | 0x0080          |

| Block | Channel | Channel<br>mask |
|-------|---------|-----------------|
| 9     | 9       | 0x0100          |
| 10    | 10      | 0x0200          |
| 11    | 11      | 0x0400          |
| 12    | 12      | 0x0800          |
| 13    | 13      | 0x1000          |
| 14    | 14      | 0x2000          |
| 15    | 15      | 0x4000          |
| 16    | 16      | 0x8000          |

Table 3.5. 1-phase PWM blocks

The high- and low-level durations can be adjusted independently through the parameters t1 and t2. The sum of t1 and t2 yields the PWM period. Because both time parameters depend on each other, synchronous update mode must be used.

```
delay t1 0
                          # t high
delay t2 0
                          # t_low
# PWM channel 1
# ------
ch1
begin:
 syncen,
  yncen,
set, t1;
eset, t2,
goto begin;
                          # use new data from DSP
  set, t1;
                          # set output high, wait t1
                         # set output low, wait t2
 reset, t2,
                         # loop
```

DS5101 Board Reference

dSPACE GmbH

#### 3.1.4 3-Phase PWM Generation

The 3-phase PWM application generates ABC-phase PWM signals symmetrical to the middle of their high level pulses. To synchronize the 3 output signals a master clock is generated and thus 4 channels are required for each PWM block.

| Block |    | Char | Channel<br>mask |    |        |
|-------|----|------|-----------------|----|--------|
|       | A  | В    |                 |    |        |
| 1     | 1  | 2    | 3               | 4  | 0x000F |
| 2     | 5  | 6    | 7               | 8  | 0x00F0 |
| 3     | 9  | 10   | 11              | 12 | 0x0F00 |
| 4     | 13 | 14   | 15              | 16 | 0xF000 |

Table 3.6. 3-phase PWM blocks

The high- and low-level durations can be adjusted independently through the parameters ta1 and ta2, tb1 and tb2, or tc1 and tc2 for the respective PWM phase. The sum of 2 tx1 and tx2 yields the PWM period (see figure 4.1. below). All 3 PWM periods resulting from the respective delay parameters must match the master clock period 2 t0. Therefore it is recommended to use the function  $ds5101\_pwm3\_update()$  for parameter update.



Figure 3.1. 3 Phase PWM Generation

```
PWM block 1 (channels 1..4)
                                # phase A
delay tal 0
                                # t_low/2, phase A
delay ta2 0
                                # t_high, phase A
                                # low after reset, wait for trigger
  reset, wait;
begin:
  syncen,
                                # use new data from DSP
                                # delay t low/2
   nop, ta1;
                                # set output high, delay t_high
  set, ta2;
  reset, wait,
                                # set output low, wait for trigger
                                # loop
    goto begin;
```

```
ch2
                               # phase B
delay tb1 0
                               # t low/2, phase B
delay tb2 0
                               # t_high, phase B
 reset, wait;
                               # low after reset, wait for trigger
begin:
 syncen,
                               # use new data from DSP
  nop, tb1;
                               # delay t_low/2
                               # set output high, delay t high
 set, tb2;
 reset, wait,
                               # set output low, wait for trigger
   goto begin;
                               # loop
ch3
                               # phase C
delay tc1 0
                               # t low/2, phase C
delay tc2 0
                               # t high, phase C
                               # low after reset, wait for trigger
 reset, wait;
begin:
                               # use new data from DSP
 syncen,
  nop, tc1;
                               # delay t_low/2
 set, tc2;
                              # set output high, delay t high
 reset, wait,
                              # set output low, wait for trigger
   goto begin;
                               # loop
                               # master clock
ch4
delay t0 0
                               # PWM period / 2
 reset, t0;
                               # low after reset
begin:
                               # use new data from DSP
 syncen,
   phsint,
                              # send interrupt to DSP
   tr1, tr2, tr3,
                              # trigger channels 1..3
   set, t0;
                              # set output high, delay t0
 reset, t0,
                              # set output low, delay t0
                              # loop
   goto begin;
```

#### 3.1.5 3-Phase PWM with inverted and non-inverted Outputs

This 3-phase PWM application generates inverted and non-inverted ABC-phase PWM signals symmetrical to the middle of their high level pulses. To synchronize the 6 output signals a master clock is generated and thus 7 channels are required for each PWM block.

| Block |   | Channels |    |    |    |    |       | Channel<br>mask |
|-------|---|----------|----|----|----|----|-------|-----------------|
|       | A | /A       | В  | /B | C  | /C | clock |                 |
| 1     | 1 | 2        | 3  | 4  | 5  | 6  | 7     | 0x007F          |
| 2     | 9 | 10       | 11 | 12 | 13 | 14 | 15    | 0x7F00          |

Table 3.7. 3-phase PWM blocks with low and high outputs

The high- and low-level durations can be adjusted independently through the parameters ta1 .. ta4, tb1 .. tb4, or tc1 .. tc4 for the respective PWM phase. A switch delay td between the correspinding edges of the inverted and related non-inverted phase output is achieved by adjusting the respective time parameters appropriately (see figure 4.2.). In addition all PWM periods resulting from the respective delay parameters must match the master clock period 2 t0 (cf. the DWO source code listed below). Therefore it is recommended to use the function  $ds5101\_pwm6\_update()$  for parameter update.

For 3-phase PWM generation with inverted and non-inverted outputs (PWM6) please note the following limitations. Generation of PWM signals with duty cycle values of 0 (non-inverted output constant low) and 1 (non-inverted output constant high) is not possible. As a consequence a remaining high pulse of 250 ns is generated at the non-inverted output for duty cycle values near or equal to 0. For duty cycle values near or equal to 1 the inverted output generates a high pulse of 800 ns. The actual duty cycle limits depend on the PWM period tp and the switch delay td.

Please note that the function ds5101\_pwm6\_update() does not perform any parameter range checks and negative values for tp or td, or duty cycle values outside the valid range 0 <= duty <= 1 will produce unpredictable results.

DS5101 Board Reference



Figure 3.2. 3 Phase PWM Generation with inverted Outputs

```
# ------
# PWM block 1 (channels 1..7)
# -----
                            # phase A
delay tal 0
                            # t low/2, phase A
                            # t_high, phase A
delay ta2 0
                            # low after reset, wait for trigger
 reset, wait;
begin:
                            # use new data from DSP
 syncen,
                            # delay t low/2
  nop, ta1;
                           # set output high, delay t high
 set, ta2;
 reset, wait,
                           # set output low, wait for trigger
                            # loop
   goto begin;
ch2
                            # phase /A
delay ta3 0
                            # t_high/2, phase /A
                            # t low, phase /A
delay ta4 0
 set, wait;
                            # high after reset, wait for trigger
begin:
 syncen,
                            # use new data from DSP
                            # delay t high/2
  nop, ta3;
 reset, ta4;
                            # set output low, delay t_low
                            # set output high, wait for trigger
 set, wait,
   goto begin;
                            # loop
ch3
                            # phase B
delay tb1 0
                            # t low/2, phase B
delay tb2 0
                            # t high, phase B
 reset, wait;
                            # low after reset, wait for trigger
begin:
 syncen,
                            # use new data from DSP
  nop, tb1;
                            # delay t low/2
 set, tb2;
                            # set output high, delay t high
                            # set output low, wait for trigger
 reset, wait,
   goto begin;
                            # loop
ch4
                            # phase /B
delay tb3 0
                            # t high/2, phase /B
delay tb4 0
                            # t_low, phase /B
 set, wait;
                            # high after reset, wait for trigger
begin:
                            # use new data from DSP
 syncen,
                            # delay t high/2
   nop, tb3;
 reset, tb4;
                           # set output low, delay t low
 set, wait,
                           # set output high, wait for trigger
                            # loop
   goto begin;
```

```
ch5
                               # phase C
delay tc1 0
                               # t low/2, phase C
delay tc2 0
                               # t_high,
                                           phase C
 reset, wait;
                               # low after reset, wait for trigger
begin:
 syncen,
                               # use new data from DSP
  nop, tc1;
                               # delay t_low/2
                               # set output high, delay t high
 set, tc2;
 reset, wait,
                               # set output low, wait for trigger
   goto begin;
                               # loop
                               # phase /C
ch6
delay tc3 0
                               # t_high/2, phase /C
delay tc4 0
                               # t low,
                                           phase /C
 set, wait;
                               # high after reset, wait for trigger
begin:
                               # use new data from DSP
 syncen,
  nop, tc3;
                               # delay t_high/2
 reset, tc4;
                               # set output low, delay t_low
                               # set output high, wait for trigger
 set, wait,
   goto begin;
                               # loop
ch7
                               # master clock
delay t0 0
                               # PWM period / 2
 reset, t0;
                               # low after reset
begin:
                               # use new data from DSP
 syncen,
   phsint,
                               # send interrupt to DSP
   tr1, tr2, tr3,
                               # trigger channels 1..6
   tr4, tr5, tr6,
   set, t0;
                               # set output high, delay t0
                               # set output low, delay t0
  reset, t0,
                               # loop
   goto begin;
```

## **4 Compiler DWOCOMP**

#### 4.1 Preface

The controller of every DS5101 channel executes a program which is stored in its local RAM. Every state needs up to 128 bits of code. To spare the user the task of coding all those bits, this compiler has been written.

The user can describe the timing and dependencies of all output signals in a text based source file. Every command can contain several different operations, like

- set the output pin to the desired value
- start a timer with a given time constant and wait until the time has passed
- trigger one or several other channels
- generate an interrupt at the PHS bus
- do a conditional branch

Commands for the simulator tool can be added to the source file.

DWOCOMP translates this source file (\*.src) into a C source code file (\*.c), which can be linked to C based application programs. Results and error messages are reported in a list file (\*.lst).

DS5101 Board Reference

This documentation describes the use of the compiler, the source file syntax, compiler and simulator error messages and output file formats.



Figure 4.1. Data flow between DWOCOMP and C Application

## **4.2 Compiler Description**

#### **4.2.1 Syntax**

#### **4.2.1.1** General

#### **4.2.1.1.1 Command line**

DWOCOMP is started with the command

```
>DWOCOMP filename [options]
```

where filename is the name of the source file without the extension .src. This extension is mandatory.

### Options can be

-m- messages off

-m+ messages on (default) -e- no error file (default) -e+ generate error file

-n (name) use (name) in C source and header files as program name

#### **4.2.1.1.2 Options**

-m-

All screen messages (pass number, line numbers, errors and warnings) will be supressed. This can be useful, if the compiler is called from within another program or from a 'DOS box' in WINDOWS (r). Errors and warnings are written to the listfile and, if enabled by option -e+, to the error file *dwocomp.err*.

-m+

All screen messages (pass number, line numbers, errors and warnings) will be written to the screen (default mode).

-е-

No error file *dwocomp.err* will be generated. Errors and warnings will be written to the list file (default mode).

-e+

First an existing error file *dwocomp.err* will be deleted. If any errors or warnings occur, an error file will be opened, and all errors and warnings will be written to this file and to the list file.

```
-n (name)
```

(name) will be used in the C source code and header files as program name. If no '-n' command is given, the source file name will be used. Example:

```
dwocomp test -n demo
```

will translate *test.src* to *test.c*, *test.h*, *test.lst* and *test.dat*. In *test.c*, however, the load function will be named *ds5101 demo load* instead of *ds5101 test load*.

### 4.2.1.1.3 Case Sensitivity

DWOCOMP is not case sensitive. The set command may be written as *set*, *SET*, *Set* or any other case combination.

### **4.2.1.1.4 Separators**

Commands may be separated by one of the following characters:

```
- " " (blank)
- , (comma)
- tab (tabulator)
- "=" (equal sign)
- CR (carriage return)
- LF (line feed)
or by a comment (beginning with "#").
```

Do not use the ";" character (end of state) or the ":" character (*label*) as a separator!

#### **4.2.1.1.5** Comments

Comments start with the hash symbol ("#"). Everything from this character to the end of the current line is interpreted as comment and ignored by the compiler.

### 4.2.1.1.6 Number Formats

Real numbers for delay time constants and simulation times may be entered by using one of the following formats:

1 1. 1.0 1e0 1.00e0

Integer numbers may be entered as

100 (decimal) 100d (decimal)

64h (hexadecimal, assembler style) \$64, \$FF, \$ff (hexadecimal, PASCAL style) \$0064 (hexadecimal, PASCAL style)

0x64, 0xFF, 0xff (hexadecimal, C style) 0x0064 (hexadecimal, C style)

### **4.2.1.1.7 RAM Areas**

A state is translated into an opcode of 90 bits for the state commands and 30 bits for each delay constant.

Because the PHS bus interface of the DS5101 is 32 bit wide, the 90 bit state command is split into three words. The delay constant can be written directly. See section 6. for additional information.

The three state command words CONDITION, INDEX and NEXT are stored at consecutive addresses within the state buffer.

### **CONDITION Command Word**



#### **INDEX Command Word**



#### **NEXT Command Word**



Figure 4.2. State Command Words

The delay constants DELAY are stored within the delay RAM. Each output channel has its own state and delay RAM.

### **DELAY Word**



Figure 4.3. Delay Word

State and delay RAM are implemented in a dual port RAM (DPR) for each channel. The delay RAM is separated into three buffer areas, which serve as swinging buffers for consistent updating of delay constants during program execution.



Figure 4.4. Dual Port Ram Address Map for one Channel

# 4.2.1.2 Syntax Graph

The syntax of the DWO compiler language is defined by this syntax graph:



Figure 4.5. Syntax Graph - Part 1



Figure 4.6. Syntax Graph - Part 2



Figure 4.7. Syntax Graph - Part 3

### 4.2.1.3 Compiler Commands

The compiler commands are described as follows:

First the syntax of the command is given. If parameters can be written in several ways, all of them are listed. Example:

Syntax: CH n CH = nCHn

Then the path in the syntax graph is shown, where the command can be found. Example: The command can be found in block ACTION. ACTION is a sub-block of block STATE. STATE is a sub-block of block CHANNEL, and CHANNEL can be found in the syntax graph root.

Syntax Graph: CHANNEL / STATE / ACTION

A command is translated to a bit pattern consisting of between 1 and 30 bits. This bit pattern is part of either CONDITION, INDEX, NEXT or delay command word. The position of the bit pattern for ACTION commands (see the syntax graph) within CONDITION, NEXT or INDEX command word changes, if the ACTION is part of an IF / ELSE construct. Therefore both bit pattern positions are given. Example:

RAM area: state RAM / CONDITION command word

Code: D31..30 D29..15 D14 D13..11 D10 D9..7 D6 D5 D4..0
(IF) - 0 011 - - - -

Code: D31..30 D29..15 D14 D13..11 D10 D9..7 D6 D5 D4..0 (ELSE) - - - 0 011 - - -

A functional description of the command and an example follows.

# Description:

The *BOTH* command causes the actual channel to stay in or change to input mode. A delay definition by *delayname* in this state is not needed and will be ignored. The channel will stay in this condition until the input level at the according pin changes from low to high or from high to low (both edges active). Then the next state of this channel will be executed.

### Example:

```
both wait; # stay in input mode until an edge is detected
```

### 4.2.1.3.1 BOTH

Syntax: *BOTH* 

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / CONDITION command word

Code: D31..30 D29..15 D14 D13..11 D10 (IF) - 0 011 -

Code: D31..30 D29..15 D14 D13..11 D10 D9..7 D6 D5 D4..0

(ELSE) - - 0 011 - - -

D9..7

D6

D5

D4..0

### Description:

The *BOTH* command causes the actual channel to stay in or change to input mode. A delay definition by *delayname* in this state is not needed and will be ignored. The channel will stay in this condition until the input level at the according pin changes from low to high or from high to low (both edges active). Then the next state of this channel will be executed.

# Example:

both wait; # stay in input mode until an edge is detected

# 4.2.1.3.2 CH (Channel)

Syntax: *CHn* 

CH nCH = n

Syntax Graph: CHANNEL

RAM area: none (compiler directive)

## Description:

CH defines the actual output channel for all states to follow. A separator between CH and n may be inserted.

Channel *n* must be in the range from 1 to 16.

*CH* may only be used once for an output channel. An attempt to define an already used output channel again will yield an error message.

# Examples:

```
CH5  # start definition of channel 5
CH 5
CH=5
```

# 4.2.1.3.3 DECCTR

Syntax: *DECCTR* 

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / NEXT command word

Code: D31..14 D13 D12..9 D8..7 D6..0 (IF) - 1 - - -

Code: D31..29 D28 D27..24 D23..22 D21..0 - 1 - -

# Description:

DECCTR decrements the 8 bit channel loop counter.

See the *LDCTR* command for further details.

# Example:

decctr, set t0; # decrement counter, set output high for t0

#### 4.2.1.3.4 DELAY

Syntax: *DELAY delayname value* 

Syntax Graph: DELAYS

CHANNEL / STATE / DELAYS

RAM area: delay RAM

| Code: | D31D30 | D29 D0 |
|-------|--------|--------|
|       | -      | value  |

### Description:

*Delay* defines a delay constant, which can be used in a state definition to define the time after which the next state will be executed.

All delay constants are stored in a separate delay buffer for each channel. They are addressed by using a symbolic delay name. Delays are only valid for the channel they had been defined for. However, delays declared before the first channel statement will be global and available for all channels, because those delays will be loaded to all channels by the download software.

Several states can use the same delay time by using the same *delayname*. The delay time itself must only be defined once in this case.

The *delayname* may be any string (without separators) of up to 20 characters.

Delays are stored at consecutive addresses in the delay RAM, starting at address 1 (address 0 is reserved for internal use). The delay address counter can be set by the *DOFFSET* command, if a delay has to be stored at a fixed address.

If different source files describing different channels shall use the same global delays, make sure to arrange them at the same delay addresses with the *DOFFSET* command.

The delay time value is multiplied by the compiler with the *UNIT* time base to obtain the number of 25 nsec machine cycles (*TICKS*). The number of *TICKS* must be between 0 and 0x3FFFFFFF. Therefore *value* has to be in the range  $0 \le value \le (0x3FFFFFFFF * 25ns / UNIT)$ .

### Example:

```
If UNIT = \sec, then 0 \le value \le 26.84
```

Value must be given as a real number.

A value of less than 10 *TICKs* should be avoided, because the channel controller needs 10 clock cycles to execute a state. Values below 10 will be accepted, but execution will take 10 *TICKs*, and a warning is issued.

### Examples:

### **4.2.1.3.5** Delayname

Syntax: (delayname)

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / INDEX command word

| Code: | D3128 | D2715 | D149 | D80           |
|-------|-------|-------|------|---------------|
| (IF)  | _     | -     | _    | delay address |

| Code:  | D3124 | D2315         | D149 | D80 |
|--------|-------|---------------|------|-----|
| (ELSE) | -     | delay address | -    | -   |

## Description:

A *delayname* causes the channel controller to wait a certain time before proceeding to the next state. The channel has to be in output mode at this time.

The *delayname* must be defined before by using the *DELAY* command.

Different delaynames can be given for the IF and the ELSE action of a state.

Example: (*delayname* = 't1')

```
delay t1 1000  # define delay t1 = 1000 UNITs
set t1;  # set output high for 1000 UNITs
rise wait;  # enter input mode and wait for a rising edge
```

#### **4.2.1.3.6 DOFFSET**

Syntax: *DOFFSET address* 

Syntax Graph: DELAYS

CHANNEL / STATE / DELAYS

RAM area: none (compiler directive)

Description:

*DOFFSET* causes the compiler to set its internal delay address counter for the delay buffers to a new value.

Address has to be in the range of 1 to 511. Address 0 is reserved for internal use.

Delays defined with the *DELAY* command will be stored at this address. The counter is incremented afterwards. If the delay RAM location is already in use, an error is reported.

The delay address counter is automatically set to "1" for a new channel.

### Example:

doffset 100 # set the delay RAM address counter to 100

#### 4.2.1.3.7 ELSE

See section IF..ELSE

### 4.2.1.3.8 EXT

Syntax: time EXT channel level

Syntax Graph: SIMULATE / STIMULUS

RAM area: none (simulator directive)

# Description:

The simulator command *EXT* causes the simulation tool to set the input level of a given *channel* at a certain *time* to the specified *level*.

The channel must be in input mode, or an error will be reported by the simulator.

*Time* must be given in the format defined by the last *UNIT* command.

Level can be L (low), H (high) or X (undefined).

# Example:

#### 4.2.1.3.9 FALL

Syntax: FALL

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / CONDITION command word

Code:

(IF)

| D3130 | D2915 | D14 | D1311 | D10 | D97 | D6 | D5 | D40 |
|-------|-------|-----|-------|-----|-----|----|----|-----|
| -     | -     | 0   | 001   | -   | -   | -  | -  | _   |

Code:
(ELSE)

| D3130 | D2915 | D14 | D1311 | D10 | D97 | D6 | D5 | D40 |
|-------|-------|-----|-------|-----|-----|----|----|-----|
| -     | -     | -   | -     | 0   | 001 | -  | -  | -   |

### Description:

The *FALL* command causes the actual channel to stay in or change to input mode. A delay definition in this state is not needed and will be ignored. The channel will stay in this condition until the input level at the according pin changes from high to low (falling edge enabled). Then the next state of this channel will be executed.

# Example:

fall, wait; # stay in input mode until a falling edge is detected

### 4.2.1.3.10 FLAG

FLAG is a condition for the IF command. See section IF .. ELSE

### 4.2.1.3.11 GOTO

Syntax: *GOTO label* 

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / NEXT command word

| Code: | D3127 | D267 | D60         |
|-------|-------|------|-------------|
| (IF)  | _     | -    | label value |

| Code:  | D3127 | D2622 | D2115       | D140 |
|--------|-------|-------|-------------|------|
| (ELSE) | -     | -     | label value | -    |

# Description:

GOTO causes the channel controller to continue execution at a state defined by a *label*.

GOTOs are only allowed to labels within the same channel.

If no *GOTO* is given, execution will proceed at the next state.

If a state contains two different actions (by using an IF / ELSE command), then

- GOTOs to different labels or the same label may be given, or
- one action may proceed with a GOTO, and the other continue, or
- both actions may continue with the next state.

# Example:

```
label1:  # define label1
...
... goto label1;  # branch to label1
...
... IF FLAG1 .. goto label1 ELSE ... goto label2;
```

### 4.2.1.3.12 IF .. ELSE

Syntax: *IF condition action1 ELSE action2*;

Syntax Graph: CHANNEL / STATE

RAM area: state RAM / CONDITION command word

Code: D31 D30 D29..15 D14 D13..11 D10 D9..7 D6 D5 D4..0
- COND5 - - - - - - COND4..0

## Description:

The IF .. ELSE command allows conditional branches. Condition may be

- the input or output level at any channel pin (*IO*), if the corresponding module is inserted,
- one of 7 (from board version DS5101-04 on: 31) flags (*FLAG*) which can be set and reset by software via the PHS bus,
- or the ZERO flag of the loop counter (see LDCTR and DECCTR).

#### Condition is coded as

0x1F: always (no IF .. ELSE)

0x20..0x37: PHS-Flags 8 .. 31 FLAG n (only DS5101-04 and later)

0x38..0x3F: always -

The *IF* .. *ELSE* command must contain two complete actions. The first action is terminated by the *ELSE* command, the second by the end-of-state character ';'. If the condition is true, the first action is executed, otherwise the second one.

# Example:

```
if io5 set t1, # if channel 5 is high, then set output high for t1 else reset t2; # else set output low for t2
```

#### **4.2.1.3.13 IMMEDIATE**

Syntax: *IMMEDIATE* 

Syntax Graph: CHANNEL

RAM area: state RAM / NEXT command word at state 0

Code:

| D3127 | D26 | D2512 | D11 | D100 |
|-------|-----|-------|-----|------|
| -     | 1   | -     | 1   | -    |

## Description:

*IMMEDIATE* sets the channel to immediate update mode.

The command *IMMEDIATE* must be given as the first instruction within a channel definition if required. It is coded in the NEXT command word of state 0, which is executed immediately after channel reset. It is valid for all parameter updates in this channel.

The immediate update mode causes the channel controller to always use the most recently updated delay buffer. This allows to abort or increase a current time delay immediately, for example if a very low frequency is changed to a higher frequency in a D/F application.

If no *IMMEDIATE* is given, switching to an updated delay buffer is enabled by the *SYNCEN* command. If neither *IMMEDIATE* nor *SYNCEN* commands are used, then no update of delays is possible.

## Example:

```
ch1  # start definition of channel 1
immediate  # select immediate update mode
```

#### 4.2.1.3.14 INITFUNC

Syntax: *INITFUNC name [channel delayname]*;

Syntax Graph: FUNCTIONS

RAM area: none (compiler directive)

Description:

*INITFUNC* controls the generation of a ready-to-use C initialization function, which is generated by the compiler into the C output file.

This function may be used to initialize any delays prior to starting the channel controller. It must not be used to update delays while the controller is running.

```
The name of the C function will be ds5101_(source file name)_init_(name).
```

An init function may cover any delays of any channels without restrictions.

The init function writes the data to all three delay buffers. Therefore the channel must be in reset state while the function is executed.

*Channel* must be in the range 1..16 or G for global delays. In the latter case, global is interpreted as 'all channels used in this source file'. The reason for this is that the update function shall not interfere with channels which may be used by other applications.

### Example:

The delay  $t_pulse$  in channel 2 shall be initialized. The source file name is demo.src.

In *demo.src* these lines have to be added:

```
initfunc vars
2 t_pulse;
```

The compiler will generate this init function:

If the delays are stored at consecutive addresses, then the auto increment feature of the address register is used.

All delays must be given as float values scaled to seconds.

### 4.2.1.3.15 IO

IO is a condition for the IF command. See section IF .. ELSE

### 4.2.1.3.16 Labels

Syntax: *label*:

Syntax Graph: CHANNEL / STATE

RAM area: none (compiler directive)

# Description:

Labels are used by the GOTO command to perform absolute branches. All statements which end with a ":" without separators in between are interpreted as labels.

labels may have up to 20 characters. A label may be defined for each state.

# Example:

label1: # define label 'label1'
ENTRY:
L\_3436:

### 4.2.1.3.17 LDCTR

Syntax: *LDCTR value* 

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / INDEX command word

Code:

(IF)

| D3115 | D14 | D139    | D80 |
|-------|-----|---------|-----|
| -     | 1   | value40 | -   |

Code:
 (ELSE)

| D3130 | D29 | D2824   | D230 |
|-------|-----|---------|------|
| -     | 1   | value40 | -    |

RAM area: state RAM / NEXT command word

Code:

| D3115 | D14 | D1310 | D97     | D60 |
|-------|-----|-------|---------|-----|
| -     | 1   | _     | value75 | -   |

Code:
 (ELSE)

| D3130 | D29 | D2825 | D2422   | D210 |
|-------|-----|-------|---------|------|
| -     | 1   | -     | value75 | -    |

# Description:

*LDCTR* loads the 8 bit channel loop counter with the specified value. Legal values are 0..255.

The channel loop counter can be decremented with the *DECCTR* command. The zero condition of the channel loop counter can be tested with the *IF ZERO* command.

Within an *IF* .. *ELSE* construction, different channel loop counter commands may be given in the *IF* and the *ELSE* section.

# Example:

```
CH1  # Channel 1: generate 5 pulses with # t_low/t_high pulse widths

delay t_low 30  # define t_low

delay t_high 10  # define t_high

ldctr 5, set t_high; # counter=5, start first pulse

entry: decctr, reset t_low; # counter--1, stop pulse

if zero (...)  # next action after 5 pulses

else set t_high, # start pulses 2-5

goto entry; # and loop
```

DS5101 Board Reference

### 4.2.1.3.18 LOOP

Syntax: *LOOP* 

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / NEXT command word

| Code: | D3127 | D267 | D60 |
|-------|-------|------|-----|
| (IF)  | 1     | -    | 0   |

| Code:  | D3127 | D2622 | D2115 | D140 |
|--------|-------|-------|-------|------|
| (ELSE) | -     | -     | 0     | -    |

## Description:

*LOOP* causes the channel controller to continue the execution of states for the actual channel with the first state. This command is used for programming endless loops.

# Example:

```
ch1  # simple oscillator
delay t1 100  # define t1 = 100 UNITs
toggle,t1,loop;  # toggle every 100 UNITs
```

# It is equivalent to

#### 4.2.1.3.19 MSEC

MSEC is a unit for delay definitions. See section UNITS

### 4.2.1.3.20 NONE

Syntax: *NONE* 

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / CONDITION command word

Code:

(IF)

| D3130 | D2915 | D14 | D1311 | D10 | D97 | D6 | D5 | D40 |
|-------|-------|-----|-------|-----|-----|----|----|-----|
| -     | -     | 0   | 000   | -   | -   | -  | -  | -   |

Code:
 (ELSE)

| D3130 | D2915 | D14 | D1311 | D10 | D97 | D6 | D5 | D40 |
|-------|-------|-----|-------|-----|-----|----|----|-----|
| -     | -     | _   | -     | 0   | 000 | -  | -  | -   |

### Description:

The *NONE* command causes the actual channel to stay in or change to input mode.

A delay definition by *delayname* in this state is not needed and will be ignored.

The channel will stay in this condition until the controller is reset by the DSP or triggered by another channel. *NONE* is the default command for all channels if no other command (*SET*, *RESET*...) is given.

# Example:

none wait; # disable the channel

### 4.2.1.3.21 NOP

Syntax: *NOP* 

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / CONDITION command word

Code:

| D3130 | D2915 | D14 | D1311 | D10 | D97 | D6 | D5 | D40 |
|-------|-------|-----|-------|-----|-----|----|----|-----|
| -     | -     | _   | 111   | -   | -   | -  | -  | -   |

Code:
 (ELSE)

| D3130 | D2915 | D14 | D1311 | D10 | D97 | D6 | D5 | D40 |
|-------|-------|-----|-------|-----|-----|----|----|-----|
| -     | -     | -   | -     | -   | 111 | -  | 1  | -   |

### Description:

The *NOP* command causes the actual channel to stay in or change to output mode and keep its current output state.

The *NOP* command may be useful if other channels shall be triggered, but the triggering channel should not change its output state.

# Example:

nop t1; # do not change the output for t1

### 4.2.1.3.22 NSEC

NSEC is a unit for delay definitions. See section UNITS

#### 4.2.1.3.23 OFFSET

Syntax: *OFFSET state* 

Syntax Graph: CHANNEL / STATE

RAM area: none (compiler directive)

### Description:

*OFFSET* causes the compiler to set its internal state counter for the state buffer to a new value.

States will be stored at address

(state) \* 4 + 0x0600 (see section 6.2),

because every state occupies three words of data. Every fourth word in the state buffer remains unused. The state counter is incremented afterwards. If the state buffer location is already in use, an error will be generated.

*State* has to be in the range of 1 to 127.

The state counter is set to "0" for each new channel in the source file. The state at address 0 is executed immediately after reset and therefore serves as an initialization state. An attempt to use the *OFFSET* command to skip this initialization state will result in an error message.

# Example:

offset 100 # set the state RAM address counter to 100

### 4.2.1.3.24 PHSINT

Syntax: *PHSINT* 

Syntax Graph: CHANNEL / STATE

RAM area: state RAM / CONDITION command word

Code:

| D3130 | D2915 | D14 | D1311 | D10 | D97 | D6 | D5 | D40 |
|-------|-------|-----|-------|-----|-----|----|----|-----|
| -     | -     | -   | -     | -   | -   | -  | 1  | -   |

# Description:

*PHSINT* sets the interrupt flag of the actual channel in the Interrupt Register (IR). If the corresponding Interrupt Mask Register (IMR) bit is set, then a PHS bus interrupt is generated.

## Example:

phsint, set t1; # generate a DSP interrupt, set output high for t1

#### 4.2.1.3.25 READFUNC

Syntax: *READFUNC name [channel delayname]*;

Syntax Graph: FUNCTIONS

RAM area: none (compiler directive)

Description:

*READFUNC* controls the generation of a ready-to-use C read function, which is included in the compiler C output file.

```
The name of the C function will be ds5101\_(source\ file\ name)\_read\_(name).
```

A read function may read any delays of any channels without restrictions. The swinging buffer controller ensures that the delays are read from the most recently updated buffer.

*Channel* must be in the range 1..16 or G for global delays. In the latter case, parameters are read from the lowest channel used in this source file.

# Example:

The delays  $t_main$  in channel 1 and  $t_pulse$  and  $t_l$  in channel 2 shall be read back. The source file name is demo.src.

In *demo.src* these lines have to be added:

```
readfunc vars
1 t_main
2 t_pulse
2 t 1;
```

The compiler will generate this read function:

DS5101 Board Reference

If the delays are stored at consecutive addresses, then the auto increment feature of the address register is used (cf. t\_pulse and t\_1 in the example above).

All delays will be returned as float values scaled to seconds.

### 4.2.1.3.26 RESET

Syntax: *RESET* 

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / CONDITION command word

Code: D31..30 D29..15 D14 D13..11 D10 D9..7 D6 D5 D4..0

(IF) - - 101 - - - -

Code: D31..30 D29..15 D14 D13..11 D10 D9..7 D6 D5 D4..0 (ELSE) - - - - 101 - - -

# Description:

The *RESET* command causes the actual channel to stay in or change to output mode and set its output level low.

# Example:

reset t1; # set output low for t1

### 4.2.1.3.27 RISE

Syntax: *RISE* 

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / CONDITION command word

Code:

| D3130 | D2915 | D14 | D1311 | D10 | D97 | D6 | D5 | D40 |
|-------|-------|-----|-------|-----|-----|----|----|-----|
| -     | -     | 0   | 010   | -   | -   | -  | -  | -   |

Code:
 (ELSE)

| D3130 | D2915 | D14 | D1311 | D10 | D97 | D6 | D5 | D40 |
|-------|-------|-----|-------|-----|-----|----|----|-----|
| -     | -     | -   | -     | 0   | 010 | -  | 1  | _   |

### Description:

The *RISE* command causes the actual channel to stay in or change to input mode. A delay definition by *delayname* is not needed and will be ignored. The channel will stay in this condition until the input level at the according pin changes from low to high. Then the next state will be executed.

# Example:

```
rise, wait;  # stay in input mode until a rising edge is detected
```

#### 4.2.1.3.28 SEC

SEC is a unit for delay definitions. See section UNITS

### 4.2.1.3.29 SET

Syntax: SET

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / CONDITION command word

Code: D31..30 D29..15 D14 D13..11 D10 D9..7 D6 D5

Code: D31..30 D29..15 D14 D13..11 D10 D9..7 D6 D5 D4..0

(ELSE) - - - - 110 - - -

# Description:

The *SET* command causes the actual channel to stay in or change to output mode and set its output level high.

# Example:

set t1; # set output high for t1

D4..0

### 4.2.1.3.30 SIMULATE

Syntax: SIMULATE

Syntax Graph: (root)

RAM area: none (compiler directive)

Description:

SIMULATE finishes the channel definitions and starts the simulator directives section.

Legal commands within this section are:

WR (write delay RAM)

*EXT* (set the external input level)

*UPDATE* (set the UPDATE-ENABLE bit in the flag register FLR)

SWRES (software reset)
SWTR (software trigger)

# Example:

simulate # enter simulator directives section

#### 4.2.1.3.31 SWFL

Syntax: time SWFL flag level

Syntax Graph: SIMULATE / STIMULUS

RAM area: none (simulator directive)

Description:

The simulator command *SWFL* causes the simulation tool to set a *flag* bit in the flag register FLR at a certain *time* to the specified *level*.

Flags can be used by the *IF* .. *ELSE* command to perform conditional branches.

*Time* must be given in the format defined by the last *UNIT* command.

Level can be L (low) or H (high).

## Example:

1000 swfl 6 h # at time 1000 UNITs set software flag 6 high

#### 4.2.1.3.32 SWRES

Syntax: time SWRES channel level

Syntax Graph: SIMULATE / STIMULUS

RAM area: none (simulator directive)

# Description:

The simulator command *SWRES* causes the simulation tool to set a bit in the reset register RR at a certain *time* to the specified *level*.

If set to high level, the *channel* will stop operation immediately and act like an input channel.

The reset register RR is preset on power up, so that all channels are disabled.

*Time* must be given in the format defined by the last *UNIT* command.

Level can be L (low) or H (high).

## Example:

```
1000 swres 6 h \# at time 1000 UNITs disable channel 6 2000 swres 8 l \# at time 2000 UNITs start channel 8
```

#### 4.2.1.3.33 SWTR

Syntax: time SWTR channel

Syntax Graph: SIMULATE / STIMULUS

RAM area: none (simulator directive)

# Description:

The simulator command *SWTR* causes the simulation tool to set a bit in the software trigger register STR for a given *channel* at a certain *time*, thus generating a trigger event.

The channel must be either in input mode (*RISE*, *FALL*, *BOTH* or *NONE*) or in *WAIT* mode.

*Time* must be given in the format defined by the last *UNIT* command.

## Example:

1000 swtr 6 # at time 1000 UNITs trigger channel 6

#### 4.2.1.3.34 SYNCEN

Syntax: SYNCEN

Syntax Graph: CHANNEL / STATE

RAM area: state RAM / CONDITION command word

Code:

| D3130 | D2915 | D14 | D1311 | D10 | D97 | D6 | D5 | D40 |
|-------|-------|-----|-------|-----|-----|----|----|-----|
| -     | -     | -   | _     | -   | -   | 1  | -  | _   |

# Description:

SYNCEN causes the swinging buffer controller to proceed to the next delay buffer, if new data is available.

This command should be used at the beginning of a new output timing cycle to ensure that new data, which has been updated by the PHS bus master during the execution of a program, will be used from this time on.

## Example:

```
syncen, set t1; # use new delay data, set output high for t1
```

#### 4.2.1.3.35 TICKS

TICKS is a unit for delay definitions. See section UNITS

### 4.2.1.3.36 TOGGLE

Syntax: *TOGGLE* 

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / CONDITION command word

Code: D31..30 D29..15 D14 D13..11 D10 D9..7 D6 D5 D4..0

(IF) - - 100 - - - - -

Code: D31..30 D29..15 D14 D13..11 D10 D9..7 D6 D5 D4..0 (ELSE) - - - - 100 - - -

## Description:

The *TOGGLE* command causes the actual channel to stay in or change to output mode and change its output level from high to low or from low to high depending on the current state.

## Example:

toggle t1; # change output level for t1

## 4.2.1.3.37 TR (Trigger)

Syntax: *TRn* 

TR n

Syntax Graph: CHANNEL / STATE

RAM area: state RAM / CONDITION command word

Code: D31..30 D29..15 D14 D13..11 D10 D9..7 D6 D5 D4..0
- see text - - - - - - -

## Description:

TR defines which other channels shall be triggered, i.e. shall proceed to their next state, regardless whether their delay has already passed.

These other channels should be in input mode or in the *WAIT* condition at this time.

A separator between CH and n may be inserted.

*n* must be in the range from 1 to 16, except for the actual channel number, because a channel cannot trigger itself.

Up to 15 *TR* commands may be given in one state. Every *TR* command is coded as a "1" in the CONDITION command word.

The actual coding of *TR* commands into CONDITION command word bits D29..15 depends on the actual channel number and is explained in detail in section 6.2.1.4.

The triggered channel needs some time to process the trigger signal. There is a constant delay of 6 *TICKs* (150ns) before a channel reacts on a trigger event. In order to compensate this delay, each delay constant used in the triggered channel after a wait command is automatically reduced by 6 *TICKs* by the controller.

## Example:

```
UNIT TICKS

DELAY T1 20

CH1 ... TR2, SET ...

CH2 ... WAIT; SET T1; RESET ...
```

will not generate a 20 *TICK* active high pulse on channel 2, but only a 14 *TICK* pulse. It starts 6 *TICKs* after the edge on channel 1, and ends 20 *TICKS* after the edge on channel 1.

If a pulse width of exactly (n) TICKs is needed after the trigger, and a delay of 16 TICKs from trigger is acceptable, then write

```
UNIT TICKS

DELAY T0 16

DELAY T1 (n)

CH1 ... TR2, TOGGLE, ...

CH2 ... WAIT; NOP T0; SET T1; RESET ...
```

which generates an (n) TICK pulse with a 16 TICK delay from channel 1. The 16 TICKs result from the minimum delay time of 10 TICKs + 6 TICKs trigger reaction time.

# Example:

```
tr6,tr8,set t1; # trigger channels 6 and 8, set output high for t1
```

DS5101 Board Reference

#### 4.2.1.3.38 UNIT

Syntax: UNIT base

Syntax Graph: DELAYS

CHANNEL / STATE / DELAYS

RAM area: none (compiler directive)

Description:

*UNIT* defines the basic time unit for all delays and simulation commands.

Base may be one of this list:

TICKS base unit = 1 machine cycle = 25ns

NSEC base unit = 1 nanosecond = 1/25 TICK

USEC base unit = 1 microsecond = 40 TICKs

MSEC base unit = 1 millisecond = 40 000 TICKs

SEC base unit = 1 second = 40 000 000 TICKs

*UNIT* may be redefined any time and is valid until the next redefinition. However, a warning is issued.

### Example:

#### 4.2.1.3.39 UPDATE

Syntax: time UPDATE channel

Syntax Graph: SIMULATE / STIMULUS

RAM area: none (simulator directive)

### Description:

The simulator command *UPDATE* causes the simulation tool to set the update enable input of a given *channel* to high level at a certain *time*. Setting to low level is done by using the *WR* command.

If set to high level, the swinging buffer controller of the selected channel will proceed to the next delay buffer. In *IMMEDIATE* mode, the new data become effective immediately. Current pulses may be aborted or extended to the new value.

In SYNCEN mode, new data will become effective only when the next SYNCEN command is encountered.

For more information, see section 6.1.8.

*Time* must be given in the format defined by the last *UNIT* command.

## Example:

1000 update 6 # at time 1000 UNITs set UPDATE bit for channel 6

### 4.2.1.3.40 UPDFUNC

Syntax: *UPDFUNC name [channel delayname]*;

Syntax Graph: FUNCTIONS

RAM area: none (compiler directive)

## Description:

*UPDFUNC* controls the generation of a ready-to-use C update function by the compiler, which is included in the compiler C output file.

This function may be used to update delay values while the controller is running.

```
The name of the C function will be ds5101\_(source\ file\ name)\_update\_(name).
```

To ensure data consistency in the swinging buffer update system, all delay parameters of a certain channel must be updated by using a single update function.

*Channel* must be in the range 1..16 or G for global delays. In the latter case, global is interpreted as 'all channels used in this source file'. The reason for this is that the update function shall not interfere with channels which may be used by other applications.

## Example:

The delays  $t_main$  in channel 1 and  $t_pulse$  and  $t_1$  in channel 2 shall be updated. The source file name is demo.src.

In *demo.src* these lines have to be added:

```
updfunc vars
1 t_main
2 t_pulse
2 t_1;
```

The compiler will generate this update function:

```
void ds5101_demo_update_vars (long base,
                          float T MAIN 1,
                          float T PULSE 2,
                          float T 1 2)
 volatile long *ds5101 adr = (long *) (PHS BUS BASE + base + 0x0c);
 volatile long *ds5101 mudr = (long *) (PHS BUS BASE + base + 0x00);
 volatile long *ds5101 flr = (long *) (PHS BUS BASE + base + 0x04);
 *ds5101 adr = 0x00014001;
 *ds5101 \text{ mudr} = (long) (T MAIN 1 * 40e6);
 *ds5101_adr = 0x00024002;
 *ds5101 mudr = (long) (T PULSE 2 * 40e6);
 *ds5101_mudr = (long) (T_1_2 * 40e6);
 *ds5101_flr |= 0x80;
                              /* set update enable bit */
 *ds5101 adr = 0;
```

If the delays are stored at consecutive addresses, then the auto increment feature of the address register is used (cf. t\_pulse and t\_1 in the example above).

All delays must be given as float values scaled to seconds.

Please note that the UPDATE bit in the flag register FLR is set at the end of the function with both channel select bits for channels 1 and 2 in the address register set. This ensures consistent data sets for all involved channels. For a detailed description please refer to section 6.1.8. 'Address Register (AR)'.

#### 4.2.1.3.41 USEC

USEC is a unit for delay definitions. See section UNITS

#### 4.2.1.3.42 WAIT

Syntax: WAIT

Syntax Graph: CHANNEL / STATE / ACTION

RAM area: state RAM / CONDITION command word

Code:

| D3130 | D2915 | D14 | D1311 | D10 | D97 | D6 | D5 | D40 |
|-------|-------|-----|-------|-----|-----|----|----|-----|
| _     | -     | 1   | -     | -   | -   | -  | -  | -   |

Code:
 (ELSE)

| D3130 | D2915 | D14 | D1311 | D10 | D97 | D6 | D5 | D40 |
|-------|-------|-----|-------|-----|-----|----|----|-----|
| -     | -     | -   | -     | 1   | -   | -  | -  | _   |

### Description:

A *WAIT* command causes the controller to wait for a trigger event before proceeding to the next state. A trigger may be issued by the PHS bus master or by another channel.

When leaving *WAIT* due to a trigger event, the first delay constant used is reduced by 6 TICKs to compensate the trigger reaction time. See section 5.2.1.3.27 (*TRIGGER*) for further information.

## Example:

set wait; # set output high and wait for trigger

#### 4.2.1.3.43 WR

Syntax: time WR channel delayname value

Syntax Graph: SIMULATE / STIMULUS

RAM area: none (simulator directive)

Description:

The simulator command WR causes the simulation tool to write a new value to the delay buffer RAM.

The swinging buffer controller decides, in which buffer (A, B or C) the data will be written.

*Time* and *value* must be given in the format defined by the last UNIT command.

Delayname must have been defined for the selected channel.

Channel numbers may be 1..16, or G. In the latter case, the new value is written to all 16 channels.

Examples: 1000 WR 6 t\_1 100 (at time 1000 units write delay 100 units

to delay t\_1 at channel 6)

5000 wr g t\_g 200 (at time 5000 units write delay 200 units

to delay t\_g at all 16 channels

#### 4.2.2 File Formats

#### 4.2.2.1 Source File

The source file must be a plain ascii text file. The syntax is described in the previous chapters of this documentation.

It must have the extension .src.

The number of characters per line is limited to 255.

## Example:

```
#-----
# Source file example for DS5101 DWO
# 12.12.95 By
# 1 phase pwm
#-----
UNIT TICKS
                       # all delays are given in 25ns ticks
delay t0 10
                       # minimum pulse width
CH 1
                      # channel 1: master clock running at 100kHz
delay t master 200  # half period = 1/100kHz / 25nsec / 2 = 200 Ticks
  reset t0;
                       # low after reset
begin:
   yncen, # enable use of new data from DSP phsint, # generate interrupt for DSP tr2,tr3, # trigger channels 2 and 3
  syncen,
   toggle, t master; # toggle output, wait half period
  toggle, t_master,  # toggle output, wait half period,
   goto begin;
                       # loop
CH2
                       # channel 2: phase A - highside
delay t low 200
delay t high 200
 reset,
                       # low after reset
                       # state 1: wait for trigger
 wait;
begin:
```

```
# state 2: wait t_low with output low
 syncen, nop t_low;
                        # state 3: set output high and wait for t high
 set t high;
 reset wait goto begin; # state 4: set output low and jump to begin
                       # channel 3: phase A - lowside
delay t high 195
delay t low 205
 set,
                       # high after reset
 wait;
                       # state 1: wait for trigger
begin:
 syncen, nop t high;
                      # state 2: wait t high with output high
 reset t low;
                      # state 3: set output low and wait for t low
 set wait goto begin; # state 4: set output high and jump to begin
initfunc cycle
 1 t master;
updfunc pwm
2 t low, 2 t high,
3 t_high, 3 t_low;
readfunc all
1 t_master,
2 t_low, 2 t_high,
3 t high, 3 t low;
simulate
1000 wr 2 t low 100
                      # change duty cycle to 75%
1010 wr 2 t high 300
1020 wr 3 t high 95
1030 wr 3 t_low 305
1040 update 2
1040 update 3
```

#### **4.2.2.2** List File

The list file is a ascii text file containing all lines of the source file plus all messages from the compiler.

The extension for the list file is .lst.

Every time the compiler has detected a completed state definition, a report line is generated showing the binary code which the compiler has generated. Example:

```
CH1 STATE: 0001 COND: 0003A04F INDEX: 00000002 NEXT: 00000002
```

All values (except the channel number) are given in hexadecimal notation.

```
CH: Channel number = 1 (1..16)
```

STATE: State counter = 0x0001

COND: Condition command word = 0x0003a04f INDEX: Index command word = 0x00000002 NEXT: Next command word = 0x00000002

If a new delay constant has been defined, an additional report line is generated:

```
CH2 DELAY 0002: 0000005C (TA1)
```

which means:

Delay at delay buffer address 2 of channel 2 = 0x0000005c = 92 Ticks  $= 2.3\mu$ sec

Example (from the source file in the previous section):

```
DWO Compiler V2.0 12.11.96

Source = TEST.SRC
Listing = TEST.LST
Result = TEST.DAT

--- PASS 1 ---

GLOBAL DELAY 0001: 0000000A (T0)
CH1 DELAY 0002: 000000C8 (T_MASTER)
CH2 DELAY 0002: 000000C8 (T_LOW)
CH2 DELAY 0003: 000000C8 (T_HIGH)
CH3 DELAY 0002: 000000C3 (T_HIGH)
CH3 DELAY 0003: 000000CD (T_LOW)
--- PASS 2 ---
```

```
#-----
# Source file example for DS5101 DWO
# 12.12.95 By
# 1 phase pwm
#-----
                    # all delays are given in 25ns ticks
UNIT TICKS
delay t0 10
                    # minimum pulse width
CH 1
                    # channel 1: master clock running at 100kHz
reset t0;
CH1 STATE: 0000 COND: 00002A9F INDEX: 00008001 NEXT: 00008001
           # low after reset
begin:
 syncen,
                     # enable use of new data from DSP
   phsint,
                     # generate interrupt for DSP
                     \# trigger channels 2 and 3
   tr2,tr3,
   toggle, t_master;
CH1 STATE: 0001 COND: 0001A27F INDEX: 00010002 NEXT: 00010002
  # toggle output, wait half period
 toggle, t master, # toggle output, wait half period,
   goto begin;
CH1 STATE: 0002 COND: 0000221F INDEX: 00010002 NEXT: 00008001
       # loop
CH2
                     # channel 2: phase A - highside
delay t low 200
delay t high 200
 reset,
                    # low after reset
 wait;
CH2 STATE: 0000 COND: 00006E9F INDEX: 00000000 NEXT: 00008001
           # state 1: wait for trigger
begin:
 syncen, nop t low;
CH2 STATE: 0001 COND: 00003BBF INDEX: 00010002 NEXT: 00010002
   # state 2: wait t low with output low
 set t high;
CH2 STATE: 0002 COND: 0000331F INDEX: 00018003 NEXT: 00018003
         # state 3: set output high and wait for t_high
 reset wait goto begin;
CH2 STATE: 0003 COND: 00006E9F INDEX: 00000000 NEXT: 00008001
# state 4: set output low and jump to begin
CH3
                     # channel 3: phase A - lowside
```

```
delay t_high 195
delay t low 205
  set,
                       # high after reset
 wait;
CH3 STATE: 0000 COND: 0000771F INDEX: 00000000 NEXT: 00008001
                # state 1: wait for trigger
begin:
 syncen, nop t high;
CH3 STATE: 0001 COND: 00003BBF INDEX: 00010002 NEXT: 00010002
  # state 2: wait t high with output high
 reset t low;
CH3 STATE: 0002 COND: 00002A9F INDEX: 00018003 NEXT: 00018003
         # state 3: set output low and wait for t low
 set wait goto begin;
CH3 STATE: 0003 COND: 0000771F INDEX: 00000000 NEXT: 00008001
  # state 4: set output high and jump to begin
initfunc cycle
 1 t master;
updfunc pwm
2 t low, 2 t high,
 3 t_high, 3 t_low;
readfunc all
 1 t master,
 2 t low, 2 t high,
 3 t high, 3 t low;
simulate
1000 wr 2 t low 100
                      # change duty cycle to 75%
1010 wr 2 t high 300
1020 wr 3 t_high 95
1030 wr 3 t_low 305
1040 update 2
1040 update 3
Symbol table
Name
                     Channel Address
BEGIN
                       1
                              0001
BEGIN
                        2
                              0001
BEGIN
                        3
                              0001
Errors: 0
Warnings: 0
execution completed successfully
```

#### 4.2.2.3 Simulator Data File

The compiler generates an output file for the simulator tool DWOSIM. It has the extension .dat.

This file uses a binary file format and therefore can not be edited with a text editor.

It contains the same data as the init function in the C source code output file, plus additional information from the *SIMULATE* section of the source.

## 4.2.2.4 C Source Code Output File

The compiler generates a C source code file which can be included in C applications. This file has the extension .c.

In addition, a header file with the extension .h is generated, which contains defines for all delays used in the source. These defines can be used to access delay values without any knowledge about the actual RAM addresses.

Note: For board version DS5101-04 and later, a check routine is inserted when using DWOCOMP V3.0.2. If any FLAG between 8 and 31 is used, and the boards version is earlier than DS5101-04, then an error message is generated.

## Example:

```
*ds5101 adr = 0x00012802;
  *ds5101 mudr = (long) (T MASTER 1 * 40e6);
  *ds5101_adr = 0x00012A02;
  *ds5101 mudr = (long) (T MASTER 1 * 40e6);
  *ds5101 adr = 0x00012C02;
  *ds5101 mudr = (long) (T MASTER 1 * 40e6);
void ds5101 test update pwm (long base,
                             float T LOW 2,
                             float T HIGH 2,
                             float T HIGH 3,
                             float T LOW 3)
  volatile long *ds5101 adr = (long *) (PHS BUS BASE + base + 0x0c);
  volatile long *ds5101 mudr = (long *) (PHS BUS BASE + base + 0x00);
  volatile long *ds5101 flr = (long *) (PHS BUS BASE + base + 0x04);
  *ds5101 adr = 0x00022002;
  *ds5101 mudr = (long) (T_LOW_2 * 40e6);
  *ds5101 mudr = (long) (T HIGH 2 * 40e6);
  *ds5101 adr = 0x00042002;
  *ds5101 \text{ mudr} = (long) (T HIGH 3 * 40e6);
  *ds5101 \text{ mudr} = (long) (T LOW 3 * 40e6);
  *ds5101 adr = 0x00060000;
  *ds5101 flr |= 0x80;
void ds5101 test read all (long base,
                           float *T MASTER 1,
                           float *T_LOW_2,
                           float *T HIGH 2,
                           float *T HIGH 3,
                           float *T LOW 3)
  volatile long *ds5101 adr = (long *) (PHS BUS BASE + base + 0x0c);
  volatile long *ds5101_mudr = (long *) (PHS_BUS_BASE + base + 0x00);
  volatile long *ds5101 flr = (long *) (PHS BUS BASE + base + 0x04);
  *ds5101 adr
                    = 0x00012202;
  *T MASTER 1
                   = (float) ( *ds5101 mudr ) * 25e-9;
  *ds5101 adr
                   = 0x00022202;
  *T LOW 2
                   = (float) ( *ds5101 mudr ) * 25e-9 ;
                   = (float) ( *ds5101 mudr ) * 25e-9 ;
  *T HIGH 2
                  = 0 \times 00042202;
  *ds5101 adr
  *T HIGH 3
                   = (float) ( *ds5101 mudr ) * 25e-9 ;
  *T LOW 3
                    = (float) ( *ds5101 mudr ) * 25e-9;
```

```
int ds5101 test load (long base, long mask)
 volatile long *ds5101 rr
                            = (long *) (PHS BUS BASE + base + 0x09);
 volatile long *ds5101 adr = (long *) (PHS BUS BASE + base + 0x0c);
 volatile long *ds5101 mudr = (long *) (PHS BUS BASE + base + 0x00);
 volatile long *ds5101 flr = (long *) (PHS BUS BASE + base + 0x04);
 volatile long *ds5101 stp = (long *) (PHS BUS BASE + base + 0x05);
   static int ptr, count, i, error;
   static unsigned long data ds5101[] = {
      0x00012E00, /* state address channel 1 */
      0x000000C.
                  /* count */
      0x00002A9F,0x00008001,0x00008001,0x00000000,
      0x0001A27F,0x00010002,0x00010002,0x00000000,
      0x0000221F,0x00010002,0x00008001,0x00000000,
      0x00022E00,
                    /* state address channel 2 */
                     /* count */
      0x0000010,
      0x00006E9F,0x00000000,0x00008001,0x00000000,
      0x00003BBF, 0x00010002, 0x00010002, 0x00000000,
      0x0000331F,0x00018003,0x00018003,0x00000000,
      0x00006E9F,0x00000000,0x00008001,0x00000000,
      0x00042E00,
                    /* state address channel 3 */
                   /* count */
      0x0000010,
      0x0000771F, 0x00000000, 0x000008001, 0x00000000,
      0x00003BBF,0x00010002,0x00010002,0x00000000,
      0x00002A9F,0x00018003,0x00018003,0x00000000,
      0x0000771F,0x00000000,0x00008001,0x00000000,
      0x00012800, /* delay address buffer A channel 1 */
      0x00000002,
                     /* count */
      0x0000000, 0x0000000A,
      0x00022800, /* delay address buffer A channel 2 */
      0x00000002,
                    /* count */
      0x00000000, 0x000000A,
      0x00042800,
                    /* delay address buffer A channel 3 */
      0x00000002,
                     /* count */
      0x00000000, 0x0000000A,
      0x00012A00, /* delay address buffer B channel 1 */
                     /* count */
      0x00000002,
      0x0000000, 0x0000000A,
      0x00022A00, /* delay address buffer B channel 2 */
      0x00000002,
                    /* count */
      0x00000000, 0x0000000A,
      0x00042A00,
                    /* delay address buffer B channel 3 */
                     /* count */
      0x00000002,
      0x00000000, 0x0000000A,
      0x00012C00,
                    /* delay address buffer C channel 1 */
      0x00000002,
                     /* count */
      0x00000000, 0x0000000A,
      0x00022C00, /* delay address buffer C channel 2 */
      0x00000002,
                    /* count */
```

```
0x00000000, 0x0000000A,
                /* delay address buffer C channel 3 */
  0x00042C00,
  0x00000002,
                /* count */
  0x0000000, 0x0000000A,
  0x00012802, /* delay address buffer A channel 1 */
                /* count */
  0x0000001,
  0x000000C8,
  0x00012A02,
               /* delay address buffer B channel 1 */
  0x0000001,
                /* count */
  0x000000C8,
              /st delay address buffer C channel 1 st/
  0x00012C02,
                /* count */
  0x0000001,
  0x000000C8,
 0x000000C8, 0x000000C8,
  0x00022A02, /* delay address buffer B channel 2 */
                /* count */
  0x00000002,
  0x000000C8, 0x000000C8,
  0x00022C02, /* delay address buffer C channel 2 */
               /* count */
  0x00000002,
  0x000000C8, 0x000000C8,
               /* delay address buffer A channel 3 */
  0x00042802,
  0x00000002,
                /* count */
  0x00000C3, 0x00000CD,
  0x00042A02, /* delay address buffer B channel 3 */
  0x00000002,
                /* count */
  0x000000C3, 0x000000CD,
  0x00042C02, /* delay address buffer C channel 3 */
  0x00000002,
                /* count */
  0x000000C3, 0x00000CD,
  0x00000000 }; /* end of data */
/* download routine */
*ds5101 rr |= mask;
ptr = 0;
while (data_ds5101[ptr])
  *ds5101 adr = data ds5101[ptr++];
 count = data ds5101[ptr++];
  if (*ds5101 adr & (mask << 16))
   for (i=0; i<count; i++)
     *ds5101 mudr = data ds5101[ptr++];
   ptr += count;
ptr = 0;
error = 0;
while (data ds5101[ptr])
```

dSPACE GmbH **DS5101 Board Reference** 

}

```
*ds5101_adr = data_ds5101[ptr++];
    count = data ds5101[ptr++];
    if (*ds5101 adr & (mask << 16))
      for (i=0; i<count; i++)
        if (*ds5101 mudr != data ds5101[ptr++])
          error = *ds5101_adr & 0xffff0000;
          if (error == 0x80000000) return DS5101 16 LOAD ERROR;
          if (error == 0x40000000) return DS5101 15 LOAD ERROR;
          if (error == 0x20000000) return DS5101 14 LOAD ERROR;
          if (error == 0x10000000) return DS5101 13 LOAD ERROR;
          if (error == 0x08000000) return DS5101_12_LOAD_ERROR;
          if (error == 0x04000000) return DS5101_11_LOAD_ERROR;
          if (error == 0x02000000) return DS5101 10 LOAD ERROR;
          if (error == 0x01000000) return DS5101_9_LOAD_ERROR;
          if (error == 0x00800000) return DS5101 8 LOAD ERROR;
          if (error == 0x00400000) return DS5101_7_LOAD_ERROR;
          if (error == 0x00200000) return DS5101 6 LOAD ERROR;
          if (error == 0x00100000) return DS5101 5 LOAD ERROR;
          if (error == 0x00080000) return DS5101 4 LOAD ERROR;
          if (error == 0x00040000) return DS5101_3_LOAD_ERROR;
          if (error == 0x00020000) return DS5101_2 LOAD ERROR;
          return DS5101 1 LOAD ERROR;
    }
    else
     ptr += count;
return NO ERROR;
```

#### **4.2.2.5** Error File

If the option "-e+" has been selected, the compiler will generate an error file *dwocomp.err* in case an error has occurred. The error file can contain several error messages.

If more than one errors are reported, concentrate on the first error. Further errors may follow the first one, if the compiler fails to proceed with the next statement.

## Example:

```
***** ERROR 3019 in line 46: action: pin mode missing Operand : WAIT

***** ERROR 3008 in line 47: end of state (;) expected Operand : NOP

***** ERROR 3019 in line 47: action: pin mode missing Operand : TA4
```

## **4.2.3 Error Messages**

#### 1000: source file not found

DWOCOMP cannot find the source file specified as parameter %1. The file name must be given without extension (extension is always .*src*). Correct syntax:

DWOCOMP filename [options]

#### 1001: insufficient RAM

DWOCOMP needs about 2.3 MBytes of RAM for operation, running in protected mode. Make sure that the operating system (DOS<sup>(r)</sup> or WINDOWS<sup>(r)</sup>) has enough RAM available.

## 1002: too many delays

A PC RAM overflow has occurred, because too many delays have been defined. Every delay needs about 30 additional bytes of heap RAM.

# 1003: too many delays

A delay RAM overflow has occurred. Up to 511 delays may be used.

## 1004: too many states

A state RAM overflow has occurred. Up to 128 states may be used per channel.

# 2000: label too long

Labels may have up to 20 characters.

#### 2001: label not found

A GOTO command uses a label which has not been defined.

# 2002: illegal label

A separator (blank or tab) has been added between *label* and ":". Please remove.

## 2003: duplicate label

A *label* name has already been defined. Use a new name.

## 2004: duplicate label

Do not assign two different *labels* to the same state address.

## 3000: illegal channel

Channel must be in the range 1 to 16.

## 3001: channel already defined

Every channel may only be defined once. All states belonging to one channel must be defined in one sequence.

## **3002: illegal OFFSET**

*OFFSET* must be in the range 1 to 127.

#### 3003: first state must be at address 0

Do not use the *OFFSET* command to relocate the first state of a channel. This state must be stored at address 0, and it is executed immediately after reset.

#### 3004: last state leads to undefined state

In the last state either in the *IF* or in the *ELSE* section (or both) no *GOTO* or *LOOP* command has been given, so the channel controller tries to continue at the next state. Do not move the RAM location of this next state with the *OFFSET* command. If you have to do so, use the *GOTO label* command in the preceding state and add a *label* after the *OFFSET* command.

## 3005: state RAM address already used

*OFFSET* was used to set the state address counter to a state which has been already used.

## 3006: state RAM address already used

The state address which is needed for storing the next state is already occupied, propably by an earlier *OFFSET* command.

## 3007: ELSE definition missing

Did you terminate the IF part of an IF .. ELSE command with a ';'?

## 3008: end of state (;) expected

The compiler expected an end of state character. See the syntax graph to find out what went wrong.

## 3009: illegal trigger

Trigger channel must be in the range 1 to 16.

# 3010: trigger on same channel not allowed

A channel may not trigger itself (of what use would this be?). Therefore an error is presumed in this case.

# 3011: illegal IF condition

Only use CH n (n=1..16), FLAG n (n=1..7) or ZERO as condition of an IF command.

# 3012: illegal IF FLAG condition

An illegal *FLAG* number was used as condition of an *IF* .. *ELSE* command. Only *FLAG* numbers 1..7 are legal.

# 3013: illegal IF I/O condition

An illegal channel number was used as condition of an *IF* .. *ELSE* command. Only channels 1..16 are legal.

## 3014: illegal delay

Delay is always scaled with the time base *UNIT*. The resulting value must be in the range 0 to 26.84 seconds. *UNIT* is set to *TICKS* (25 ns steps) by default, if undefined.

### **3015: illegal delay (format error)**

The delay value could not be interpreted. Use real or integer numbers only.

### **3016: illegal DELAY OFFSET**

*DOFFSET* must be in the range 1 to 511.

## 3017: DELAY RAM address already used

*DOFFSET* was used to set the delay address counter to an address which is already used.

## 3018: illegal UNIT

UNIT must be one of TICKS, NSEC, USEC, MSEC or SEC

## 3019: action pin mode missing

Every action must contain one of SET, RESET, TOGGLE, NOP, RISE, FALL, BOTH or NONE.

### 3020: last state leads to undefined state

Use *LOOP* or *GOTO* with the last state within a channel to ensure proper program flow.

## 3021: delay not found

The delay used within the action has not been defined.

### 3022: delayname already used as global delay

The *delayname* has already been used as a global delay. Choose another name.

## 3023: delayname already used

The *delayname* has already been used as a local delay. Choose another name.

#### 3024: illegal loop counter value (not in 0..255)

The channel loop counter is a 8 bit counter and therefore may only be loaded with values in the range from 0 to 255.

### 3025: illegal channel for c function (not in 1..16)

For update, init and read functions the channel must be in the range from 1 to 16, or 'G'.

## 3026: delay not found

The *delayname* used in an update, init or read function is unknown.

# 3027: delay already used in update function

Do not use the same *delayname* in two different update functions to avoid inconsistent sets of delay data.

## 3028: channel already used in update function

Do not use delays from one channel in two different update functions to avoid inconsistent sets of delay data.

# 3029: illegal delay for update function

The *delayname* used in an update function is unknown.

# 4000: illegal simulation command

Valid simulation commands are WR, EXT, UPDATE, SWRES and SWTR.

# **4001:** illegal time value (format)

The time value of a simulation command could not be interpreted by the compiler. Use real or integer numbers only.

## 4002: illegal time value (range)

The time value of a simulation command, scaled with *UNIT*, exceeds the range 0 to 26.84 sec.

## 4003: illegal EXT parameter

The level parameter of the *EXT* command could not be interpreted by the compiler. Use 'L' or 'H' only.

## 4005: illegal SWRES parameter

The level parameter of the *SWRES* command could not be interpreted by the compiler. Use 'L' or 'H' only.

## 4006: illegal delay value (format)

The delay value of the *WR* command could not be interpreted by the compiler. Use real or integer numbers only.

## 4007: illegal delay value (range)

The delay value of the WR command, scaled with UNIT, exceeds the range 0 to 26.84 sec.

# 4008: illegal SWFL parameter (level)

The level parameter of the *SWFL* command could not be interpreted by the compiler. Use 'L' or 'H' only.

# 4009: illegal SWFL parameter (flag)

The flag parameter of the *SWFL* command could not be interpreted by the compiler. Flags in the range 1 to 7 are allowed only.

# 4010: illegal channel

Channel must be in the range 1 to 16. In addition, 'G' is also legal to indicate 'global'.

#### 9999: internal error

Please report this error message along with the source file to dSPACE.

# 4.2.4 Warnings

## 5000: delay too short

*DELAY* command: Delay constants should not be smaller than 10 ticks. This is the time the channel controller needs to proceed to the next state. Smaller delay constants might lead to unexpected signal waveforms.

## 5001: delay too short

*SIMULATE/WR* command: Delay constants should not be smaller than 10 ticks. This is the time the channel controller needs to proceed to the next state. Smaller delay constants might lead to unexpected signal waveforms.

## 5002: unit changed

The base time unit has been redefined. This could lead to unexpected results, if channels defined later in the source file still rely on the first unit declaration. Therefore the *UNIT* command should only be used once at the beginning of a source file.

## **4.3 Delay Update Modes**

On the DS5101 delay constants can be changed while the board is running. Depending on the application, the user may wish the changes to become effective under different conditions:

- changes become effective only at selected states (synchronous update mode)
- changes become effective immediately, even for the state which is being executed (immediate update mode)

One of these modes has to be selected for each channel.

## **4.3.1 Synchronous Update Mode**

This mode is used if changes in a set of delay values shall become effective only at special program state.

Example: A PWM generator needs at least two delays for a complete cycle (low and high period). Those delays always have to be changed simultaneously in a way that the sum of both remains constant, and changes may only be done at the beginning of a cycle. If a change would only affect the second part of a period, the output signal would change its phase. This would be fatal, if this channel was one of three channels providing control signals with a 120 degree offset scheme for a three phase electrical motor.

In the DS5101 source file, all states in which delay changes may become effective must contain the *SYNCEN* command. Do not use the *IMMEDIATE* command, because it has priority over the *SYNCEN* command.

The PHS bus master must use the update functions from the C output file to write new data to the next available delay buffer. Changes will become effective when the channel controller encounters the next *SYNCEN* command.

## 4.3.2 Immediate Update Mode

This mode is used if changes in a set of delay values shall become effective immediately.

Example: A free running signal generator needs to be actualized in a way that changes become effective immediately. This may be useful if a very long pulse has been started, but the PHS bus master has decided to shorten or terminate this pulse at once.

In the DS5101 source file, the *IMMEDIATE* command must be given as the first command within a channel definition. In this mode, the channel controller permanently accepts new delay buffers and reloads the new delay value.

The PHS bus master must use the update functions from the C output file to write new data to the next available delay buffer. Changes will become effective immediately.

# **5 Hardware Reference**

## **5.1 PHS-bus Interface Description**

The DS5101 appears on the PHS-bus as a set of 32-bit random access registers. The base address of this register set (board address) must be manually set by the DIP-switches (S1) located on the left side of the board (refer to Figure 5.3.1). For board versions DS5101-04 and later, the DIP-switches have been replaced by a rotary switch which directly shows the hexadecimal base address. This base address is set in increments of 16 according to Table 5.1.1. The labels shown in the table correspond to the numbers printed on the DIP-switches on the DS5101. The default PHS-bus base address of the DS5101 is D0H.

| Base addr. | S1.1 | S1.2 | S1.3 | S1.4 | S1 (5101-04) |
|------------|------|------|------|------|--------------|
| 00H        | On   | On   | On   | On   | 0            |
| 10H        | On   | On   | On   | Off  | 1            |
| 20H        | On   | On   | Off  | On   | 2            |
| 30H        | On   | On   | Off  | Off  | 3            |
| 40H        | On   | Off  | On   | On   | 4            |
| 50H        | On   | Off  | On   | Off  | 5            |
| 60H        | On   | Off  | Off  | On   | 6            |
| 70H        | On   | Off  | Off  | Off  | 7            |
| 80H        | Off  | On   | On   | On   | 8            |
| 90H        | Off  | On   | On   | Off  | 9            |
| A0H        | Off  | On   | Off  | On   | A            |
| вон        | Off  | On   | Off  | Off  | В            |
| C0H        | Off  | Off  | On   | On   | С            |
| D0H        | Off  | Off  | On   | Off  | D            |
| E0H        | Off  | Off  | Off  | On   | E            |
| FOH        | Off  | Off  | Off  | Off  | F            |

Table 5.1.1. Base address setting.

Before setting the base address check that this value is not occupied by another PHS-bus peripheral board. The setup program delivered with the PHS-bus master (processor board) can be used to obtain a list of all connected peripheral boards and their corresponding base addresses.

The DS5101 contains 12 registers to access and control the waveform generation modules. To access a particular register the offset given must be added to the board base address. Table 5.1.2 shows the address map of the DS5101.

| Offset  | Access | Name | Function                            |
|---------|--------|------|-------------------------------------|
| 00H     | RD/WR  | MDR  | Module data register                |
| 01H     | RD/WR  | -    | Not used, reserved                  |
| 02H     | RD/WR  | -    | Not used, reserved                  |
| 03Н     | RD/WR  | ISP  | FPGA update register (5101-04 only) |
| 04H     | RD/WR  | FLR  | Flag register                       |
| 05H     | RD/WR  | STP  | Setup register                      |
| 06Н/07Н | RD/WR  | ICU  | Interrupt control unit              |
| 08H     | RD/WR  | ı    | Not used, reserved                  |
| 09Н     | RD/WR  | RR   | Reset register                      |
| 0AH     | RD/WR  | IR   | Interrupt Register                  |
| 0BH     | RD/WR  | IMR  | Interrupt Mask Register             |
| 0CH     | RD/WR  | ADR  | Address register, Channel select    |
| 0DH     | WR     | STR  | Software Trigger register           |
| 0EH     | RD     | RBR  | Readback register                   |
| 0FH     | RD     | IDR  | Identification register             |

Table 5.1.2. PHS-bus register address map.

The alignments of the registers within the 32-bit word are shown in Figure 5.1.1. All unused bits of a 32-bit word (in gray shaded areas) are undefined when read and should be zero when written.



Figure 5.1.1. PHS-bus register alignment.

### **5.1.1** Module data register (MDR)

The Module data register (MDR) is a 30-bit (board versions DS5101-04 and later: 32-bit) wide read/write register used to access the state and delay buffer memory of the modules. Read and write operations on the data register are always performed on the memory location currently selected by the address register of the chosen channel.

For board versions before DS5101-04, Bit 30 and 31 of the MDR are zero when read.

Figure 5.1.2 shows the format of the Module data register.



Figure 5.1.2. Module data register (MDR).

### **5.1.2 ISP register (ISP)**

The ISP register is only available on board versions DS5101-04 and later.

The ISP register is a 4 bit read/write register which allows access to the JTAG port of the FPGA boot device. It can be used for in system programming / updating of the FPGA functionality.

Never try to access this register directly, only use dSPACE tools to perform FPGA updates!



Figure 5.1.3. ISP register (ISP).

| Bit          | Name       | Function                                                                                                                                                                                                           |
|--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | TDI        | TDI port of the FPGA boot device                                                                                                                                                                                   |
| 1            | TDO        | TDO port of the FPGA device, read only. The data path is a chain through the boot device and the FPGA itself:  TDI(ISP register) - TDI(boot device) - TDO(boot device) - TDI(FPGA) - TDO(FPGA) - TDO(ISP register) |
| 2            | TMS        | TMS port of the FPGA boot device                                                                                                                                                                                   |
| 3            | TCK        | TCK port of the FPGA boot device                                                                                                                                                                                   |
| 4<br>•<br>31 | protection | Writing to bits 30 of the ISP register is only possible, when bits 314 are filled with a protection pattern.                                                                                                       |

Table 5.1.3. ISP register (ISP).

## 5.1.3 Flag register (FLR)

The flag register is a 8 bit (board versions DS5101-04 and later: 32 bit) read/write register containing 7 (31) flags and the UPDATE-ENABLE bit. The flags are connected to all modules and can be used for conditional branches within the program executed by the controller. Please refer to section 5.2.1.3.12. (*IF / ELSE*). The UPDATE-ENABLE bit (in conjunction with the address register AR) is used to control the swinging buffer controllers.



Figure 5.1.4. Flag register (FLR).

| Bit          | Name                | Function                                                                                                                                                                                                                                                                                                                    |
|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>•<br>6  | FLAG1<br>•<br>FLAG7 | Writing a one sets the respective FLAG, writing a zero resets the corresponding FLAG.  bit0 FLAG1 bit1 FLAG2 bit2 FLAG3 bit3 FLAG4 bit4 FLAG5 bit5 FLAG6 bit6 FLAG7                                                                                                                                                         |
| 7            | UPDATE-<br>ENABLE   | Enable update. A rising edge at UPDATE-ENABLE causes the swinging buffer controller to proceed to the next delay buffer if - the address section of the address register contains a value of binary '000' in bits AR119 and - the corresponding channel select bit in the address register is set. (refer to section 5.1.9) |
| 8<br>•<br>31 | FLAG8  • FLAG31     | Writing a one sets the respective FLAG, writing a zero resets the corresponding FLAG. Only available on board versions DS5101-04 and later! bit8 FLAG8 bit9 FLAG9 bit31 FLAG31                                                                                                                                              |

Table 5.1.4. Flag register (FLR).

### **5.1.4** Setup register (STP)

### **5.1.4.1 Software setup**

The setup register (STP) is a 5 bit (board versions DS5101-04 and later: 7 bit) read/write register used to control several operations of the DS5101. It contains the PHS-bus interrupt line select field, the clock select line and the pull-up level select line. If the setup is performed manually by jumpers the STP register can only be read.

For board versiond DS5101-04 and above, the FPGA boot status and reset are available.

Figure 5.1.5 shows the format of the STP register.



Figure 5.1.5. Setup register (STP).

| Bit         | Name     | Function                                                                                                                                                                                                                                                                               |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>•<br>2 | INTSEL   | Interrupt line select field. INTSEL selects one of eight PHS-bus interrupt lines to be used for extended interrupts via the ICU (refer to section 5.1.5). The format of INTSEL is as follows:                                                                                          |
|             |          | 000 line 0 001 line 1 010 line 2 011 line 3 100 line 4 101 line 5 110 line 6 111 line 7                                                                                                                                                                                                |
| 3           | CLKSEL   | Clock select flag. CLKSEL = 0 selects the on-board 40 MHz clock. CLKSEL = 1 selects the external clock input. On power-up CLKSEL is reset.                                                                                                                                             |
| 4           | PULLUP   | PULLUP selects the level of the I/O pins while the controllers are in reset or programmed to input mode.  PULLUP = 0 connects the pull-up resistors to GND.  PULLUP = 1 connects the pull-up resistors to VCC.  On power-up PULLUP is set.                                             |
| 5           | FPGARES  | Only available on board versions DS5101-04 and later! FPGARES is an additional reset only effective for the FPGA section of the board. Only needed for diagnostic purposes, do not use! FPGARES = 0: no operation (default) FPGARES = 1: reset FPGA section                            |
| 6           | FPGADONE | Only available on board versions DS5101-04 and later! FPGADONE is read only and gives the boot state of the FPGA. Only needed for diagnostic purposes. FPGADONE = 0: FPGA not booted correctly (not ready yet or boot device content is corrupted) FPGADONE = 1: FPGA booted correctly |

Table 5.1.5. Setup register (STP).

### 5.1.4.2 Manual setup

All board setups programmable in the STP register may be performed manually by inserting jumpers. This requires that the STP register is put into manual setup mode by inserting jumper J1.1. In manual setup mode the STP cannot be written but may be read to check for correct jumpering. Table 5.1.6 shows the function of the various setup jumpers and Figure 5.3.1 shows the jumper locations on the DS5101.

| Jumper               | Function                                                                            | Inserted | Removed                          |
|----------------------|-------------------------------------------------------------------------------------|----------|----------------------------------|
| J1.1                 | Setup mode                                                                          | manual   | programmable                     |
| J1.2<br>J1.3<br>J1.4 | Interrupt line select 0 (LSB) Interrupt line select 1 Interrupt line select 2 (MSB) | binary 0 | binary 1<br>binary 1<br>binary 1 |
| J1.5                 | Clock select                                                                        | on-board | external                         |
| J1.6                 | Pull-up select                                                                      | to GND   | to VCC                           |

Table 5.1.6. Manual setup.

Always remove all setup jumpers if switching to programmable setup mode (removing J1.1). Failing to do so may result in hardware damage.

### **5.1.4.3** Extended Manual setup

For board versions DS5101-04 and later, additional setup jumpers have been added. They allow extended pullup or pulldown features for each channel individually.

There are 36 additional jumpers, labeled 1A, 1B, 2A, 2B, ..., 16A, 16B, S1, S2, S3, S4.

When S1 is open, the pullup function is defined by software setup or manual setup as described in the two preceding chapters. This behaviour is compatible to board versions earlier than DS5101-04.

When S1 is closed, each channel (x=1..16) can be configured to behave individually in input mode. Software setup and manual setup have no effect in this case.

S2, S3 and S4 do not yet have any function.

There are 4 modes, selectable through jumpers xA and xB for each channel. Table 5.1.7 shows the modes and Figure 5.3.1 shows the jumper locations on the DS5101.

| Switch / Jumper |              |              | Function                                                    |
|-----------------|--------------|--------------|-------------------------------------------------------------|
| S1              | хA           | хB           |                                                             |
| open            | dont<br>care | dont<br>care | Pullup function according to software setup or manual setup |
| closed          | open         | open         | no Pulldown or Pullup                                       |
| closed          | open         | closed       | Pullup 10K to VCC                                           |
| closed          | closed       | open         | Pulldown 10K to GND                                         |
| closed          | closed       | closed       | Pull 10K to current level (hold function)                   |

Table 5.1.7. Extended manual setup.

### **5.1.5** Interrupt control unit (ICU)

The DS5101 contains a slave interrupt control unit (ICU) which expands one of the eight master interrupt lines of the PHS-bus to eight slave interrupt inputs. The slave ICU supports two interrupts from the DS5101. The first interrupt input is driven by the DS5101 interrupt register (IR5101) which contains a priority encoder of the 16 interrupt inputs from each channel. The second interrupt is driven by the external reset input.

The ICU consists of a standard interrupt controller chip (PIC) compatible to the INTEL 8259A, a buffer and a line selection logic to connect it to the PHS-bus. The master interrupt line used by the ICU for interrupt expansion is determined by the interrupt line select field in the setup register (refer to section 5.1.4). Each DS5101 board requires a separate interrupt line. Polling of the interrupt input is also possible by programming the ICU to level triggered mode and reading the slave-ICU's interrupt request register (IRR). A one in an IRR-bit signals that the corresponding interrupt input is active (high).

Note that even for polled operation the slave ICU must be correctly initialized to obtain access to the IRR. Since the PIC's data lines are buffered it must be programmed to buffered slave mode via IW4. Refer to the PIC data-sheets for proper initialization (e.g. NEC V-series Data Book  $\mu pD71059$  interrupt control unit).

The mapping of the interrupt inputs of the slave ICU is shown in Table 5.1.8.

| PIC input        | Function                                                                                              |
|------------------|-------------------------------------------------------------------------------------------------------|
| INTP 0           | Output of the interrupt register (IR), active if at least one interrupt from the modules is requested |
| INTP 1           | External reset input.                                                                                 |
| INTP 2  • INTP 7 | Not used.<br>Connected to GND.                                                                        |

Table 5.1.8. Interrupt input mapping.

### **5.1.6** Interrupt mask register (IMR)

The interrupt mask register (IMR) is used to enable or disable the flags from the interrupt register (IR) for interrupt generation to PHS-bus. A one enables the respective channel, a zero disables the channel. Interrupt line 0 from the Interrupt Control Unit is activated if at least one channel has executed a PHSINT command and the respective channel is enabled in the interrupt mask register. When the interrupt is served the respective interrupt register bit must be reset by writing a '1' to this bit.



Figure 5.1.6. Interrupt mask register (IMR).

Table 5.1.9 shows the format of the Interrupt mask register (IMR).

| Bit | Name  | Function                                              |
|-----|-------|-------------------------------------------------------|
| 0   | IMR1  | Interrupt mask register. A one enables the interrupt, |
| •   | •     | a zero disables the interrupt.                        |
| 15  | IMR16 | The bits are described as follows:                    |
|     |       | bit0 Channel 1                                        |
|     |       | bit1 Channel 2                                        |
|     |       | bit2 Channel 3                                        |
|     |       | bit3 Channel 4                                        |
|     |       | bit4 Channel 5                                        |
|     |       | bit5 Channel 6                                        |
|     |       | bit6 Channel 7                                        |
|     |       | bit7 Channel 8                                        |
|     |       | bit8 Channel 9                                        |
|     |       | bit9 Channel 10                                       |
|     |       | bit10 Channel 11                                      |
|     |       | bit11 Channel 12                                      |
|     |       | bit12 Channel 13                                      |
|     |       | bit13 Channel 14                                      |
|     |       | bit14 Channel 15                                      |
|     |       | bit15 Channel 16                                      |

Table 5.1.9. Interrupt mask register (IMR).

# 5.1.7 Reset register (RR)

The reset register (RR) is a 16 bit read/write register used to reset the waveform generation controllers. After reset the controllers are set to input mode.



Figure 5.1.7. Reset register (RR).

| Bit          | Name  | Function                                                                                            |
|--------------|-------|-----------------------------------------------------------------------------------------------------|
| 0<br>•<br>15 | RES1  | Reset channel. RESx = 1 resets the corresponding channel. RESx = 0 restarts the respective channel. |
| 15           | RES16 | bitO Channel 1                                                                                      |
|              |       | bit1 Channel 2                                                                                      |
|              |       | bit2 Channel 3                                                                                      |
|              |       | bit3 Channel 4                                                                                      |
|              |       | bit4 Channel 5                                                                                      |
|              |       | bit5 Channel 6                                                                                      |
|              |       | bit6 Channel 7                                                                                      |
|              |       | bit7 Channel 8                                                                                      |
|              |       | bit8 Channel 9                                                                                      |
|              |       | bit9 Channel 10                                                                                     |
|              |       | bit10 Channel 11                                                                                    |
|              |       | bit11 Channel 12                                                                                    |
|              |       | bit12 Channel 13                                                                                    |
|              |       | bit13 Channel 14                                                                                    |
|              |       | bit14 Channel 15                                                                                    |
|              |       | bit15 Channel 16                                                                                    |
|              |       | On power-up RESx = 1.                                                                               |
|              |       | An active external reset input or the PHS-bus IOERR line sets all reset bits.                       |

Table 5.1.10. Reset register (RR).

### **5.1.8 Interrupt register (IR)**

The interrupt register (IR) is used to latch the interrupt requests from the modules (see compiler command PHSINT). The interrupt register activates the interrupt line0 from the Interrupt Control Unit if at least one channel has requested an interrupt. The interrupt register can be read to detect which channels have caused the interrupt.

Using a read-modify-write operation to reset the pending interrupts could result in the loss of interrupts, which occurred between the read and the write. Therefore, when the interrupt is served the respective interrupt flag must be reset by writing a '1' to the corresponding bit in the IR register. Writing a '0' does not affect the interrupt register bits.



Figure 5.1.8. Interrupt register (IR).

The interrupt register is reset on power-up, PHS-bus I/O error and on active external reset signal.

Table 5.1.11 shows the format of the interrupt register.

| Bit | Name | Function                                                                                                                                                                                                                                                     |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | IR1  | Interrupt request field. When read, a '1' signals a pending interrupt request.                                                                                                                                                                               |
| 15  | IR16 | When written, a '1' resets the request bit. A '0' has no effect. The bits are described as follows:                                                                                                                                                          |
|     |      | bit0 Channel 1 bit1 Channel 2 bit2 Channel 3 bit3 Channel 4 bit4 Channel 5 bit5 Channel 6 bit6 Channel 7 bit7 Channel 8 bit8 Channel 9 bit9 Channel 10 bit10 Channel 11 bit11 Channel 12 bit12 Channel 13 bit13 Channel 14 bit14 Channel 15 bit15 Channel 16 |

Table 5.1.11. Interrupt register (IR)

### **5.1.9** Address register (AR)

The address register (AR) is a 30-bit wide read/write register containing a 12 bit address field, an autoincrement enable flag and a 16 bit channel select field.

The address register has an autoincrement mode which can be used for block transfers between the PHS-bus master and the module memories. In this case the address is incremented after a read or write operation to the MDR register.

The channel select field selects the channel accessed by the following read or write operations to the data registers. If several channels should be updated with the same data only one write operation is necessary because more than one channels can be written to simultaneously. The user has to take care that for read operations only one channel is selected.

Writing the Address register resets the UPDATE-ENABLE flag in the flag register.



Figure 5.1.9. Address register (AR).

| Bit    | Name  | Function                                                                                                                                                                                                           |
|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 • 11 | ADDR  | Address register. ADDR is a 12 bit autoincrement address register used to select the module memory address of the next read or write operation via the module data register (MDR).  On power-up ADDR is undefined. |
| 14     | ENINC | Autoincrement enable bit. ENINC = 1 enables autoincrement mode. ENINC = 0 disables autoincrement mode.  On power-up ENINC is undefined.                                                                            |

Table 5.1.12. Address register (AR).

| Bit           | Name            | Function                                                                                                                                                                                                                                                                                 |
|---------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16<br>•<br>31 | CHSEL1  CHSEL16 | Channel select field. CHSEL selects the channels accessed on the following read or write operations via the module data register (MDR). If a bit is set the specified channel is selected. If a bit is reset the respective channel is not selected.  The format of CHSEL is as follows: |
|               |                 | Bit 16 Channel 1 Bit 17 Channel 2 Bit 18 Channel 3 Bit 19 Channel 4 Bit 20 Channel 5 Bit 21 Channel 6 Bit 22 Channel 7 Bit 23 Channel 8 Bit 24 Channel 9 Bit 25 Channel 10 Bit 26 Channel 11 Bit 27 Channel 12 Bit 28 Channel 13 Bit 29 Channel 14 Bit 30 Channel 15 Bit 31 Channel 16   |

Table 5.1.13. Address register (AR) (continued)

A common problem in real time systems is data consistency, if one unit (here the DSP as PHS bus master) generates sets of data, and another unit (here the channel controller) has to use them. If DSP and controller used the same data buffer RAM, the channel controller would almost inevitably get part of its data changed by the DSP while executing the program, thus leading to unexpected and inpredictable results.

The DS5101 takes another approach. States are written to the state buffer once during initialization and will not change during program execution. In order to change states the channel has to be reset.

Delays are stored in three delay buffers of the same size. One buffer is always available for the DSP to write new delay data sets. One buffer may contain data which has been written by the DSP, but has not yet been used by the channel controller. The last buffer is always available for the channel controller to work with.

The management of the delay buffers is done by the Swinging Buffer Controller (SBC), which is implemented once for each channel. The three delay buffers are named A, B and C. The state of the SBC can be described as 'CBA', which means

C is available for the DSP,

B contains new data, and

A is used by the channel controller.

At state 'COA', there is no new data available.

After reset, the SBC is in state 'COA'. All three buffers A, B and C must be initialized to contain the same basic set of data.

The DSP writes new data to buffer C. After setting the UPDATE ENABLE bit in the flag register with the address register set properly, the SBC will change to state 'BCA'.

When the channel controller encounters a SYNCEN command, or if it is in IMMEDIATE update mode, the SBC will change to state 'B0C', so that the new data in buffer C becomes effective.

Of course, neither the DSP nor the channel controller know about the actual SBC state. They do not need to, because the SBC provides access to the correct delay buffer for both of them.

This is done by using the address bits A11..9 of the address register AR as mode bits. They decide whether a direct access with bypassing of the SBC is desired, or if the actual DSP buffer ('C' in state 'CBA') is available.

Table 5.1.14 shows the function of these address bits.

| A119 | Mode        | Function                                                                                                                                                                                                                                                                                                                                                                 |
|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000  | DSP buffer  | Address bits 10 and 9 are replaced by the SBC with the address bits for the buffer, which is available for updates. This mode is used in the update C functions generated by the compiler.                                                                                                                                                                               |
| 001  | last buffer | Address bits 10 and 9 are replaced by the SBC with the address bits for the buffer, which contains the newest data. This is the buffer desribed as 'ready' (buffer 'B' in state 'CBA', or the buffer used by the channel controller, if no 'ready' buffer is available (buffer 'A' in state 'COA'). This mode is used in the read C functions generated by the compiler. |
| 010  | reset SBC   | The SBC is reset to state 'COA'.                                                                                                                                                                                                                                                                                                                                         |
| 011  | -           | unused                                                                                                                                                                                                                                                                                                                                                                   |
| 1xx  | direct      | Address bits 10 and 9 from the address register are fed directly to the channel dual port RAM. This mode is used in the initialization C functions generated by the compiler to access all state and delay buffers directly. Do not use this mode while the channel controller is running.                                                                               |

Table 5.1.14. Address Register Modes



Figure 5.1.10. Swinging buffer controller.

### 5.1.10 Software trigger register (STR)

The Software trigger register is a 16 bit write only register used to trigger the waveform generation controller. The controller can be programmed to wait until a software trigger is executed.

Figure 5.1.11 shows the format of the software trigger register.



Figure 5.1.11. Software trigger register (STR).

| Bit | Name  | Function                                                                                               |  |  |  |  |  |  |  |  |  |  |
|-----|-------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|
| 16  | STR1  | Software trigger channel 1 to 16 . A one triggers the controller on the respective channel, a zero has |  |  |  |  |  |  |  |  |  |  |
| 31  | STR16 | no effect. The bits are described as follows:                                                          |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 16 Channel 1                                                                                       |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 17 Channel 2                                                                                       |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 18 Channel 3 Bit 19 Channel 4                                                                      |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 19 Channel 4  Bit 20 Channel 5                                                                     |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 21 Channel 6                                                                                       |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 22 Channel 7                                                                                       |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 23 Channel 8                                                                                       |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 24 Channel 9                                                                                       |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 25 Channel 10                                                                                      |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 26 Channel 11                                                                                      |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 27 Channel 12                                                                                      |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 28 Channel 13                                                                                      |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 29 Channel 14                                                                                      |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 30 Channel 15                                                                                      |  |  |  |  |  |  |  |  |  |  |
|     |       | Bit 31 Channel 16                                                                                      |  |  |  |  |  |  |  |  |  |  |

Table 5.1.15. Software trigger register (STR).

### 5.1.11 Readback register (RBR)

The readback register is a 16 bit (DS5101-04 and later: 32 bit) read only register used to monitor the I/O signals. A high-level at the I/O pin sets the respective flag in the readback register, a low-level resets the flag.

For board versions DS5101-04 and later, the RBR also contains the 16 bit firmware version of the FPGA. It is given in a 8.8 format, which means V1.0 is read as 0x0100.

Figure 5.1.12. shows the format of the readback register.



Figure 5.1.12. Readback register (RBR).

| Bit          | Name             | Function                                                                                                 |
|--------------|------------------|----------------------------------------------------------------------------------------------------------|
| 0<br>•<br>15 | FV0<br>•<br>FV15 | Only available on board versions DS5101-04 and later FPGA firmware version/revision, given in 8.8 format |

| 16            | RB1              | Readback register channels 1 to 16.                                                                                                                                                                                                                                                                                                                                                   |
|---------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16<br>•<br>31 | RB1<br>•<br>RB16 | Readback register channels 1 to 16.  The format of RB is as follows  Bit 16   Channel 1  Bit 17   Channel 2  Bit 18   Channel 3  Bit 19   Channel 4  Bit 20   Channel 5  Bit 21   Channel 6  Bit 22   Channel 7  Bit 23   Channel 8  Bit 24   Channel 9  Bit 25   Channel 10  Bit 26   Channel 11  Bit 27   Channel 12  Bit 28   Channel 13  Bit 29   Channel 14  Bit 30   Channel 15 |
|               |                  | Bit 31 Channel 16                                                                                                                                                                                                                                                                                                                                                                     |

Table 5.1.16. Readback register (RBR).

### 5.1.12 ID register (IDR)

Each slave board of the dSPACE modular hardware family contains an identification register at address offset 0FH. This register is used by the monitor program coming with the PHS-bus master to check hardware-software integrity. The IDR is a read-only register and contains an eight bit ID-number in data bits D24 to D31 and an eight bit PCB version number in data bits D16 to D23. The ID-number of the DS5101 board is E2H.

For board versions DS5101-04 and later the lower bits of the ID register are also used:

D15..9 are set to low

D8..1 gives the firmware version of the PHS bus interface PAL D0 is set to high to indicate a non-PHS++ type board.

So, a DS5101-04 with firmware version 1 will identify itself with 0xE2040003. A DS5101-02 would read as 0xE202xxxx.

# **5.2 Module Description**

The module (DS5101M) contains two waveform generation channels. Each channel consists of a channel controller, a swinging buffer controller and a dual port RAM. The controller can execute an especially designed programming language to generate waveforms comfortably. This language is described in section 5. of this document.



Figure 5.2.1 Block diagram of one waveform generation channel.

The controller consists of a 30 bit counter, a compare unit, a control unit, an action unit and a set of registers. After reset the control unit reads the first set of data into the respective registers and starts the counter. If the counter value matches the contents of the delay register the action register will be triggered. The action register sets the output to the programmed value and starts the control unit to fetch the next set of data. The action register can also be triggered by the external pin (input mode), by an trigger input from the other channels (wait) or from a software trigger by the PHS bus master (wait).

The cond register selects one of 24 inputs for the next conditional branch decision. The inputs are the 16 channels, 7 flags controlled by the PHS-bus master or the zero output of a loop counter.

The RAMs are divided into four buffers: the state buffer and three delay buffers. The delay buffers are managed by a Swinging Buffer Controller (SBC), which is described in detail in the previous section 'Address Register (AR)' (see figure 6.2.2).



Figure 5.2.2. Module memory map.

## 5.2.1 Command word description

The Command word consists of three 31 or 30 bit words: the CONDITION command word, the INDEX command word and the NEXT command word. The CONDITION command word contains the condition select word, the SYNCEN flag, the PHS-bus interrupt flag, the mode words and the trigger word. The INDEX command word covers the two delay addresses and part of the loop counter. The NEXT command word contains the next address location for the succeeding set of data, the update flag and the rest of the loop counter.

### 5.2.1.1 Condition command word

The CONDITION command word consists of the condition field, control flags, mode fields and the trigger value. For board versions DS5101-04 and later, the COND field is 6 bits wide instead of 5, with the additional bit COND5 added at bit position 30 to maintain compatibility with earlier board versions.



Figure 5.2.3. Condition word format.

| Bit | Name | Function                                                       |
|-----|------|----------------------------------------------------------------|
| 0   | COND | Condition field selects one of 32 inputs for the if            |
| •   |      | / else condition. The bits are described as follows:           |
| 4   |      | 000000 External pin channel 1                                  |
| 30  |      | 000000 External pin channel 1<br>000001 External pin channel 2 |
| 30  |      | 000001 External pin channel 2<br>000010 External pin channel 3 |
|     |      | 000010 External pin channel 4                                  |
|     |      | 00010 External pin channel 5                                   |
|     |      | 000100 External pin channel 6                                  |
|     |      | 000110 External pin channel 7                                  |
|     |      | 000111 External pin channel 8                                  |
|     |      | 001000 External pin channel 9                                  |
|     |      | 001001 External pin channel 10                                 |
|     |      | 001010 External pin channel 11                                 |
|     |      | 001011 External pin channel 12                                 |
|     |      | 001100 External pin channel 13                                 |
|     |      | 001101 External pin channel 14                                 |
|     |      | 001110 External pin channel 15                                 |
|     |      | 001111 External pin channel 16                                 |
|     |      | 010000 Flag 1                                                  |
|     |      | 010001 Flag 2                                                  |
|     |      | 010010 Flag 3                                                  |
|     |      | 010011 Flag 4                                                  |
|     |      | 010100 Flag 5                                                  |
|     |      | 010101 Flag 6                                                  |
|     |      | 010110 Flag 7                                                  |
|     |      | 010111 TRUE                                                    |
|     |      | 011000 Loop counter zero                                       |
|     |      | 011001 TRUE                                                    |
|     |      | 011111 TRUE                                                    |
|     |      | 100000 Flag 8                                                  |
|     |      | 100001 Flag 9                                                  |
|     |      | 100010 Flag 10                                                 |



Table 5.2.1. Condition command word.

| Bit           | Name         | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |
|---------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| 5             | SYNCEN       | SYNCEN = 1 allows the Swinging Buffer Controller (SBC) to proceed to the next delay buffer, if new data are available.  SYNCEN = 0 has no effect. On default SYNCEN = 0.                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |
| 6             | PHSINT       | PHS-bus interrupt. PHSINT = 1 requests an interrupt to the PHS-bus master. PHSINT = 0 has no effect.                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |
| 7<br>•<br>10  | MODE<br>else | Mode selected if condition is false. The bits are described as follows:  Bits 97 select the different modes:  000 none input mode 001 fall input mode 010 rise input mode 011 both input mode 100 toggle output mode 101 reset output mode 110 set output mode 110 nop output mode 111 nop output mode 112 selects delay or wait mode. Bit 10 = 0 selects delay mode, Bit 10 = 1 selects wait mode. In delay mode the controller is triggered when the counter matches the delay register. In wait mode the |  |  |  |  |  |  |  |  |  |
| 11<br>•<br>14 | MODE<br>if   | controller waits for an external trigger.  Mode selected if condition is true. The bits are described in the MODE/else field.                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
| 15<br>•<br>29 | TRIGGER      | Trigger field. If a bit is set the respective channel is triggered. The trigger bits are different for each channel. Refer to section 5.2.1.4 for detailed information.                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |

Table 5.2.2. Condition command word (continued).

# 5.2.1.2 Index command word

The INDEX command word contains two index fields for delay access.

|       | D29           | D28D24 | D23D15        | D14         | D13D9 | D8D0        |
|-------|---------------|--------|---------------|-------------|-------|-------------|
| INDEX | LDCTR<br>else | CTR40  | INDEX<br>else | LDCTR<br>if | CTR40 | INDEX<br>if |
|       |               |        |               |             |       |             |

Figure 5.2.4. Index word format.

| Bit           | Name          | Function                                                         |
|---------------|---------------|------------------------------------------------------------------|
| 0<br>•<br>8   | INDEX<br>if   | Index address of the delay value if condition is true.           |
| 9<br>•<br>13  | CTR40         | 5 low bits of the loop counter load value if condition is true.  |
| 14            | LDCTR<br>if   | 1: Load loop counter if condition is true. 0: no effect          |
| 15<br>•<br>23 | INDEX<br>else | Index address of the delay value if condition is false.          |
| 24<br>•<br>28 | CTR40<br>else | 5 low bits of the loop counter load value if condition is false. |
| 29            | LDCTR<br>else | 1: Load loop counter if condition is false. 0: no effect         |

Table 5.2.3. Index command word.

# 5.2.1.3 Next command word

D29 D26 D28 D27 D25..24 D23..22 D21..15 NEXT IMMEDIATE NEXT LDCTR DECCTR unused unused CTR6..5 else else else else else D14 D13 D12 D11 D10..9 D8..7 D6..0 LDCTR DECCTR unused IMMEDIATE CTR6..5 NEXT unused if if if if if

Figure 5.2.5. Next word format.

| Bit           | Name            | Function                                                                                                                                                                                                                                                                                                                       |
|---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>•<br>6   | NEXT<br>if      | Next address if condition is true.                                                                                                                                                                                                                                                                                             |
| 7<br>•<br>9   | CTR75           | 3 high bits of the loop counter load value if condition is true.                                                                                                                                                                                                                                                               |
| 10            | -               | unused                                                                                                                                                                                                                                                                                                                         |
| 11            | IMMEDIATE<br>if | IMMEDIATE = 1 selects the immediate update mode of the controller if the condition is true. The IMMEDIATE compiler command sets the IMMEDIATE bits for both condition true and false for the first state within a channel. Once IMMEDIATE has been set, it stays set until the channel is reset.  IMMEDIATE = 0 has no effect. |
| 12            | -               | unused                                                                                                                                                                                                                                                                                                                         |
| 13            | DECCTR<br>if    | 1: Decrement loop counter if condition is true. 0: no effect                                                                                                                                                                                                                                                                   |
| 14            | LDCTR<br>if     | 1: Load loop counter if condition is true.<br>0: no effect                                                                                                                                                                                                                                                                     |
| 15<br>•<br>21 | NEXT<br>else    | Next address if condition is false.                                                                                                                                                                                                                                                                                            |
| 22<br>•<br>24 | CTR75<br>else   | 3 high bits of the loop counter load value if condition is false.                                                                                                                                                                                                                                                              |
| 25            | -               | unused                                                                                                                                                                                                                                                                                                                         |

| 26 | IMMEDIATE<br>else | same as Bit 11 (IMMEDIATE/if).                                |
|----|-------------------|---------------------------------------------------------------|
| 27 | -                 | unused                                                        |
| 28 | DECCTR<br>else    | 1: Decrement loop counter if condition is false. 0: no effect |
| 29 | LDCTR<br>else     | 1: Load loop counter if condition is false.<br>0: no effect   |

Table 5.2.4. Next command word.

# 5.2.1.4 Trigger field

The trigger field of the CONDITION command word is different for each channel. The following table shows the trigger bit locations for the respective channels. The left column shows the source channel. The first row shows the data locations in the command word. The other fields of the table show the destination channels.

| Source<br>Channel | D29 | D28 | D27 | D26 | D25 | D24 | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 |
|-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1                 | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   |
| 2                 | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 1   |
| 3                 | 2   | 1   | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   |
| 4                 | 2   | 1   | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 3   |
| 5                 | 4   | 3   | 2   | 1   | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   |
| 6                 | 4   | 3   | 2   | 1   | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 5   |
| 7                 | 6   | 5   | 4   | 3   | 2   | 1   | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   |
| 8                 | 6   | 5   | 4   | 3   | 2   | 1   | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 7   |
| 9                 | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 16  | 15  | 14  | 13  | 12  | 11  | 10  |
| 10                | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 16  | 15  | 14  | 13  | 12  | 11  | 9   |
| 11                | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 16  | 15  | 14  | 13  | 12  |
| 12                | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 16  | 15  | 14  | 13  | 11  |
| 13                | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 16  | 15  | 14  |
| 14                | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 16  | 15  | 13  |
| 15                | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 16  |
| 16                | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 15  |

Table 5.2.5. Trigger field.

Example: Channel 6 triggers channel 9: D18 must be set.

### 5.2.2 Delay word description

The delay values are stored in the delay buffer RAM. The delay value is a 30 bit wide constant. The delay is given in 25ns ticks. The minimum delay value is 0AH (250ns) and the maximum delay value is 3FFFFFFH (26.8s).



Figure 5.2.6. Delay word format.

#### **5.2.3 Module insertion**

Please note: Board versions DS5101-04 and later no not have modules any more. Instead, the functionality of 8 modules (= 16 channel) has been integrated into the base board logic FPGA.

For earlier versions, installation of additional modules should be performed as follows:

- Turn off the host power supply.
- Remove the PHS-bus cable and the external cable from the DS5101.
- Remove the DS5101 board and put it on an ESD-protecting surface (e.g. the bag the board is delivered in).
- Insert the DS5101M module into the **next free** socket (refer to figure 5.3.1).
- Re-install the DS5101 board.

For checking the correct installation the PHS-bus master SED program can be used to display the number of installed channels. The SED program detects only consecutive inserted modules.

### **5.3** Connector Pin-outs



Figure 5.3.1. Module, jumper and connector locations.

## 5.3.1 PHS-bus connector (P33)

| Pin | Signal |
|-----|--------|
| a1  | GND    |
| a2  | D31    |
| a3  | D29    |
| a4  | D27    |
| a5  | D25    |
| a6  | D23    |
| a7  | D21    |
| a8  | D19    |
| a9  | D17    |
| a10 | D15    |
| a11 | D13    |
| a12 | D11    |
| a13 | D9     |
| a14 | D7     |
| a15 | D5     |
| a16 | D3     |
| a17 | D1     |
| a18 | A7     |
| a19 | A5     |
| a20 | A3     |
| a21 | A1     |
| a22 | INT7   |
| a23 | INT5   |
| a24 | INT3   |
| a25 | INT1   |
| a26 | CAS2   |
| a27 | CAS0   |
| a28 |        |
| a29 | /IORD  |
| a30 |        |
| a31 |        |
| a32 | GND    |

| Pin | Signal  |
|-----|---------|
| c1  | GND     |
| c2  | D30     |
| с3  | D28     |
| c4  | D26     |
| c5  | D24     |
| с6  | D22     |
| c7  | D20     |
| c8  | D18     |
| с9  | D16     |
| c10 | D14     |
| c11 | D12     |
| c12 | D10     |
| c13 | D8      |
| c14 | D6      |
| c15 | D4      |
| c16 | D2      |
| c17 | D0      |
| c18 | A6      |
| c19 | A4      |
| c20 | A2      |
| c21 | A0      |
| c22 | INT6    |
| c23 | INT4    |
| c24 | INT2    |
| c25 | INT0    |
| c26 | /INTACK |
| c27 | CAS1    |
| c28 | /IOERR  |
| c29 | /IOWR   |
| c30 |         |
| c31 |         |
| c32 | GND     |

Table 5.3.1. PHS-bus connector pin-out

#### **5.3.2 I/O connector (P35)**

| Pin | Signal |
|-----|--------|
| 1   | GND    |
| 2   | GND    |
| 3   | GND    |
| 4   | GND    |
| 5   | GND    |
| 6   | GND    |
| 7   | GND    |
| 8   | GND    |
| 9   | GND    |
| 10  | GND    |
| 11  | GND    |
| 12  | GND    |
| 13  | GND    |
| 14  | GND    |
| 15  | GND    |
| 16  | GND    |
| 17  | GND    |
| 18  | GND    |
| 19  | GND    |

|     | 2 1        |  |
|-----|------------|--|
| Pin | Signal     |  |
| 20  | Channel 1  |  |
| 21  | Channel 2  |  |
| 22  | Channel 3  |  |
| 23  | Channel 4  |  |
| 24  | Channel 5  |  |
| 25  | Channel 6  |  |
| 26  | Channel 7  |  |
| 27  | Channel 8  |  |
| 28  | Channel 9  |  |
| 29  | Channel 10 |  |
| 30  | Channel 11 |  |
| 31  | Channel 12 |  |
| 32  | Channel 13 |  |
| 33  | Channel 14 |  |
| 34  | Channel 15 |  |
| 35  | Channel 16 |  |
| 36  | GND        |  |
| 37  | Ext. Reset |  |

Table 5.3.2. I/O connector pin-out.

The I/O connector is a 37-pin female SUB-D connector located on the rear bracket of the DS5101 (refer to figure 5.3.1). The connector provides signal groups as shown in table 5.3.3. A mating 37-pin male SUB-D connector is delivered with the board.

| Name              | Function                                            |
|-------------------|-----------------------------------------------------|
| Channel 1 -<br>16 | Digital I/O for waveform outputs or trigger inputs. |
| Ext. Reset        | External reset input, active high.                  |
| GND               | Return lines. Internally connected to System GND.   |

Table 5.3.3. I/O connector signal description.

All outputs are protected against temporary external voltages up to  $\pm 15$ V.

Figure 5.3.2 shows the interface circuit of the digital I/O lines and figure 5.3.3 shows the interface circuit of the external reset input.

#### DS5101-02:





Figure 5.3.2. Interface circuit of the digital I/O lines.



Figure 5.3.3. Interface circuit of the external reset input.

#### **5.3.3 Module connector**



Figure 5.3.4. Module connector locations.

Board versions DS5101-04 and later do not have module connectors any more.

The DS5101-02 can host up to 8 modules containing two signal generation controllers each. Each module connector consists of two 50 pin sockets. Table 5.3.4 shows the pinout of the module connectors.

| Left socket (PM1) |           |     | Right soc | ket (PM | 2)       |     |          |
|-------------------|-----------|-----|-----------|---------|----------|-----|----------|
| Pin               | Signal    | Pin | Signal    | Pin     | Signal   | Pin | Signal   |
| 1                 | /INT B    | 2   | GND       | 1       | D14      | 2   | A0       |
| 3                 | /RES B    | 4   | /CS B     | 3       | D13      | 4   | D8       |
| 5                 | VCC       | 6   | /STRIG B  | 5       | D12      | 6   | D9       |
| 7                 | /TRIGIN A | 8   | GND       | 7       | EXT0     | 8   | EXT14    |
| 9                 | /TRIG2    | 10  | /TRIGIN B | 9       | EXT11    | 10  | EXT7     |
| 11                | /TRIG4    | 12  | /TRIG3    | 11      | FLAG5    | 12  | EXT13    |
| 13                | /TRIG6    | 14  | /TRIG5    | 13      | FLAG3    | 14  | EXT10    |
| 15                | /TRIG8    | 16  | /TRIG7    | 15      | FLAG1    | 16  | FLAG0    |
| 17                | /TRIG10   | 18  | /TRIG9    | 17      | EXT8     | 18  | EXT1     |
| 19                | /TRIG12   | 20  | /TRIG11   | 19      | EXT9     | 20  | EXT3     |
| 21                | /TRIG14   | 22  | /TRIG13   | 21      | FLAG6    | 22  | EXT2     |
| 23                | VCC       | 24  | /TRIG15   | 23      | EXT15    | 24  | EXT4     |
| 25                | VCC       | 26  | GND       | 25      | FLAG2    | 26  | EXT5     |
| 27                | D3        | 28  | D11       | 27      | EXT6     | 28  | FLAG4    |
| 29                | D4        | 30  | D2        | 29      | GND      | 30  | EXT12    |
| 31                | D1        | 32  | D10       | 31      | CLK      | 32  | GND      |
| 33                | D0        | 34  | D5        | 33      | VCC      | 34  | GND      |
| 35                | D7        | 36  | D6        | 35      | EXTPIN A | 36  | PULLUP   |
| 37                | A6        | 38  | A9        | 37      | n.c.     | 38  | EXTPIN B |
| 39                | A7        | 40  | A8        | 39      | EXTIN A  | 40  | EXTIN B  |
| 41                | n.c.      | 42  | n.c       | 41      | n.c.     | 42  | /CS A    |
| 43                | A5        | 44  | n.c.      | 43      | /RES A   | 44  | /INT A   |
| 45                | A4        | 46  | A11       | 45      | SYNCEN   | 46  | GA0      |
| 47                | A10       | 48  | A3        | 47      | /RD      | 48  | /WR      |
| 49                | A1        | 50  | A2        | 49      | /STRIG A | 50  | GND      |

Table 5.3.4. Module connector pinout.

| Name        | Function                                                      |  |
|-------------|---------------------------------------------------------------|--|
| D0 - 14     | 15 bit data bus.                                              |  |
| A011        | 12 bit address bus.                                           |  |
| /TRIG2 - 15 | Trigger outputs to other channels.                            |  |
| /TRIGIN A,B | Trigger inputs from other channels.                           |  |
| EXT0 - 15   | Waveform outputs or external inputs.                          |  |
| FLAG0 - 6   | Flags from flag register (FLR).                               |  |
| CLK         | 40 MHz system clock.                                          |  |
| EXTPIN A,B  | Signals from external connector.                              |  |
| EXTIN A,B   | Buffered Signals from external connector.                     |  |
| PULLUP      | Pullup signal from Setup register (STP).                      |  |
| /INT A,B    | Interrupt outputs to Interrupt Register (IR).                 |  |
| /RES A,B    | Reset inputs.                                                 |  |
| /CS A,B     | Channel select inputs.                                        |  |
| /STRIG A,B  | Software trigger inputs from Software Trigger Register (STR). |  |
| /RD         | Read signal.                                                  |  |
| /WR         | Write signal.                                                 |  |
| SEL         | Ram block select signal.                                      |  |
| SYNCEN      | Data update enable signal.                                    |  |

Table 5.3.5. Module connector signal description.

#### 5.3.4 External clock connector (P37)

| Pin | Signal |  |
|-----|--------|--|
| 1   | GND    |  |
| 2   | Clock  |  |
| 3   | GND    |  |
| 4   | GND    |  |

Table 5.3.6. External clock connector.



Figure 5.3.5 Interface circuit of the external clock input.

The external clock connector can be used to provide the DS5101 with an external clock in the range from 20MHz up to 40MHz. The input is terminated with a  $680\Omega$  resistor to VCC and a  $330\Omega$  resistor to GND. Make sure that the clock driver is able to drive up to 20mA. The clock source for the modules can be selected via the CLKSEL bit in the setup register (refer to section 5.1.4).

### 5.3.5 Board programming connector (P2, P3, P38)

The board programming connectors (P2, P3, P38) are for internal use only. Do not touch these connectors when power is applied to the DS5101.

## 5.4 DS5101 Data Sheet

#### **Motherboard:**

|                         | ,                                                                                                                                                                                                |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of channels      | DS5101-04: 16 channels<br>DS5101-02: 2 channels per module, max. 8 modules                                                                                                                       |
| Clock distribution      | 40MHz clock internal clock or external clock input in the range from 20MHz to 40MHz.                                                                                                             |
| Digital I/O             | TTL output buffer. DS5101-04: 10K $\Omega$ pull-up, pull-down or hold function (setup by jumpers) DS5101-02: 10K $\Omega$ pull-up resistor to VCC or GND (programmable common for all channels). |
| PHS-bus interrupts      | interrupt from the modules and external reset.                                                                                                                                                   |
| PHS-bus interface       | 16 32-bit registers.                                                                                                                                                                             |
| Physical size           | 340 mm x 125 mm x 20 mm  Requires one full size length 8-bit AT-slot for power supply.                                                                                                           |
| Power supply            | + 5V ± 5%,<br>DS5101-02: max 6A via PC/AT<br>DS5101-04: max 0.5A via PC/AT                                                                                                                       |
| Board temperature range | 0 70 °C                                                                                                                                                                                          |

### Module:

| Number of channels    | 2                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clock frequency       | 40MHz with on board clock or 20 to 40MHz with external clock                                                                                                                                                                                                                                                                                                                                                             |
| Resolution            | 25ns                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Shortest output pulse | 250ns                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Memory                | <ul> <li>Dual port memory for program (states) and data (delays).</li> <li>Synchronization flag for update of complete sets of delay values</li> <li>512 Delay values (30 bit)</li> </ul>                                                                                                                                                                                                                                |
|                       | 128 State Command sets (90 bit)                                                                                                                                                                                                                                                                                                                                                                                          |
| Operations            | <ul> <li>Output mode         Set output         Reset output         Toggle output         nop</li> <li>Input mode         Trigger on rising edge         Trigger on falling edge         Trigger on both edges         nop</li> <li>wait for a given time</li> <li>Trigger other channels</li> <li>generate PHS-bus interrupt</li> <li>Loop counter</li> <li>branch on software flag, state of other channel</li> </ul> |

148

# **Index**

address register, 115

base address, 99 board address, 99 both, 36, 38

C function, 50, 60, 75 ch, 39 channel, 39 comment, 28 condition, 48, 129 conditional branch, 48

decctr, 40 delay, 41 delay buffer, 49, 117 delayname, 41, 43 doffset, 41, 44

else, 44, 48 error file, 27 error message, 90 ext, 45 extended manual setup, 109 external clock, 145

fall, 46 flag, 46, 48 flag register, 66, 104

goto, 47, 52

id register, 123 if, 48 immediate, 49, 74 immediate update mode, 98 index, 132 initfunc, 50 integer, 29 interrupt control unit, 110 149

interrupt mask register, 59, 111 interrupt register, 59, 113 io, 51 ISP register, 102

label, 47, 52 ldctr, 53 list file, 81 loop, 55 loop counter, 40, 48, 53

manual setup, 108 modula data register, 102 msec, 55, 73

next, 133 none, 56 nop, 57 nsec, 57, 73

offset, 58 options, 26

phsint, 59 pic, 110 pin, 48

readback register, 121 readfunc, 60 real, 29 reset, 62 reset register, 67, 112 rise, 63

sbc, 69, 78, 117 screen message, 27 sec, 63, 73 separator, 28 set, 64 setup register, 106 simulate, 65 software trigger register, 68, 120 source file, 79 state command words, 30 swfl, 66 swinging buffer, 31 swinging buffer controller, 69, 78, 117 swres, 67 swtr, 68 syncen, 69, 74 synchronous update mode, 97 syntax graph, 33

ticks, 42, 69, 73 toggle, 70 tr, 71 trigger, 71, 77, 135

unit, 42, 73 update, 74 update enable, 104, 115 update mode, 49, 97 updfunc, 75 usec, 73, 76

wait, 71, 77 warning, 96 wr, 78

zero, 48