

# 3-Phase Inverter Using SiC MOSFET

# Design guide

RD220-DGUIDE-01

# **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION**

**1** / **28** 2023-08-25



# Table of Contents

| 1.   | Int  | roduction                         | .3         |
|------|------|-----------------------------------|------------|
| 2.   | Ma   | in Components Used                | .4         |
| 2.1. | Si   | C MOSFET TW045Z120C/TW045N120C    | . 4        |
| 2.2. | Dr   | iver Coupler TLP5774H             | . 5        |
| 2.3. | Iso  | olation Amplifier TLP7820         | . 6        |
| 2.4. | Co   | mparator TC75W59FU                | . 7        |
| 3.   | Wh   | at is an Inverter?                | .8         |
| 3.1. | In   | verter Operation                  | .8         |
| 4.   | Cir  | cuit Design1                      | L <b>O</b> |
| 4.1. | Iso  | olated Power Supply Circuit       | 11         |
| 4.2. | Si   | C MOSFET Gate-Drive Circuit       | 13         |
|      |      | mponents of the Sensor Circuit    |            |
|      |      | Isolation Amplifier Circuit       |            |
| 4.3  | 3.2. | Differential Amplifier Circuit    | 17         |
| 4.4. | Ph   | ase Current Sensor Circuit        | 18         |
| 4.5. | Bu   | s Current Sensor Circuit          | 20         |
| 4.6. | Bu   | s Voltage Sensor Circuit          | 21         |
| 4.7. | Те   | mperature Sensor Circuit          | 22         |
| 4.8. | Fa   | ult Detection Circuit             | 23         |
| 4.8  | 3.1. | Phase Overcurrent Error Detection | 24         |
| 4.8  | 3.2. | Bus Overcurrent Error Detection   | 26         |
| 4.8  | 3.3. | Bus Overvoltage Error Detection   | 26         |
| 4.8  | 3.4. | Overtemperature Error Detection   | 27         |



#### 1. Introduction

This Reference Guide (hereafter referred to as this Guide) describes the specifications and operation procedure of the 3-Phase Inverter (hereafter referred to as this Inverter) Using SiC MOSFET.

3-phase inverters are used to drive induction and synchronous motors used in industrial applications. At AC 400 V output, it is common to use an IGBT having a withstand voltage of 1200 V as a conventional switching device. However, SiC (silicon carbide) based SiC MOSFET developed in recent years, can reduce on-resistance while maintaining higher breakdown voltage compared to conventional Si (silicon) MOSFET. For the purpose of improving the inverter efficiency 1200 V SiC MOSFETs have been adopted and studied as switching elements to replace 1200 V IGBTs.

In this inverter, SiC MOSFET <u>TW045Z120C</u> (TO-247-4L(X) package) or <u>TW045N120C</u> (TO-247 package) is used to achieve higher efficiency for driving AC 400 V motors. <u>TLP5774H</u> is used as a gate driver to realize a high-speed isolated gate drive. And, the isolation amplifier <u>TLP7820</u> is used to realizes isolated sensors such as motor phase current sensor and bus voltage sensor.

© 2023
Toshiba Electronic Devices & Storage Corporation

3 / 28



# 2. Main Components Used

This section introduces the components used in this inverter. To shib has a wide lineup of devices, including power semiconductors, driver couplers, and small-signal ICs.

#### 2.1. SiC MOSFET TW045Z120C/TW045N120C

This inverter uses TW045Z120C / TW045N120C for the switching elements of the inverter.

#### **Features**

- Chip design of 3rd generation (Built-in SiC Schottky barrier diode)
- Low diode forward voltage:  $V_{DSF} = -1.35 \text{ V (Typ.)}$
- High voltage: V<sub>DSS</sub> = 1200 V
- Low drain-source on-resistance:  $R_{DS(ON)} = 45 \text{ m}\Omega$  (Typ.)
- Less susceptible to malfunction due to high threshold voltage:  $V_{th} = 3.0$  to 5.0 V ( $V_{DS} = 10$  V,  $I_D = 6.7$  mA)
- Enhancement mode

#### **Appearance and Pin Layout**

#### TW045Z120C





- 1. Drain (heatsink)
- 2. Source 1
- 3. Source 2
- 4. Gate

Notice: Only use source 2 pin for gate input signal return. Please make sure that the main current flows into the source 1 pin.

#### TW045N120C





- 1: Gate 2: Drain (heatsink)
- 3: Source

© 2023



#### 2.2. Driver Coupler TLP5774H

This inverter uses TLP5774H for the gate driver of SiC MOSFETs used in the inverter circuit.

#### **Features**

• Buffer logic type (totem pole output)

• Output peak current: ±4.0 A (Max.)

• Operating temperature: -40 to 125 °C

Supply current: 3 mA (Max.)

Supply voltage: 10 to 30 V

• Threshold input current: 2 mA (Max.)

Propagation delay time: 150 ns (Max.)

Common-mode transient immunity: ±35 kV/µs (Min.)

Isolation voltage: 5000 Vrms (Min.)

Complies with safety standards

#### **Appearance and Pin Layout**



11-4N1A



1: Anode

2: N.C.

3: Cathode

4: GND

5: V<sub>O</sub> (Output)

6: V<sub>CC</sub>



#### 2.3. Isolation Amplifier TLP7820

This inverter uses TLP7820 for the isolated sensing using current sensors and voltage sensors.

#### **Features**

• Gain accuracy: ±0.5 % (Gain rank B)

• Gain drift: 0.00012 V/V/°C (Typ.)

• Nonlinearity ( $V_{IN} = \pm 200 \text{ mV}$ ): 0.02 % (Typ.)

• Input offset voltage: 0.9 mV (Typ.)

• V<sub>OUT</sub> bandwidth (-3 dB): 230 kHz (Typ.)

Operating temperature range: -40 to 105 °C

• Common-mode transient immunity: 15 kV/µs (Min.)

• Complies with safety standards

#### **Appearance and Pin Layout**







#### 2.4. Comparator TC75W59FU

This inverter uses a TC75W59FU as a comparator for detecting errors.

#### **Features**

- Low-voltage operation is possible compared with bipolar type general-purpose op-amps.  $V_{DD} = \pm 0.9$  to 3.5 V or 1.8 to 7 V
- Low-current consumption compared to bipolar type general-purpose op-amps  $I_{DD}$  ( $V_{DD}=3~V=20~\mu A$  (Typ.)
- Internal phase compensation type, no external element required
- Small package

#### **Appearance and Pin Layout**







#### 3. What is an Inverter?

#### 3.1. Inverter Operation

An example of a half-bridge circuit that is a component of a typical inverter (two-level inverter) is shown in Fig. 3.1. As shown in the figure, a MOSFET Q1 is used in the upper arm and a MOSFET Q2 is used in the lower arm as switching elements. Bus voltage E is supplied. As shown in Fig. 3.2, two levels of voltage (E (bus voltage) or 0 (GND voltage)) appear on the inverter-output Vout when Q1, Q2 are turned on/off.



Fig. 3.1 Half-Bridge Circuit Example



Fig. 3.2 Switching Operation of the Inverter

Output voltage is controlled by the PWM control of these switching devices. Fig. 3.3 shows an example of the sine wave commutation phase voltage output.



Fig. 3.3 Example of Sine Wave Commutation Phase Voltage Output of the Inverter



Fig. 3.4 shows the configuration of a 3-phase inverter. The 3-phase inverter has a 3-phase full-bridge configuration with three half-bridge circuits. By using PWM control switching of each phase, 3-phase alternating current with a 120° phase difference between each phase is output. Fig. 3.5 shows an example of sine wave commutation phase voltage output of a 3-phase inverter. (A half-bridge circuit, such as Q1 and Q2, is called a leg.)



Fig. 3.4 Configuration of 3-Phase Inverter



Fig. 3.5 Example of Sine Wave Commutation Phase Voltage Output of the 3-Phase Inverter



### 4. Circuit Design

This section describes the gist of the circuit design. Refer to RD220-SCHEMATIC1 (AC-DC board) and RD220-SCHEMATIC2 (inverter board) for schematic diagrams, and to RD220-BOM1 (AC-DC board) and RD220-BOM2 (inverter board) for bill of materials. Fig. 4.1 shows the block diagram of the inverter board of this inverter.



Fig. 4.1 3-Phase Inverter Using SiC MOSFET (Inverter Board)

10 / 28



#### 4.1. Isolated Power Supply Circuit

The inverter board of this inverter generates four lines of isolated power based on 20 V power input from the control power input terminal (inverter board, CN1-CN2). Since the source potential of the upper arm MOSFET of each phase of the inverter changes during switching operation, a gate driver power supply is required for each phase. Since the reference potential of the lower arm of each phase is the same, four independent isolated power supplies are implemented for the U-phase upper arm (gate drive and phase current sensor), the V-phase upper arm (gate drive and phase current sensor), and the lower arm (gate drive and bus current sensor in the U-phase /V-phase /W-phase).

Fig. 4.2 shows the primary circuit of the isolated power supply.



Fig. 4.2 Isolated Power Circuit (Primary Side)

Half-bridge gate driver LT1158 (ADI) drives a half-bridge composed of SSM6K818R MOSFETs to form a half-bridge isolated DC-DC converter. A RC oscillator MIC1557YM5-TR (Microchip) is used to switch the half-bridge. The connected resistor R161 (10 k $\Omega$ ) and capacitor C135 (1000 pF) produce a square wave of 100 kHz, with 50 % duty, which is applied to the half-bridge gate driver. The voltage potentials at both ends of the primary winding are V<sub>P1</sub> and V<sub>P2</sub>. V<sub>P1</sub> switches between 0 V and 20 V by complementary switching of the half bridge, and V<sub>P2</sub> is the midpoint voltage of 10 V between two 4.7  $\mu$ F capacitors. Therefore, a rectangular wave of ±10 V is generated at the primary side of the isolation transformer.

**11** / **28** 2023-08-25



Fig. 4.3 shows one of the secondary circuits for four isolated power systems.



Fig. 4.3 Isolated Power Circuit (Secondary Side)

Since the winding ratio Np:Ns1:Ns2:Ns3:Ns4 of the isolation transformer is 1:1:1:1;1, a square-wave output of  $\pm 10$  V can be obtained at all the secondary terminals of the isolation transformer. However, a half wave voltage doubler circuit consisting of C47, C48, D14, D15 in the secondary circuit generates a DC voltage with a potential difference 20 V between VP\_18V, VN\_2V. The rectifier diodes D14 and D15 use a small size Schottky Barrier Diode CUS10F40 (V<sub>R</sub> = 40 V(Max.), I<sub>F</sub> = 1 A(Max)). By supplying the secondary input voltage to a 5 V output LDO TAR5S50U, a DC voltage of 5 V (GND reference) is generated in VP\_5V and used as the power supply for each phase.

In this inverter, a Zener diode ZD1 is placed between VN\_2V and GND to make the potential of VN\_2V lower than GND by ZD1 Zener voltage (In this design, a 2 V Zener voltage device is mounted as ZD1, and thus VN\_2V is set to -2 V((0-2) V), and VP\_18V is set to 18V((20-2) V). The jumper switch JP5 allows the user to change the potential of VP\_18V, VN\_2V in relation to GND. Since the source of SiC MOSFET is connected to the GND signal of corresponding isolated power supply and gate signal is switched between VP\_18V/VP\_2V, the V<sub>GS</sub> of SiC MOSFET can be changed with this jumper JP5. Table 4.1 shows the relationship between the jumper switch status and the output voltage of each isolated power supply.

Table 4.1 Relationship between Jumper Switch Status and Isolated Power Supply Output Voltage

| Jumper switch status                                           | ON (short) | OFF (open) |
|----------------------------------------------------------------|------------|------------|
| VP_18V (GND reference) and SiC MOSFET on-state V <sub>GS</sub> | 20 V       | 18 V       |
| VN_2V (GND reference) and SiC MOSFET off-state V <sub>GS</sub> | 0 V        | -2 V       |
| VP_5V (GND reference)                                          | 5 V        | 5 V        |



#### 4.2. SiC MOSFET Gate-Drive Circuit

SiC MOSFET gate-driver is shown in Fig. 4.4. Similar gate-drive circuits are implemented in a total of six circuits, one for every SiC MOSFET. A driver coupler <a href="https://example.com/pubmed-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-driv-drive-drive-drive-drive-drive-drive-drive-drive-drive-drive-dri



Fig. 4.4 SiC MOSFET Gate-Drive Circuit

Table 4.2 Driver Coupler TLP5774H Truth Table

| Input | LED | M1  | M2  | Vo                    |
|-------|-----|-----|-----|-----------------------|
| Н     | ON  | ON  | OFF | H (≈V <sub>CC</sub> ) |
| L     | OFF | OFF | ON  | L (≈GND)              |





Fig. 4.5 shows the off-time operation of the gate drive circuit when the gate control signal is L. Fig. 4.6 shows the on-time operation of the gate drive circuit when the gate control signal is H. In this inverter, the external gate resistance at turn-on is set to 33  $\Omega$  and the external gate resistance at turn-off is set to 0  $\Omega$ . However, the optimum value differs depending on the switching frequency and bus voltage to be used. Therefore, these values must be adjusted according to the actual design specifications.



Fig. 4.5 MOSFET Gate-Drive Operation (Off-State)



Fig. 4.6 MOSFET Gate-Drive Operation (On-State)

14 / 28



#### 4.3. Components of the Sensor Circuit

#### 4.3.1. Isolation Amplifier Circuit

Each sensor circuit that detects the phase current, bus current, and bus voltage of this inverter is electrically isolated. It consists of the high-voltage side that performs sensing and the low-voltage side that transmits the sensing results to the controller, etc. An isolation amplifier is used to electrically isolate the analog value sensed on the high-voltage side and transmit it to the low-voltage side. TLP7820 is an optically coupled isolation amplifier that receives an analog signal and outputs an analog signal. TLP7820 is equipped with a LED photodiode-based optical transmission function between the primary-side input ( $V_{IN}$ ) and the secondary-side output ( $V_{OUT}$ ), and its optical transmission signals are digitally encoded to achieve highly accurate analog-signal isolated transmission. Fig. 4.7 is a functional block diagram of TLP7820. The analog-input signal on the primary side is digitally encoded by the delta-sigma A/D converter and transmitted to the secondary side by the LED. On the secondary side, the signal is received by the photodiode, demodulated by the transimpedance amplifier and the decoder circuit, and the analog-output is generated by the D/A converter circuit and the LPF. Since the primary-side and secondary-side power supplies are isolated, it is also used to detect signals with different reference potentials, prevent common mode noise contamination, etc.



Fig. 4.7 Internal-Block Diagram of Isolation Amplifier TLP7820

2023-08-25



Fig. 4.8 shows the I/O properties of TLP7820. The differential voltage input between  $V_{IN+}$  and  $V_{IN-}$  can be amplified by a gain of 8.2 times (Typ.) as shown in the following equation, and the resulting differential voltage is output between  $V_{OUT+}$  and  $V_{OUT-}$ .



Fig. 4.8 Isolation Amplifier TLP7820 Input/Output Characteristics

**16** / **28** 2023-08-25



#### 4.3.2. Differential Amplifier Circuit

This section describes the differential amplifier circuit used in the phase current sensor, bus current sensor, and bus voltage sensor of this inverter. Consider a differential amplifier circuit using the op-amp shown in Fig. 4.9.



Fig. 4.9 Example of Differential Amplifier Circuit

The potentials of  $x_1$  and  $x_2$  are expressed as follows.

$$x_{1} = V_{P} + (V_{1} - V_{P}) \frac{R2}{R1 + R2}$$

$$x_{2} = V_{N} + (V_{OUT} - V_{N}) \frac{R3}{R3 + R4}$$

In an op-amp circuit, the positive and negative inputs of an op-amp are considered to be at the same potential (virtual short) and thus following equations are established.

$$x_1 = x_2$$

From the above equation

$$V_P + (V_1 - V_P) \frac{R2}{R1 + R2} = V_N + (V_{OUT} - V_N) \frac{R3}{R3 + R4}$$

Here

$$R1 = R4$$
,  $R2 = R3$ 

In this case

$$V_{OUT} = \frac{R1}{R2} (V_P - V_N) + V_1 \tag{4-2}$$

As a result, this circuit operates as a differential amplifier that amplifies the potential difference between  $V_P$ ,  $V_N$  at a gain of R1/R2 and adds an offset-voltage  $V_1$ .



#### 4.4. Phase Current Sensor Circuit

Fig. 4.10 shows the phase current sensor circuit. The current flowing through the shunt resistor is converted into sensor output voltage by the isolation amplifier circuit and differential amplifier circuit. And the phase current sensor output voltage  $V_{ADx}$  (actually  $V_{ADU}$ ,  $V_{ADV}$ ,  $V_{ADW}$ ) of each phase is isolated and is output to the controller (ADU:CN3-36 pin, ADV:CN3-38 pin, ADW:CN3-40 pin) and the fault detection circuit. This inverter implements a phase current sensor circuit for each of the 3 phases (U, V, W). However, since the sum of the 3-phase inverter output currents is generally 0, only two-phase current sensors may also be implemented.



Fig. 4.10 Phase Current Sensor Circuit

2023-08-25



The phase current sensor circuit consists of an isolated amplifier circuit (PC-1), a differential amplifier circuit (PC-2), and an inverting amplifier circuit (PC-3). When the current going to the motor from the inverter is  $I_{ADx}$ , and the resistance of the shunt resistor is 1 m $\Omega$ , the voltage at the input of isolation amplifier (PC-1) will be as follows:

$$V_{IN+} - V_{IN-} = -1.00 \times 10^{-3} \cdot I_{ADx}$$

From equation (4-1) for the isolation amplifier (PC-1):

$$V_{OUT1+} - V_{OUT1-} = 8.2 \cdot (V_{IN+} - V_{IN-})$$

From equation (4-2) for the differential amplifier (PC-2):

$$V_{OUT2} = \frac{R_{21}}{R_{22}} \cdot -(V_{OUT1+} - V_{OUT1-}) + V_{REF}$$

$$= \frac{10 \times 10^3}{10 \times 10^3} \cdot -(V_{OUT1+} - V_{OUT1-}) + V_{REF}$$

$$= -(V_{OUT1+} - V_{OUT1-}) + V_{REF}$$

From equation for the inverting amplifier (PC-3):

$$V_{ADx} = -\frac{R_{32}}{R_{31}} \cdot (V_{OUT2} - V_{REF}) + V_{REF}$$

$$= -\frac{(15 + 2.2) \times 10^3}{4.7 \times 10^3} \times (V_{OUT2} - V_{REF}) + V_{REF}$$

$$\cong -3.66 \times (V_{OUT2} - V_{REF}) + V_{REF}$$

From the above equations and  $V_{REF} = 2.5 \text{ V}$ , the phase current sensor output-voltage  $V_{ADx}$ 

becomes:

$$V_{ADx} \cong -8.2 \cdot 3.66 \cdot 1.00 \times 10^{-3} \cdot I_{ADx} + V_{REF}$$
  
 $\cong -30 \times 10^{-3} \cdot I_{ADx} + 2.5$  (4-3)

So, if I<sub>ADx</sub> is 1 A, the output voltage becomes -30 mV plus the offset voltage 2.5 V.



#### 4.5. Bus Current Sensor Circuit

Fig. 4.11 shows the bus current sensor circuit. The bus current (total current in inverter leg) flowing through the shunt resistor is converted into sensor output voltage by the isolation amplifier circuit and the differential amplifier circuit. And the bus current sensor output voltage  $V_{ADB}$  is isolated and is output to the fault detection circuit.



Fig. 4.11 Bus Current Sensor Circuit

The bus current sensor circuit consists of an isolated amplifier circuit (BC-1) and a differential amplifier circuit (BC-2). When the current going to GND\_DC from all the legs of the inverter is  $I_{ADB}$ , the resistance of the shunt resistor is 1 m $\Omega$ , the voltage at the input of isolation amplifier (BC-1) will be as follows:

$$V_{IN+} - V_{IN-} = -1.00 \times 10^{-3} \cdot I_{ADB}$$

From equation (4-1) for the isolation amplifier (BC-1):

$$V_{OUT1+} - V_{OUT1-} = 8.2 \cdot (V_{IN+} - V_{IN-})$$

From equation (4-2) for the differential amplifier (BC-2):

$$V_{OUT2} = \frac{R_{21}}{R_{22}} \cdot -(V_{OUT1+} - V_{OUT1-}) + V_{REF}$$

$$= \frac{10 \times 10^3}{10 \times 10^3} \cdot -(V_{OUT1+} - V_{OUT1-}) + V_{REF}$$

$$= -(V_{OUT1+} - V_{OUT1-}) + V_{REF}$$

From the above equations and  $V_{REF} = 2.5 \text{ V}$ , the bus current sensor output voltage  $V_{ADB}$  becomes:

$$V_{ADB} = 8.2 \cdot 1.00 \times 10^{-3} \cdot I_{ADB} + V_{REF}$$
  
=  $8.2 \times 10^{-3} \cdot I_{ADB} + 2.5$  (4-4)

So, if I<sub>ADB</sub> is 1 A, then output voltage becomes 8.2 mV plus the offset voltage 2.5 V.



#### 4.6. Bus Voltage Sensor Circuit

Fig. 4.12 shows the bus voltage sensor circuit. The bus voltage divided by the resistors is converted to the sensor output voltage by the isolation amplifier circuit and the differential amplifier circuit. And the bus voltage sensor output voltage  $V_{VDC}$  is isolated and is output to the controller (CN3-26 pin: VDC) and the fault detection circuit.



Fig. 4.12 Bus Voltage Sensor Circuit

The bus voltage sensor circuit consists of an isolated amplifier circuit (BV-1) and two differential amplifier circuits (BV-2, BV-3). If the bus voltage is VP\_DC, then according to the voltage divider resistance ratio, the voltage at the input of isolation amplifier (BV-1) will be as follows:

$$V_{IN+} - V_{IN-} = -\frac{22}{40000 + 22} \cdot VP_DC$$

From equation (4-1) for the isolation amplifier (BV-1):

$$V_{OUT1+} - V_{OUT1-} = 8.2 \cdot (V_{IN+} - V_{IN-})$$

From equation (4-2) for the differential amplifier (BV-2):

$$V_{OUT2} = \frac{R_{21}}{R_{22}} (V_{OUT1+} - V_{OUT1-}) + V_{REF}$$

$$= \frac{10 \times 10^3}{10 \times 10^3} (V_{OUT1+} - V_{OUT1-}) + V_{REF}$$

$$= (V_{OUT1+} - V_{OUT1-}) + V_{REF}$$

From equation (4-2) for the differential amplifier (BV-3)

$$V_{VDC} = \frac{R_{31}}{R_{32}} (V_{REF} - V_{OUT2}) - 0$$

$$= \frac{(2.2 + 22) \times 10^3}{2.2 \times 10^3} \cdot 8.2 \cdot \frac{22}{40000 + 22} \cdot VP\_DC$$

$$\cong 4.96 \times 10^{-3} \cdot VP\_DC$$
(4-5)

So, if VP\_DC is 1 V, then the bus voltage sensor output voltage becomes 4.96 mV.



#### 4.7. Temperature Sensor Circuit

Fig. 4.13 shows the temperature sensor circuit. TH\_HS NTC thermistor (for measuring the temperature of SiC MOSFET heat sink) and TH\_RY thermistor (for measuring the temperature of the inrush-proof relays on AC-DC board) are used to measure the temperature at two points. The resistor divider voltage output ( $V_{TH_LHS}$ ,  $V_{TH_LRY}$ ) of each thermistor is sent to the fault detection circuit. And the resistor divider voltage output ( $V_{TH_LHS}$ ) of TH\_HS thermistor is separately amplified by an op-amp and is sent to the controller (CN3-24 pin: THM1). Since the resistance value of NTC thermistor decreases as the temperature rises, the temperature sensor output voltage also decreases as the temperature rises.

This inverter uses B57703M0103A017 (TDK) NTC thermistor with the resistance of 10 k $\Omega$  at 25 °C and the B-constant of 3988 K. Thermistors can be connected by soldering the thermistor leads between through-holes J1-J2 (for TH\_HS) and between J3-J4 (for TH\_RY) on the inverter board.



Fig. 4.13 Temperature Sensor Circuit

If the resistance of NTC thermistor is  $R_{NTC}$ , then the temperature-sensor output voltage  $V_{TH\_xx}$  (actually  $V_{TH\_HS}$  and  $V_{TH\_RY}$ ) going to the fault detection circuit will be as follows:

$$V_{TH\_XX} = 5.0 \cdot \frac{R_{NTC}}{R_{NTC} + 15 \times 10^3}$$
 (4-6)

The temperature sensor output voltage  $V_{THM1}$  going to the controller is produced by amplifying the voltage divider circuit output  $V_{TH\_HS}$  using a non-inverting amplifier circuit consisting of  $\underline{TC75S103F}$  operational amplifier. This output voltage will be as follows:

$$V_{THM1} = \frac{R_1 + R_2}{R_1} \cdot V_{TH\_HS}$$

$$= \frac{4.7 \times 10^3 + 4.7 \times 10^3}{4.7 \times 10^3} \cdot 5.0 \cdot \frac{R_{NTC}}{R_{NTC} + 15 \times 10^3}$$

$$= 10.0 \cdot \frac{R_{NTC}}{R_{NTC} + 15 \times 10^3}$$
(4-7)



#### 4.8. Fault Detection Circuit

The Fault detection circuit detects the fault by comparing the sensor output voltages from the phase current sensor circuit, bus current sensor circuit, bus voltage sensor circuit, and temperature sensor circuit described above with threshold voltages using a comparator. Fig. 4.14 shows the fault detection circuit. A CMOS comparator TC75W59FU is used for comparing sensor output voltages with respective threshold voltages. The comparator detects phase overcurrent error, bus overcurrent error, bus overvoltage error and overtemperature error. Because of the open-drain output, if any of these errors is detected, the L level is output to the fault detection output (nEMG). When nEMG goes low, all gate signals going to SiC MOSFETs are disabled. When all the error factors recover to normal, H level is output to nEMG.



Fig. 4.14 Fault Detection Circuit



#### 4.8.1. Phase Overcurrent Error Detection

Fig. 4.15 shows the voltage divider circuit for phase overcurrent error detection. This circuit does not use comparators to compare the phase current of each phase. By using  $\underline{1SS389}$  diodes and voltage dividers, the highest and lowest phase current sensor output voltages are separated, and their output signals ( $V_{CMPPCH}$  and  $V_{CMPPCL}$ ) are sent to fault detection circuit to be compared with respective threshold voltages. This reduces the total number of comparators required.



Fig. 4.15 Divider Circuit for Phase Current Error Detection



The threshold voltage  $V_{CMP}$  of the comparator with the highest phase current sensor voltage is obtained by dividing 5 V with 33 k $\Omega$  and 27 k $\Omega$ .

$$V_{CMP} = 5.0 \times \frac{27 \times 10^3}{33 \times 10^3 + 27 \times 10^3}$$
$$= 2.25 (V)$$

The threshold voltage  $V_{CMP}$  is connected to the + input side of the comparator, and the voltage divider output ( $V_{CMPPCH}$ ) of the highest phase current sensor voltage is connected to the - input side of the comparator. Therefore, the error is detected when following condition is met.

$$V_{CMPPCH} > V_{CMP} = 2.25 (V)$$

The phase current sensor voltage output  $V_{ADx}$  of each phase when  $V_{CMPPCH} = 2.25$  V is obtained as follows when the diode forward voltage drop  $V_F$  in the minute current area is taken as 50 mV.

$$V_{ADx} = 2.25 + \frac{2.25}{680 \times 10^3} (470 \times 10^3 + 100) + 50 \times 10^{-3}$$
  
\$\times 3.86 (V)\$

The phase current  $I_{ADx}$  at this time is calculated from Equation (4-3) as shown below.

$$I_{ADx} \cong \frac{(V_{ADx} - 2.5)}{-30 \times 10^{-3}}$$
  
 $\cong \frac{(3.86 - 2.5)}{-30 \times 10^{-3}} \cong -45 (A)$ 

Therefore, if any one of the phase currents  $I_{ADU}$ ,  $I_{ADU}$ ,  $I_{ADU}$  fall below -45 A, L-level is output to the fault detection output (nEMG).

Similarly, the threshold voltage  $V_{CMP}$  of the comparator with the lowest phase current sensor voltage is obtained by dividing 5 V with 27 k $\Omega$  and 33 k $\Omega$ .

$$V_{CMP} = 5.0 \times \frac{33 \times 10^3}{27 \times 10^3 + 33 \times 10^3}$$
$$= 2.75 (V)$$

The voltage divider output ( $V_{CMPPCL}$ ) of the lowest phase current sensor voltage is connected to the + input side of the comparator, and the threshold voltage  $V_{CMP}$  is connected to the - input side of the comparator. Therefore, the error is detected when following condition is met.

$$V_{CMPPCL} < V_{CMP} = 2.75 (V)$$

The phase current sensor voltage output  $V_{ADx}$  of each phase when  $V_{CMPPCL} = 2.75$  V is obtained as follows when the diode forward voltage drop  $V_F$  in the minute current area is taken as 50 mV.

$$V_{ADx} = 2.75 - \frac{(5 - 2.75)}{680 \times 10^3} (470 \times 10^3 + 100) - 50 \times 10^{-3}$$
  
\$\approx 1.14 (V)\$

The phase current  $I_{ADx}$  at this time is calculated from Equation (4-3) as shown below.

$$I_{ADx} \cong \frac{(V_{ADx} - 2.5)}{-30 \times 10^{-3}}$$
  
=  $\frac{(1.14 - 2.5)}{-30 \times 10^{-3}} \cong 45 (A)$ 

Therefore, if any one of the phase currents  $I_{ADU}$ ,  $I_{ADU}$ ,  $I_{ADU}$  exceed 45 A, L-level is output to the fault detection output (nEMG).



#### 4.8.2. Bus Overcurrent Error Detection

The threshold voltage  $V_{CMP}$  of the bus overcurrent error detecting comparator is obtained as follows because 5 V voltage is divided by 4.7 k $\Omega$  and 15 k $\Omega$ .

$$V_{CMP} = 5.0 \times \frac{15 \times 10^3}{4.7 \times 10^3 + 15 \times 10^3}$$
$$= 3.81 (V)$$

The threshold voltage  $V_{\text{CMP}}$  is connected to the +input side of the comparator, and a bus current sensor output  $V_{\text{ADB}}$  is connected to the - input side of the comparator. Therefore, the error is detected when the following condition is met.

$$V_{ADB} > V_{CMP} = 3.81 (V)$$

The bus current  $I_{ADB}$  when  $V_{ADB} = 3.81$  V is calculated from Equation (4-4) as shown below.

$$I_{ADB} = \frac{V_{ADB} - 2.5}{8.2 \times 10^{-3}}$$
$$= \frac{3.81 - 2.5}{8.2 \times 10^{-3}} \approx 160 \, (A)$$

Therefore, if the bus current  $I_{ADB}$  exceeds 160 A, L-level is output to the fault detection output (nEMG).

#### 4.8.3. Bus Overvoltage Error Detection

The threshold voltage  $V_{CMP}$  of the bus overvoltage error detecting comparator is obtained as follows because 5 V voltage is divided by 3.9 k $\Omega$  and 15 k $\Omega$ .

$$V_{CMP} = 5.0 \times \frac{15 \times 10^3}{3.9 \times 10^3 + 15 \times 10^3}$$
$$= 3.97 (V)$$

A threshold voltage  $V_{CMP}$  is connected to the +input side of the comparator, and a bus voltage sensor output  $V_{VDC}$  is connected to the - input side of the comparator. Therefore, the error is detected when the following condition is met.

$$V_{VDC} > V_{CMP} = 3.97 (V)$$

The bus voltage VP\_DC when  $V_{VDC} = 3.97 \text{ V}$  is calculated from Equation (4-5) as shown below.

$$VP\_DC = \frac{V_{VDC}}{4.96 \times 10^{-3}}$$
$$= \frac{3.97}{4.96 \times 10^{-3}} \approx 800 \ (V)$$

Therefore, when the bus voltage VP\_DC exceeds 800 V, L-level is output to the fault detection output (nEMG).



#### 4.8.4. Overtemperature Error Detection

The threshold voltage  $V_{CMP}$  of the overtemperature error detecting comparator is obtained as follows because 5 V voltage is divided by 33 k $\Omega$  and 1 k $\Omega$ .

$$V_{CMP} = 5.0 \times \frac{1 \times 10^3}{33 \times 10^3 + 1 \times 10^3}$$
$$= 0.147 (V)$$

Since the temperature sensor output  $V_{TH\_XX}$  is connected to the + input side of the comparator and the threshold voltage  $V_{CMP}$  is connected to the - input side of the comparator. Therefore, the error is detected when the following condition is met.

$$V_{TH \ XX} < V_{CMP} = 0.147 \ (V)$$

The resistance  $R_{NTC}$  of NTC thermistor when  $V_{VDC} = 0.147$  V is calculated from Equation (4-7) as shown below.

$$R_{NTC} = \frac{15 \times 10^3 \cdot V_{TH\_XX}}{5 - V_{TH\_XX}}$$
$$= \frac{15 \times 10^3 \cdot 0.147}{5 - 0.147} \cong 454 \,(\Omega)$$

From the temperature properties of NTC thermistor (B57703M0502G040), when the measured temperature exceeds approximately 115 °C, L-level is output to the fault detection output (nEMG).



#### **Terms of Use**

This terms of use is made between Toshiba Electronic Devices and Storage Corporation ("We") and Customer who downloads or uses this Reference Design. Customer shall comply with this terms of use. This Reference Design. means all documents and data in order to design electronics applications on which our semiconductor device is embedded.

#### Section 1. Restrictions on usage

- 1. This Reference Design is provided solely as reference data for designing electronics applications. Customer shall not use this Reference Design for any other purpose, including without limitation, verification of reliability.
- 2. Customer shall not use this Reference Design for sale, lease or other transfer.
- 3. Customer shall not use this Reference Design for evaluation in high or low temperature, high humidity, or high electromagnetic environments.
- 4. This Reference Design shall not be used for or incorporated into any product or system whose manufacture, use, or sale is prohibited under any applicable laws or regulations.

#### Section 2. Limitations

- 1. We reserve the right to make changes to this Reference Design without notice.
- 2. This Reference Design should be treated as a reference only. WE ARE NOT RESPONSIBLE FOR ANY INCORRECT OR INCOMPLETE DATA AND INFORMATION.
- 3. Semiconductor devices can malfunction or fail. When designing electronics applications by referring to this Reference Design, Customer is responsible for complying with safety standards and for providing adequate designs and safequards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of semiconductor devices could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Customer must also refer to and comply with the latest versions of all relevant our information, including without limitation, specifications, data sheets and application notes for semiconductor devices, as well as the precautions and conditions set forth in the "Semiconductor Reliability Handbook".
- 4. Designing electronics applications by referring to this Reference Design, Customer must evaluate the whole system sufficiently. Customer is solely responsible for applying this Reference Design to Customer's own product design or applications. WE ASSUME NO LIABILITY FOR CUSTOMER'S PRODUCT DESIGN OR APPLICATIONS. 5. WE SHALL NOT BE RESPONSIBLE FOR ANY INFRINGEMENT OF PATENTS OR ANY OTHER INTELLECTUAL PROPERTY RIGHTS OF THIRD PARTIES THAT MAY RESULT FROM THE USE OF THIS REFERENCE DESIGN. NO LICENSE TO ANY INTELLECTUAL PROPERTY RIGHT IS GRANTED BY THIS TERMS OF USE, WHETHER EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE.
- 6. THIS REFERENCE DESIGN IS PROVIDED "AS IS". WE (a) ASSUME NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (b) DISCLAIM ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO THIS REFERENCE DESIGN, INCLUDING WITHOUT LIMITATION, WARRANTIES OR CONDITIONS OF FUNCTION AND WORKING, WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.

#### Section 3. Terms and Termination

It is assumed that Customer agrees to any and all this terms of use if Customer downloads or uses this Reference Design. We may, at its sole and exclusive discretion, change, alter, modify, add, and/or remove any part of this terms of use at any time without any prior notice. We may terminate this terms of use at any time and without any cause. Upon termination of this terms of use, Customer shall eliminate this Reference Design. Furthermore, upon our request, Customer shall submit to us a written confirmation to prove elimination of this Reference Design.

#### **Section 4. Export Control**

Customer shall not use or otherwise make available this Reference Design for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). This Reference Design may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Act and the U.S. Export Administration Regulations. Export and re-export of this Reference Design is strictly prohibited except in compliance with all applicable export laws and regulations.

#### Section 5. Governing Laws

This terms of use shall be governed and construed by laws of Japan, without reference to conflict of law principle.

#### Section 6. Jurisdiction

Unless otherwise specified, Tokyo District Court in Tokyo, Japan shall be exclusively the court of first jurisdiction for all disputes under this terms of use.

© 2023 2023-08-25 28 / 28