# 1. Description

## 1.1. Project

| Project Name    | Test_STM32F746_LED_2017_1011 |
|-----------------|------------------------------|
| Board Name      | No information               |
| Generated with: | STM32CubeMX 4.22.0           |
| Date            | 10/27/2017                   |

## 1.2. MCU

| MCU Series     | STM32F7       |
|----------------|---------------|
| MCU Line       | STM32F7x6     |
| MCU name       | STM32F746IGTx |
| MCU Package    | LQFP176       |
| MCU Pin number | 176           |

## 1.3. Caution

The report was generated although the configuration was in a modified state. It may be not accurate

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number | Pin Name        | Pin Type | Alternate    | Label |
|------------|-----------------|----------|--------------|-------|
| LQFP176    | (function after |          | Function(s)  |       |
|            | reset)          |          | (-)          |       |
| 6          | VBAT            | Power    |              |       |
| 7          | PI8 *           | I/O      | GPIO_Output  |       |
| 14         | VSS             | Power    | 01 10_0utput |       |
| 15         | VDD             | Power    |              |       |
| 22         | VSS             | Power    |              |       |
| 23         | VDD             | Power    |              |       |
| 29         | PH0/OSC_IN      | I/O      | RCC_OSC_IN   |       |
| 30         | PH1/OSC_OUT     | I/O      | RCC_OSC_OUT  |       |
| 31         | NRST            | Reset    |              |       |
| 36         | VDD             | Power    |              |       |
| 37         | VSSA            | Power    |              |       |
| 38         | VREF+           | Power    |              |       |
| 39         | VDDA            | Power    |              |       |
| 45         | PH4 *           | I/O      | GPIO_Output  |       |
| 48         | BYPASS_REG      | Reset    |              |       |
| 49         | VDD             | Power    |              |       |
| 61         | VSS             | Power    |              |       |
| 62         | VDD             | Power    |              |       |
| 71         | VSS             | Power    |              |       |
| 72         | VDD             | Power    |              |       |
| 81         | VCAP_1          | Power    |              |       |
| 82         | VDD             | Power    |              |       |
| 90         | VSS             | Power    |              |       |
| 91         | VDD             | Power    |              |       |
| 96         | PD8             | I/O      | USART3_TX    |       |
| 97         | PD9             | I/O      | USART3_RX    |       |
| 102        | VSS             | Power    |              |       |
| 103        | VDD             | Power    |              |       |
| 113        | VSS             | Power    |              |       |
| 114        | VDDUSB          | Power    |              |       |
| 120        | PA9             | I/O      | USART1_TX    |       |
| 121        | PA10            | I/O      | USART1_RX    |       |
| 125        | VCAP_2          | Power    |              |       |
| 126        | VSS             | Power    |              |       |
| 127        | VDD             | Power    |              |       |
| 135        | VSS             | Power    |              |       |

| Pin Number<br>LQFP176 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 136                   | VDD                                   | Power    |                          |       |
| 148                   | VSS                                   | Power    |                          |       |
| 149                   | VDD                                   | Power    |                          |       |
| 158                   | VSS                                   | Power    |                          |       |
| 159                   | VDD                                   | Power    |                          |       |
| 164                   | PB6 *                                 | I/O      | GPIO_Output              |       |
| 165                   | PB7 *                                 | I/O      | GPIO_Output              |       |
| 166                   | воото                                 | Boot     |                          |       |
| 171                   | PDR_ON                                | Reset    |                          |       |
| 172                   | VDD                                   | Power    |                          |       |

<sup>\*</sup> The pin is affected with an I/O function

## 4. Clock Tree Configuration



Page 5

## 5. IPs and Middleware Configuration

### 5.1. RCC

High Speed Clock (HSE): Crystal/Ceramic Resonator

## 5.1.1. Parameter Settings:

## **System Parameters:**

VDD voltage (V) 3.3

Flash Latency(WS) 7 WS (8 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16

TIM Prescaler Selection Disabled

HSE Startup Timout Value (ms) 100

LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Over Drive Enabled

Power Regulatror Voltage Scale Power Regulator Voltage Scale 1

## 5.2. SYS

**Timebase Source: SysTick** 

### 5.3. USART1

**Mode: Asynchronous** 

### 5.3.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity) \*

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples
Single Sample Disable

#### **Advanced Features:**

Auto Baudrate Disable TX Pin Active Level Inversion Disable **RX Pin Active Level Inversion** Disable Disable Data Inversion TX and RX Pins Swapping Disable Enable Overrun DMA on RX Error Enable MSB First Disable

## **5.4. USART3**

**Mode: Asynchronous** 

## 5.4.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity) \*

Parity None Stop Bits 1

### **Advanced Parameters:**

Data Direction Receive and Transmit

Over Sampling 16 Samples
Single Sample Disable

#### **Advanced Features:**

Auto Baudrate Disable TX Pin Active Level Inversion Disable RX Pin Active Level Inversion Disable **Data Inversion** Disable Disable TX and RX Pins Swapping Overrun Enable DMA on RX Error Enable MSB First Disable

#### \* User modified value

# 6. System Configuration

## 6.1. GPIO configuration

| IP     | Pin             | Signal      | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|--------|-----------------|-------------|------------------------------|-----------------------------|--------------|------------|
| RCC    | PH0/OSC_I<br>N  | RCC_OSC_IN  | n/a                          | n/a                         | n/a          |            |
|        | PH1/OSC_O<br>UT | RCC_OSC_OUT | n/a                          | n/a                         | n/a          |            |
| USART1 | PA9             | USART1_TX   | Alternate Function Push Pull | Pull-up                     | Very High    |            |
|        | PA10            | USART1_RX   | Alternate Function Push Pull | Pull-up                     | Very High    |            |
| USART3 | PD8             | USART3_TX   | Alternate Function Push Pull | Pull-up                     | Very High    |            |
|        | PD9             | USART3_RX   | Alternate Function Push Pull | Pull-up                     | Very High    |            |
| GPIO   | PI8             | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          |            |
|        | PH4             | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          |            |
|        | PB6             | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          |            |
|        | PB7             | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          |            |

## 6.2. DMA configuration

nothing configured in DMA service

## 6.3. NVIC configuration

| Interrupt Table                         | Enable | Preenmption Priority | SubPriority |
|-----------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                  | true   | 0                    | 0           |
| Hard fault interrupt                    | true   | 0                    | 0           |
| Memory management fault                 | true   | 0                    | 0           |
| Pre-fetch fault, memory access fault    | true   | 0                    | 0           |
| Undefined instruction or illegal state  | true   | 0                    | 0           |
| System service call via SWI instruction | true   | 0                    | 0           |
| Debug monitor                           | true   | 0                    | 0           |
| Pendable request for system service     | true   | 0                    | 0           |
| System tick timer                       | true   | 0                    | 0           |
| PVD interrupt through EXTI line 16      | unused |                      |             |
| Flash global interrupt                  | unused |                      |             |
| RCC global interrupt                    | unused |                      |             |
| USART1 global interrupt                 | unused |                      |             |
| USART3 global interrupt                 | unused |                      |             |
| FPU global interrupt                    | unused |                      |             |

<sup>\*</sup> User modified value

# 7. Power Consumption Calculator report

### 7.1. Microcontroller Selection

| Series    | STM32F7       |
|-----------|---------------|
| Line      | STM32F7x6     |
| мси       | STM32F746IGTx |
| Datasheet | 027590 Rev4   |

#### 7.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |