# ARM Memory Rules

### February 2021

## 1 Syntax for programs (without synchronization instructions)

GP: We should start defining macros for most of the notations.

We use the following syntax for the program.

```
Prog ::= 	ext{ vars: } x^* 
procs: p^*
p ::= 	ext{ regs: } \$r^* 
i ::= l : 	ext{ s}
s ::= 	ext{ } x \leftarrow exp 
|\$r \leftarrow x
|\$r \leftarrow exp
| 	ext{ if } exp 	ext{ then } i^* 	ext{ else } i^* 
| 	ext{ while } exp 	ext{ do } i^* 
| 	ext{ assume } exp
| 	ext{ assert } exp
| 	ext{ term }
```

A program Prog first declares a set  $\mathcal{X}$  of (shared) variables followed by the code of a set  $\mathcal{P}$  of processes. Each process in turn declares a set of registers \$r and it's code in the form of a sequence of instructions denoted by  $i^*$ . Each such instruction consists of a label l and a statement s. A write instruction has a statement of the form  $x \leftarrow exp$  where  $x \in \mathcal{X}$  is a variable and exp is an expression. In all the above rules, exp is an expression containing only constants and registers, and no shared variables. A read instruction in a process  $p \in \mathcal{P}$  is a statement of the form  $\$r \leftarrow x$ , where \$r is a register in p and  $x \in \mathcal{X}$  is a variable. An assign instruction in a process  $p \in \mathcal{P}$  has the form  $\$r \leftarrow exp$ , where \$r is a register and exp is an expression. Conditional, iterative, assume and assert instructions, collectively called aci instructions describe the rest of the instructions. The special instruction term is a syntactic sugar to mark the end of the code for the process.

## 2 Definitions for the rules

We first define a few helper functions:

- We refer to the statement corresponding to an instruction i by the function stmt(i).
- For a write instruction i whose statement is of the form  $x \leftarrow exp$ , or a read instruction i whose statement is of the form  $\$r \leftarrow x$ , we define  $\mathsf{var}(i) := x$  to be the variable corresponding to the instruction. For all other types of instructions we define  $\mathsf{var}(i) = \bot$ .
- For a instruction i which is of one of the following forms: a write instruction with  $\mathsf{stmt}(i) = \$r \leftarrow exp$ , an assign instruction with  $\$r \leftarrow exp$ , an aci instruction with either  $\mathsf{stmt}(i) = \mathsf{if}\ exp\ \mathsf{then}\ i^*\ \mathsf{else}\ i^*$  or  $\mathsf{stmt}(i) = \mathsf{while}\ exp\ \mathsf{do}\ i^*$ , or  $\mathsf{stmt}(i) = \mathsf{assume}\ exp$ , or  $\mathsf{stmt}(i) = \mathsf{assert}\ exp$ , we define the expression occurring in the statement as  $\mathsf{exp}(i) := exp$ . For all other types of instructions we define  $\mathsf{exp}(i) := \bot$ .
- For an instruction instance i belonging to the process p, we define proc(i) := p. Further, we denote the set of instructions of process p by  $\mathcal{J}_p$ . Also, we denote the statement at which process p begins execution (i.e. the first instruction of the process), by  $i_p^{init}$ .
- For an instruction instance  $i \in \mathcal{J}_p$ , we denote by  $\mathsf{next}(i)$  the set of instructions that could immediately follow i in program order. In particular, for an ACI instruction i, we denote the set of instructions that could follow i upon evaluation of  $\mathsf{exp}(i)$  to True, as  $\mathsf{Tnext}(i)$ , and the set of those that could follow on its evaluation to False as  $\mathsf{Fnext}(i)$ .
- We define the closest write  $CW(\mathfrak{c}, \mathfrak{e}) := \mathfrak{e}'$  where  $\mathfrak{e}'$  is the unique event such that (here and in the rest of the document, an *event* is a single execution instance of an instruction),
  - 1.  $e' \in \mathbb{E}_p^W$  ( $\mathbb{E}_p^W$  denotes the set of write events as defined below),

- 2.  $e' \prec_{poloc} e$  (The poloc program order  $\prec_{poloc}$  will be defined below),
- 3. there is no event e'' such that  $e'' \in \mathbb{E}_p^W$  and  $e' \prec_{poloc} e'' \prec_{poloc} e$ .

If no such events exists, we write  $CW(e) := \bot$ .

• We define by  $\mathcal{R}(i)$  the set of registers appearing in  $\exp(i)$ . In the special case that  $\exp(i) = \bot$ , we write  $\mathcal{R}(i) := \emptyset$ .

We define a configuration  $\mathbb C$  as the tuple  $\langle \mathbb E, \prec, \text{ins}, \text{status}, \text{rf}, \text{Prop} \rangle$ . Here,  $\mathbb E \in \mathcal E$  is the set of events that have been created up to that point in the program. For any process p, we denote by  $\mathbb E_p$  the events of process p that have been created so far. By  $\mathbb E^W$  we denote the subset of  $\mathbb E$  containing precisely the write events. We similarly define  $\mathbb E^R$ ,  $\mathbb E^{ACI}$  and so on. The program order relation  $\prec \subseteq \mathbb E \times \mathbb E$  is an irreflexive partial order that describes for each process  $p \in \mathcal P$  the order in which events are fetched from the code of p. Note that  $\mathbb e_1 \not\prec \mathbb e_2$  if  $\mathsf{proc}(\mathbb e_1) \not= \mathsf{proc}(\mathbb e_2)$ , i.e. if they belong to different processes, and  $\prec$  is a total order on each of the  $\mathbb E_p$  individually. The function  $\mathsf{status} : \mathbb E \mapsto \{\mathsf{fetch},\mathsf{init},\mathsf{com}\}$  defines the current status of each event, which is one of fetched, initialized, and committed. The function  $\mathsf{Prop} : \mathcal X \mapsto \mathbb E^W \cup \mathcal E^{\mathsf{init}}$  defines for each variable that variable that has been propagated to the main memory. The function  $\mathsf{rf} : \mathbb E^R \mapsto \mathbb E^W \cup \mathcal E^{\mathsf{init}}$  defines for each read event  $\mathsf{e}$  the event  $\mathsf{rf}(\mathsf{e})$  from which  $\mathsf{e}$  gets its value. We introduce a number of dependency relations to help us frame the rules. The  $\mathsf{per-location}$  program order  $\prec_{\mathsf{poloc}} \subseteq \mathbb E \times \mathbb E$  is such that  $\mathbb e_1 \prec_{\mathsf{poloc}} \mathbb e_2$  if and only if  $\mathbb e_1 \prec \mathbb e_2$  and  $\mathsf{var}(\mathbb e_1) = \mathsf{var}(\mathbb e_2)$ . Further, we define the data dependency order  $\prec_{\mathsf{data}}$  such that  $\mathbb e_1 \prec_{\mathsf{data}} \mathbb e_2$  if

- $e_1 \in \mathbb{E}^R \cup \mathbb{E}^A$ , i.e.  $e_1$  is a read or assign event.
- $e_2 \in \mathbb{E}^W \cup \mathbb{E}^A \cup \mathbb{E}^{ACI}$ , i.e.  $e_2$  is a write, assign or ACI event.
- $e_1 \prec e_2$
- $\mathsf{stmt}(\mathsf{ins}(e_1))$  is of the form  $r \leftarrow x$  or  $r \leftarrow exp$ ,
- $\$r \in \mathcal{R}(\mathsf{ins}(e_2))$
- There is no event  $e_3 \in \mathbb{E}^R \cup \mathbb{E}^A$  such that  $e_1 \prec e_3 \prec e_2$  is of the form  $r \leftarrow y$  or  $r \leftarrow exp'$ . That is, we want that  $e_1$  be responsible for "supplying" the data to  $e_2$ .

Finally, we define the control dependency  $\prec_{\mathtt{ctrl}}$  as  $e_1 \prec_{\mathtt{ctrl}} e_2$  if  $e_1 \in \mathbb{E}^{ACI}$  and  $e_1 \prec e_2$ .

We also define the transition relation as a relation  $\longrightarrow \subseteq \mathbb{C} \times \mathcal{P} \times \mathbb{C}$ . For configurations  $\mathbb{c}_1, \mathbb{c}_2 \in \mathbb{C}$  and a process  $p \in \mathcal{P}$ , we write  $\underline{\mathbb{c}_1} \xrightarrow{p} \mathbb{c}_2$  to denote that  $\langle \mathbb{c}_1, p, \mathbb{c}_2 \rangle \in \longrightarrow$ .

## 3 Helper predicates for next section

| Predicate                                                                                     | Definition                                                                                                                                                                                                                                                                                                                                                                                              | Meaning                                                                                                      |
|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| $\mathbb{e} \in \mathbb{E} :$ $ComCnd(\mathbb{c},\mathbb{e})$                                 | $\begin{array}{c} \forall \mathtt{e}' \in \mathbb{E} : \\ ((\mathtt{e}' \prec_{\mathtt{data}} \mathtt{e}) \lor (\mathtt{e}' \prec_{\mathtt{ctrl}} \mathtt{e}) \lor (\mathtt{e}' \prec_{\mathtt{poloc}} \mathtt{e})) \\ \Longrightarrow \\ (\mathtt{status}(\mathtt{e}') = \mathtt{com}) \end{array}$                                                                                                    | All events preceeding $e$ in $\prec_{data}$ , $\prec_{ctrl}$ or $\prec_{poloc}$ have already been committed. |
| $\mathbf{e} \in \mathbb{E}^W \cup \mathbb{E}^A$ : InitCnd $(\mathbf{c},\mathbf{e})$           | $\begin{aligned} \forall \mathbf{e}' \in \mathbb{E}^R \cup \mathbb{E}^A : \\ (\mathbf{e}' \prec_{data} \mathbf{e}) \\ \Longrightarrow \\ ((status(\mathbf{e}') = init) \vee (status(\mathbf{e}') = com)) \end{aligned}$                                                                                                                                                                                 | All instructions on which e is data-dependent on have already been initialized.                              |
| $\mathfrak{e} \in \mathbb{E}^{\mathtt{ACI}}$ : $\mathtt{ValidCnd}(\mathfrak{c},\mathfrak{e})$ | $ \forall \mathbf{e}' \in \mathbb{E}^{ACI} : \\ ((\mathbf{e} \prec \mathbf{e}') \land (\nexists \mathbf{e}'' \in \mathbb{E} : \mathbf{e} \prec \mathbf{e}'' \prec \mathbf{e}')) \\ \Longrightarrow \\ (((Val(\mathbf{c}, \mathbf{e}) = true) \land (ins(\mathbf{e}') = Tnext(ins(\mathbf{e})))) \\ \lor \\ ((Val(\mathbf{c}, \mathbf{e}) = false) \land (ins(\mathbf{e}') = Fnext(ins(\mathbf{e}))))) $ | The instruction that was fetched right after the ACI instruction was consistent with its truth value.        |

# 4 Rules without synchronization instructions

GP: The configurations on the left-hand-side  $\mathfrak{c}$  and the right-hand-side are not bound to each other. I think there is an implicit hypothesis throughout that  $\mathfrak{c} = \langle E, ... \rangle$ . This has to be stated somewhere.

AB: I have now added 2 lines explaining c.

GP: I understand the intuition, but I'm not sure I understand the formalization of ins. Is it a mapping from events to a (set of) immediately subsequent instruction(s) in PO?

AB: ins just maps events to the instructions they represent (since an event is just one instance of an instruction). Maybe it can be removed from the formalization though, as it doesn't seem to be used further anywhere...

In this set of rules, we do not include the dmb or load/acquire instructions. Note that in this set of rules, unlike the POWER paper, Prop is a map from variables (and not a process-variable pair) to the set of values. In each of these rules,

 $c \equiv \langle E, \prec, ins, status, rf, Prop \rangle$  denotes the "current" configuration, and the rule describes one possible way in which this configuration may evolve.

$$\frac{e \notin \mathbb{E}, \quad \prec' = \prec \cup \{\langle e', e' | e' \in \mathbb{E}\}, \quad i \in \text{MaxI}(c, p)}{c^{p} \lor \mathbb{E} \cup \{e\}, \prec', \text{ins}[e \leftarrow i], \text{status}[e \leftarrow \text{fetch}], \text{rf}, \text{Prop}\}} \text{Fetch}$$

$$\frac{e \in \mathbb{E}_{p}^{R}, \quad \text{status}(e) = \text{fetch}, \quad CW(c, e) = e', \quad \text{status}(e') = \text{init}}{c^{p} \lor \mathbb{E} \setminus \mathbb{E}^{R}, \quad \text{status}(e) = \text{fetch}, \quad CW(c, e) = e' \land \text{status}(e') = \text{com}} \text{InitReadFromLocal}}$$

$$\frac{e \in \mathbb{E}_{p}^{R}, \quad \text{status}(e) = \text{fetch}, \quad (CW(c, e) = \bot) \lor (CW(c, e) = e' \land \text{status}(e') = \text{com}}) \text{InitReadFromProp}}{c^{p} \lor \mathbb{E}^{R}, \quad \text{status}(e) = \text{init}, \quad \text{ComCnd}(c, e)} \text{ComRead}} \text{ComRead}}$$

$$\frac{e \in \mathbb{E}_{p}^{R}, \quad \text{status}(e) = \text{init}, \quad \text{ComCnd}(c, e)}{c^{p} \lor \mathbb{E}^{R}, \quad \text{status}(e) = \text{fetch}, \quad \text{InitCnd}(c, e)}} \text{ComRead}}$$

$$\frac{e \in \mathbb{E}_{p}^{R}, \quad \text{status}(e) = \text{fetch}, \quad \text{InitCnd}(c, e)}}{c^{p} \lor \mathbb{E}, \prec, \text{ins}, \text{status}[e \leftarrow \text{com}], \text{rf}, \text{Prop}}} \text{InitWrite}}$$

$$\frac{e \in \mathbb{E}_{p}^{W}, \quad \text{status}(e) = \text{init}, \quad \text{ComCnd}(c, e)}}{c^{p} \lor \mathbb{E}, \prec, \text{ins}, \text{status}[e \leftarrow \text{com}], \text{rf}, \text{Prop}[\text{var}(e) \leftarrow e]}} \text{ComWrite}}$$

$$\frac{e \in \mathbb{E}_{p}^{A}, \quad \text{status}(e) = \text{fetch}, \quad \text{InitCnd}(c, e)}}{c^{p} \lor \mathbb{E}, \prec, \text{ins}, \text{status}[e \leftarrow \text{cinit}], \text{rf}, \text{Prop}}} \text{InitAssign}}$$

$$\frac{e \in \mathbb{E}_{p}^{A}, \quad \text{status}(e) = \text{init}, \quad \text{ComCnd}(c, e)}}{c^{p} \lor \mathbb{E}, \prec, \text{ins}, \text{status}[e \leftarrow \text{com}], \text{rf}, \text{Prop}}} \text{ComAssign}}$$

$$\frac{e \in \mathbb{E}_{p}^{A}, \quad \text{status}(e) = \text{fetch}, \quad \text{ComCnd}(c, e), \quad \text{ValidCnd}(c, e)}}{c^{p} \lor \mathbb{E}, \prec, \text{ins}, \text{status}[e \leftarrow \text{com}], \text{rf}, \text{Prop}}} \text{ComACI}}$$

The rule Fetch chooses the next instruction to be executed from the code of a process  $p \in \mathcal{P}$ . To do this it should be able to select the next instruction i given the configuration c. To do this, we define the function MaxI(c, p) to be the set of instructions that can (intuitively) follow the current one. Formally,

- If  $\mathbb{E}_p = \emptyset$ , then we define  $\operatorname{MaxI}(\mathbb{C},p) := \{i_p^{init}\}$ , i.e. the first instruction to be fetched by p is  $i_p^{init}$ .
- If  $\mathbb{E}_p \neq \emptyset$  let  $\mathbb{e}' \in \mathbb{E}_p$  be the maximal event in  $\mathbb{E}_p$  w.r.t  $\prec$  in the configuration  $\mathbb{c}$ . Define  $\mathsf{MaxI}(\mathbb{c},p) := \mathsf{next}(\mathsf{ins}(\mathbb{e}'))$

The remaining rules can be explained as follows:

- Once a read instruction is fetched, it can be satisfied by reading from either the latest po-previous write instruction (from the same process) that has not yet been propagated to memory, or can be satisfied by reading the value from memory if no such instruction exists. The rule InitReadFromLocal captures the former case, while the rule InitReadFromProp captures the latter. In both cases, we update the status of @ to show that it has been 'initialized', and update rf to indicate the instruction that satisfied it.
- Once all po-previous instructions on which e depends in some way (via a data, control or poloc dependency) have been committed (i.e. been propagated to memory), a satisfied read can be propagated to memory and be committed. This is expressed in the form of the rule ComRead.
- A write instruction can be initialized if all events it is data-dependent on have been initialized. This rule is captured in the form of InitWrite. At this point events of the same thread can read from this write.
- Once all po-previous instructions on which e depends in some way (via a data, control or poloc dependency) have been committed (i.e. been propagated to memory), an initialized read can be propagated to memory and be committed. At this point events from all threads can read from this write. This forms ComWrite.
- The rules for an assign event are similar to that of a write event.
- An ACI event undergoes only one state transition after being fetched, i.e. being committed. However, such an event can be committed if and only if it is *valid*, i.e., e.g. the predicted branch turns out to be correct, or a loop is entered, etc. Of course, along with this it must satisfy the ComCnd which says that all events that e depends upon must have already been committed. This is captured as the rule ComACI.

## 5 Syntax for programs (with synchronization instructions)

We add load and store operations, along with synchronization primitives. Note that loads and stores are still referred to as writes and reads, since they follow the same rules, except that they are also bound by data dependencies.

```
Prog ::= vars: x^*
             procs: p^*
 p ::= regs: \$r^*
         instrs: i^*
       i ::= l : \mathsf{s}
   s ::= x \leftarrow exp
           |\$r \leftarrow x|
           |\$r \leftarrow exp|
           |[exp'] \leftarrow exp
           |\$r \leftarrow [exp]|
           |if exp then i^* else i^*
           while exp do i^*
           assume exp
           |assert exp|
           |acquire r \leftarrow [exp]
           |release [exp'] \leftarrow exp
           dmb.ld
           dmb.st
           dmb.sy
           isb
           term
```

## 6 Helper predicates for next section

Note that we introduce events corresponding to Dmb.Sy's, Dmb.St's, Dmb.Ld's, Isb's, Load Acquires and Store Releases with the corresponding  $\mathbb{E}^{\text{name}}$  being the subset of  $\mathbb{E}$  corresponding to name type of instructions. GP: Many of the predicates are identical but for the set of events. I would define a parametric predicate instead of repeating them many times.

| Predicate                                                                                   | Definition                                                                                                                                                                                                                                                                                                               | Meaning                                                                             |
|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| ${\mathfrak e}\in {\mathbb E}$ : AllDmbLds $({\mathfrak c},{\mathfrak e})$                  | $\forall e' \in \mathbb{E}^{DmbLd} : $ $((e' \prec e) \implies status(e') = com))$                                                                                                                                                                                                                                       | All po-previous Dmb.Ld's have been committed.                                       |
| $	exttt{@} \in \mathbb{E}:$ AllDmbSts( $	exttt{c}, 	exttt{e})$                              | $\forall e' \in \mathbb{E}^{DmbSt} : \\ ((e' \prec e) \implies status(e') = com))$                                                                                                                                                                                                                                       | All po-previous Dmb.St's have been committed.                                       |
| ${f e}\in{\Bbb E}$ : AllDmbSys $({f c},{f e})$                                              | $\forall e' \in \mathbb{E}^{DmbSy} : \\ ((e' \prec e) \implies status(e') = com))$                                                                                                                                                                                                                                       | All po-previous Dmb.Sy's have been committed.                                       |
| $\mathtt{e} \in \mathbb{E}$ : AllWrites $(\mathtt{c},\mathtt{e})$                           | $\forall \mathtt{e}' \in \mathbb{E}^W \cup \mathbb{E}^{SRel} : \\ ((\mathtt{e}' \prec \mathtt{e}) \implies status(\mathtt{e}') = com))$                                                                                                                                                                                  | All po-previous writes (including Store Releases) have been committed.              |
| $	exttt{@} \in \mathbb{E}$ : AllReads $(	exttt{c},	exttt{e})$                               | $\forall \mathbf{e}' \in \mathbb{E}^R \cup \mathbb{E}^{LAcq} : \\ ((\mathbf{e}' \prec \mathbf{e}) \implies status(\mathbf{e}') = com))$                                                                                                                                                                                  | All po-previous reads (including Load Acquires) have been committed.                |
| $	exttt{@} \in \mathbb{E}:$ AllSyncs $(	exttt{c},	exttt{e})$                                | $\forall \texttt{e}' \in \mathbb{E}^{\texttt{DmbSy}} \cup \mathbb{E}^{\texttt{Isb}} : \\ ((\texttt{e}' \prec \texttt{e}) \implies \texttt{status}(\texttt{e}') = \texttt{com}))$                                                                                                                                         | All po-previous Dmb.Sy's and Isb's have been committed.                             |
| $\mathbb{e} \in \mathbb{E}^{LAcq}:$ AllSRels $(\mathbb{c},\mathbb{e})$                      | $\forall \texttt{e} \in \mathbb{E}^{\texttt{SRel}} : \\ ((\texttt{e}' \prec \texttt{e}) \implies \texttt{status}(\texttt{e}') = \texttt{com}))$                                                                                                                                                                          | All po-previous Store Releases have been committed.                                 |
| $\mathbf{e} \in \mathbb{E}^R \cup \mathbb{E}^{LAcq}:$ AllLAcqInit $(\mathbf{c},\mathbf{e})$ | $\forall \mathtt{e}' \in \mathbb{E}^{LAcq} : \\ ((\mathtt{e}' \prec \mathtt{e}) \implies ((status(\mathtt{e}') = init) \lor (status(\mathtt{e}') = com)))$                                                                                                                                                               | All po-previous Load Acquires have been initialized.                                |
| $	extbf{e} \in \mathbb{E}$ : AllLAcqs $(	extbf{c}, 	extbf{e})$                              | $\forall e' \in \mathbb{E}^{LAcq} : \\ ((e' \prec e) \implies status(e') = com))$                                                                                                                                                                                                                                        | All po-previous Load Acquires have been committed.                                  |
| $\mathbb{e} \in \mathbb{E} :$ AllStoreInit( $\mathbb{c}, \mathbb{e}$ )                      | $\forall \mathbf{e}' \in \mathbb{E}^W \cup \mathbb{E}^{SRel} : \\ ((\mathbf{e}' \prec \mathbf{e}) \implies ((status(\mathbf{e}') = init) \lor (status(\mathbf{e}') = com)))$                                                                                                                                             | All po-previous write instructions (including Store Releases) have been initialized |
| $e\in\mathbb{E}:$ AllLoadInit $(c,e)$                                                       | $\forall \mathbf{e}' \in \mathbb{E}^R \cup \mathbb{E}^{LAcq} : \\ ((\mathbf{e}' \prec \mathbf{e}) \implies ((status(\mathbf{e}') = init) \lor (status(\mathbf{e}') = com)))$                                                                                                                                             | All po-previous read instructions (including Load Acquires) have been initialized   |
| $\mathfrak{e} \in \mathbb{E}:$ AllMemInit $(\mathfrak{e},\mathfrak{e})$                     | ${\tt AllLoadInit}({\tt c},{\tt e}) \land {\tt AllStoreInit}({\tt c},{\tt e})$                                                                                                                                                                                                                                           | All po-previous instructions that access memory have been initialized.              |
| $\mathbf{e} \in \mathbb{E}:$ $AllMem(\mathbf{c},\mathbf{e})$                                | ${\sf AllWrites}({\tt c},{\tt e}) \land {\sf AllReads}({\tt c},{\tt e})$                                                                                                                                                                                                                                                 | All po-previous instructions that access memory have been committed.                |
| $	exttt{e} \in \mathbb{E}$ : AllBarriers $(	exttt{c},	exttt{e})$                            | ${\sf AllDmbLds}({\tt c},{\tt e}) \land {\sf AllDmbSts}({\tt c},{\tt e}) \land {\sf AllSyncs}({\tt c},{\tt e})$                                                                                                                                                                                                          | All po-previous barriers have been committed.                                       |
| $\mathbf{e} \in \mathbb{E}^W \cup \mathbb{E}^A:$ InitCnd $(\mathbf{c},\mathbf{e})$          | $\begin{aligned} \forall \mathbf{e}' \in \mathbb{E}^R \cup \mathbb{E}^A : \\ (\mathbf{e}' \prec_{\mathtt{data}} \mathbf{e}) \lor (\mathbf{e}' \prec_{\mathtt{addr}} \mathbf{e}) \\ \Longrightarrow \\ ((\mathtt{status}(\mathbf{e}') = \mathtt{init}) \lor (\mathtt{status}(\mathbf{e}') = \mathtt{com})) \end{aligned}$ | All instructions on which © is dependent on have already been initialized.          |

# 7 Rules with synchronization conditions

$$\frac{\mathbb{e} \in \mathbb{E}, \quad \prec' = \prec \cup \{\langle \mathbb{e}', \mathbb{e} \rangle | \mathbb{e}' \in \mathbb{E}_p\}, \quad i \in \operatorname{MaxI}(\mathbb{c}, p)}{\mathbb{c} \xrightarrow{p} \langle \mathbb{E} \cup \mathbb{e}, \prec', \operatorname{ins}[\mathbb{e} \leftarrow i], \operatorname{status}[\mathbb{e} \leftarrow \operatorname{fetch}], \operatorname{rf}, \operatorname{Prop} \rangle} \operatorname{Fetch}$$

$$\mathbb{e} \in \mathbb{E}^R, \quad \operatorname{status}(\mathbb{e}) = \operatorname{fetch}, \quad \operatorname{AllSyncs}(\mathbb{c}, \mathbb{e}), \\ \frac{\operatorname{AllDmbLds}(\mathbb{c}, \mathbb{e}), \quad \operatorname{AllLacqInit}(\mathbb{c}, \mathbb{e}), \quad \mathbb{e}' = CW(\mathbb{c}, \mathbb{e}), \quad \operatorname{status}(\mathbb{e}') = \operatorname{init}}{\mathbb{c} \xrightarrow{p} \langle \mathbb{E}, \prec, \operatorname{ins}, \operatorname{status}[\mathbb{e} \leftarrow \operatorname{init}], \operatorname{rf}[\mathbb{e} \leftarrow \mathbb{e}'], \operatorname{Prop} \rangle} \operatorname{InitReadFromLocal}$$

$$\mathbb{e} \in \mathbb{E}^R, \quad \operatorname{status}(\mathbb{e}) = \operatorname{fetch}, \quad \operatorname{AllSyncs}(\mathbb{c}, \mathbb{e}), \\ \frac{\operatorname{AllDmbLds}(\mathbb{c}, \mathbb{e}), \quad \operatorname{AllLacqInit}(\mathbb{c}, \mathbb{e}), \quad (CW(\mathbb{c}, \mathbb{e}) = \bot) \vee (CW(\mathbb{c}, \mathbb{e}) = \mathbb{e}' \wedge \operatorname{status}(\mathbb{e}') = \operatorname{com})}{\mathbb{c} \xrightarrow{p} \langle \mathbb{E}, \prec, \operatorname{ins}, \operatorname{status}[\mathbb{e} \leftarrow \operatorname{init}], \operatorname{rf}[\mathbb{e} \leftarrow \operatorname{Prop}(\operatorname{Var}(\mathbb{c}, \mathbb{e}))], \operatorname{Prop} \rangle} \operatorname{InitReadFromProp}$$

$$\mathbb{e} \in \mathbb{E}^R, \quad \operatorname{status}(\mathbb{e}) = \operatorname{fetch}, \quad \operatorname{AllSyncs}(\mathbb{c}, \mathbb{e}),$$

```
\frac{\text{AllSRels}(\textbf{c},\textbf{e}), \quad \text{AllDmbLds}(\textbf{c},\textbf{e}), \quad \text{AllLacqInit}(\textbf{c},\textbf{e}), \quad \textbf{e}' = CW(\textbf{c},\textbf{e}), \quad \text{status}(\textbf{e}') = \text{init}}{\textbf{c} \quad \textbf{c} \quad \textbf{c
```

AB: The ComIsb rule is somehow wrong. In the Flat model they say "all po-previous memory instructions have fully defined memory footprints. This corresponds just to fetch in our model [the rule lists init instead]. Or does it? what about a dependency of type  $r \xrightarrow{addr,po} w \xrightarrow{po} isb$ ? Here for w's "memory footprint" to be defined do we need r to be inited? This could complicate stuff.

$$\frac{\mathbf{e} \in \mathbb{E}_p^{\mathrm{DmbLd}}, \quad \mathsf{status}(\mathbf{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbf{e}), \quad \mathsf{ValidCnd}(\mathbb{c}, \mathbf{e}), \quad \mathsf{AllReads}(\mathbb{c}, \mathbf{e}), \quad \mathsf{AllDmbSys}(\mathbb{c}, \mathbf{e})}{\mathbb{c} \xrightarrow{p} \big\langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \big\rangle} \\ \underline{\mathbf{e} \in \mathbb{E}_p^{\mathsf{DmbSt}}, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{ValidCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllWrites}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllDmbSys}(\mathbb{c}, \mathbb{e})}{\mathbb{c} \xrightarrow{p} \big\langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \big\rangle} \\ \underline{\mathbf{e} \in \mathbb{E}_p^{\mathsf{ACI}}, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{ValidCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllSyncs}(\mathbb{c}, \mathbb{e})}{\mathbb{c} \\ \underline{\mathbf{e} \in \mathbb{E}_p^{\mathsf{ACI}}, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{ValidCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllSyncs}(\mathbb{c}, \mathbb{e})}{\mathbb{c} \\ \underline{\mathbf{e} \in \mathbb{E}_p^{\mathsf{ACI}}, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{ValidCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllSyncs}(\mathbb{c}, \mathbb{e})}{\mathbb{c} \\ \underline{\mathbf{e} \in \mathbb{E}_p^{\mathsf{ACI}}, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{ValidCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllSyncs}(\mathbb{c}, \mathbb{e})}{\mathbb{c} \\ \underline{\mathbf{e} \in \mathbb{E}_p^{\mathsf{ACI}}, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{ValidCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllSyncs}(\mathbb{c}, \mathbb{e})}{\mathbb{c} \\ \underline{\mathbf{e} \in \mathbb{E}_p^{\mathsf{ACI}}, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{ValidCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllSyncs}(\mathbb{c}, \mathbb{e})}{\mathbb{c} \\ \underline{\mathbf{e} \in \mathbb{e}_p^{\mathsf{ACI}}, \quad \mathsf{Status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{ValidCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllSyncs}(\mathbb{c}, \mathbb{e})}{\mathbb{c} \\ \underline{\mathbf{e} \in \mathbb{e}_p^{\mathsf{ACI}}, \quad \mathsf{Status}(\mathbb{e})}}{\mathbb{c} \\ \underline{\mathbf{e} \in \mathbb{e}_p^{\mathsf{ACI}}, \quad \mathsf{Status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{e}, \mathbb{e}), \quad \mathsf{Status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{e}, \mathbb{e}), \quad \mathsf{Com$$

We explain the above rules as thus:

- The Fetch rule is the same as before.
- We need the following pre-conditions to hold for initializing (satisfying) a read event @ (from either local uncommitted events or memory):
  - 1. For all events e' that are poloc-predecessors of e, e' must have been initialized.
  - 2. All Dmb.Sy, Isb and Dmb.Ld instructions that are po-predecessors of e have been committed.
  - 3. All po-preceding Load Acquire instructions have been initialized, i.e. entirely satisfied.
- The rule for initializing a Load Acquire is similar to that of a read, but with the extra condition that all po-previous Store Releases have been committed.
- To initialize a write, along with an InitCnd that we had previously, we need the following conditions to hold:
  - 1. All po-previous Dmb.Sy, Isb, Dmb.Ld, Dmb.St, and Load Acquire instructions have been committed.
  - 2. All po-previous store (writes and store releases) instructions have been initiated.
- To initialize a store release, the required conditions are almost the same as for writes, with the difference that instead of just load acquires, all po-previous memory access instructions have been committed.
- The condition for committing a write or store release, is similar to before, but with the added condition that all po-previous synchronization instructions(Dmb.Sy and Isb) are committed.
- All ACI and synchronization instructions have only one transition: from fetch to commit. Across all of them, the ComCnd and ValidCnd are common conditions, as is the condition that all Dmb.Sy's have been committed (for ACI's and Dmb.Sy's we also need po-previous Isb's to have been committed). Apart from this,

- 1. For Dmb.Sy's we need all po-previous memory access instructions to have committed.
- 2. For Isb's we need all po-previous memory access instructions to have been initialized.
- 3. For Dmb.Ld's we need all po-previous load (read and load acquire) instructions to have been committed.
- 4. For Dmb.St's we need all po-previous stores (write and store release) instructions to have been committed.

Assign instructions. The ARM developer manual or the Flat model do not explicitly handle assign instructions. We can instead imagine it as writing the value of exp to a new variable z which is later read into the register r. Since this variable is never used by any other process, we can construct a rule for this assign statement by simply merging the rules for read and write. Since AlllacqInit is a weaker condition than Alllacqs, we can simply use the predicates for the write event. One must, however, keep in mind that this is a derived rule.

AB: There is one hairy point about Assigns: are they allowed to be reordered with dmb.sy/isb's? The models say dmb.sy only stops memory-access instructions from being reordered with it; and technically an assign only goes from registers to registers, so it doesn't access memory...

AB: Also, it may be helpful to verify once that this rule is correct. I just assumed it to be a write to a private variable + read into register merged into a single instruction.

$$\begin{split} & \quad \quad \mathbb{E} \in \mathbb{E}_p^A, \quad \text{status}(\mathbb{e}) = \text{fetch}, \quad \text{InitCnd}(\mathbb{c},\mathbb{e}), \\ & \frac{\text{AllSyncs}(\mathbb{c},\mathbb{e}), \quad \text{AllDmbLds}(\mathbb{c},\mathbb{e}), \quad \text{AllLAcqs}(\mathbb{c},\mathbb{e}), \quad \text{AllDmbSts}(\mathbb{c},\mathbb{e})}{\mathbb{c}^{\frac{p}{\gamma}} \left\langle \mathbb{E}, \prec, \text{ins}, \text{status}[\mathbb{e} \leftarrow \text{init}], \text{rf}, \text{Prop} \right\rangle} \\ & \frac{\mathbb{e} \in \mathbb{E}_p^A, \quad \text{status}(\mathbb{e}) = \text{init}, \quad \text{ComCnd}(\mathbb{c},\mathbb{e}), \quad \text{AllSyncs}(\mathbb{c},\mathbb{e})}{\mathbb{c}^{\frac{p}{\gamma}} \left\langle \mathbb{E}, \prec, \text{ins}, \text{status}[\mathbb{e} \leftarrow \text{com}], \text{rf}, \text{Prop}[\text{var}(\mathbb{e}) \leftarrow \mathbb{e}] \right\rangle} \\ & \text{ComAssign} \end{split}$$

## 8 Proof of equivalence to the ARMv8 Model

We give here the proof of equivalence of the above model to the ARMv8 model, as found in section B2.3 of the ARM developer manual. There are two main conditions for the equivalence to hold: the local ordering constraints and the external ordering constraints. We do not take into account tag reads or tag writes since our model does not include them. The local ordering constraints consist of the following:

- Constraints due to local-write successors. These correspond to write-write pairs related by  $\prec_{poloc}$ . Consider any valid execution under our model, and consider two write events  $\mathfrak{e}_1 \prec_{poloc} \mathfrak{e}_2$ . Note that  $\mathfrak{e}_1$  is always committed before  $\mathfrak{e}_2$ , and because reads can read only from po-previous writes, an execution in which  $\mathfrak{e}_1$  is initialized after  $\mathfrak{e}_2$  is functionally equivalent to one where  $\mathfrak{e}_1$  is initialized just before  $\mathfrak{e}_2$  (because reads that occur po-between the two events will anyway read from  $\mathfrak{e}_1$  in our model; and for those after  $\mathfrak{e}_2$  this leads to a functionally same scenario). Hence, reachability is preserved by our model for this rule.
- Dependency ordered before relations are preserved. This consists of the rf,addr,data and ctrl dependencies. The first follows immediately from the definition of CW. The othersIn our formulation of the syntax of concurrent programs addr and data dependencies both are part of  $\prec_{\mathtt{data}}$  (since we represent loads by  $r \leftarrow x$  and stores by  $r \leftarrow r$ ). Then this follows from InitCnd which appears in all initialization rules for writes, and the definition of r0 for reads. The AllSyncs predicate which appears in all synchronization rules takes care of the fourth.
- Atomic-ordered-before relations are preserved. These refer to the ordering between SRel and LAcq instructions: 1) the per-loc ordering between LAcq-SRel pairs must be maintained and 2) the local read successor relation between a SRel and a LAcq must be preserved. The AllMem predicate in InitSRels takes care of (1), and AllSRel in the InitLacq-rules takes care of (2).
- Barrier-ordered-before relations are preserved. These relations are further divided into the following:
  - 1. The ordering between two events separated by a dmb.full. The AllSyncs predicate takes care of this, along with the predicates of the ComDmbSy and ComIsb rules.
  - 2. The ordering between two events that form an release-acquire pair. The release-acquire pairs are said to be like two halves of a dmb.full. The AllSRels predicate of LAcqInit handles this.
  - 3. The ordering between a read-event pair where the read is po-before a dmb.ld which is po-before the event. The AllReads condition of ComDmbLd combined with AllDmbLds in all of the init rules ensures that this constraint holds.
  - 4. The ordering between a LAcq and polater event is preserved. The AllLacqInit (and the AllLacqs in case of InitWrite) that appears in all the init rules takes care of this.
  - 5. The ordering between a write-write pair where the first write is po-before a dmb.st which is po-before the second write. First note that the AllWrites predicate in ComDmbSt ensures that the write is committed before the dmb.st. Further, the AllDmbSts predicate of InitWrite and InitSRel ensure that the dmb.st is committed before the second write is initialized.

- 6. The ordering between a release and a *preceeding* event is preserved. This is ensured by the AllMem predicate in InitSRel.
- The transitive closure of the above must hold. Since we showed that each of the above orderings holds individually, the transitive closure follows easily.

Next we tackle the proof of the global ordering constraints. We choose the ordered-before formulation of the external ordering constraints as presented in ARM's manual. An event  $e_1$  is ordered-before another event  $e_2$  if and only if at least one of the following hold:

- $e_1$  is observed by (i.e. is read by)  $e_2$ , or
- $e_1$  is locally ordered before  $e_2$ , or
- There exists an event  $e_3$  such that  $e_1$  is ordered before  $e_3$  which in turn is ordered before  $e_2$  (transitive closure).

Then, the external ordering constraint requires that there are no cycles in the ordered-before relation, i.e. that all processors see a consistent view of the order. Note that, denoting the ordered-before relation by  $\prec_{ob}$ , if  $e_1 \prec_{ob} e_2$  where  $e_1$  and  $e_2$  belong to different processes, then since in our model the memory's contents can be overwritten by newer events but not "uncovered",  $e_2$  "covers"  $e_1$  and hence the first event cannot be read after that by any events: this is because remote reads see a more recent version of the memory, while local reads either read from the main memory which has the same effect, or from a local read which is *more recent* than the main memory which is in turn more recent than  $e_1$ . Thus, the only way cycles can enter the  $\prec_{ob}$  ordering is if there is a cycle in the local ordering, which as established above is not possible.

Thus we conclude that every valid execution under our model (which we call ARM') corresponds to a valid execution under ARM.

Further, note that every predicate that occurs as a part of our rules follows from one of the conditions of ARM. This means that since any valid execution under ARM satisfies exactly these predicates, any valid execution under ARM satisfies each of these rules. Thus, every execution under ARM is valid under ARM'.

Using the above two results, we conclude that  $ARM \equiv ARM'$ , completing the proof of equivalence.

## 9 Context Bound Model Checking for ARM

## 10 Code-to-code translation for reduction to SC (for the simple model)

For the sake of performing context-bound model checking, we next define the scheme for the code-to-code translation.

## 10.1 Scheme for the first part of model (without synchronization instructions)

Our translation scheme translates a program Prog into a program  $Prog^{\clubsuit}$  using the map function  $[\![\cdot]\!]_K$ . Let  $\mathcal{P}$  and  $\mathcal{X}$  be the set of processes and shared variables in our program. Then, the map  $[\![\cdot]\!]_K$  replaces the variables of Prog by  $|\mathcal{P}| \cdot K$  copies of the set  $\mathcal{X}$ , along with a finite set of finite data structures defined below. Below, the function gen takes in a finite set and returns a randomly chosen element of the set.

$$\llbracket Prog \rrbracket_K \overset{\text{def}}{=} \text{ vars: } x^* \langle \text{addvars} \rangle_K \\ \text{procs: } (\llbracket p \rrbracket_K)^* \langle \text{initProc} \rangle_K \langle \text{verProc} \rangle_K$$
 
$$\llbracket p \rrbracket_K \overset{\text{def}}{=} \text{regs: } \$r^* \\ \text{instrs: } (\llbracket i \rrbracket_K^p)^*$$
 
$$\llbracket i \rrbracket_K \overset{\text{def}}{=} l : \langle \text{activeCnt} \rangle_K^p \; \llbracket s \rrbracket_K^p \langle \text{closeCnt} \rangle_K^p$$
 
$$\llbracket x \leftarrow exp \rrbracket_K^p \overset{\text{def}}{=} \llbracket x \leftarrow exp \rrbracket_K^{p,\text{write}}$$
 
$$\llbracket \$r \leftarrow x \rrbracket_K^p \overset{\text{def}}{=} \llbracket \$r \leftarrow x \rrbracket_K^{p,\text{Read}}$$
 
$$\llbracket \$r \leftarrow exp \rrbracket_K^p \overset{\text{def}}{=} \llbracket \$r \leftarrow exp \rrbracket_K^{p,\text{Assign}}$$
 
$$\llbracket \text{if } exp \text{ then } i^* \text{ else } i^* \rrbracket_K^p \overset{\text{def}}{=} \text{if } exp \text{ then } (\llbracket i \rrbracket_K^p)^* \text{ else } (\llbracket i \rrbracket_K^p)^*; \langle \text{control} \rangle_K^p$$
 
$$\llbracket \text{while } exp \text{ do } i^* \rrbracket_K^p \overset{\text{def}}{=} \text{assume } exp; \langle \text{control} \rangle_K^p$$
 
$$\llbracket \text{assume } exp \rrbracket_K^p \overset{\text{def}}{=} \text{assume } exp; \langle \text{control} \rangle_K^p$$
 
$$\llbracket \text{assert } exp \rrbracket_K^p \overset{\text{def}}{=} \text{assert } exp; \langle \text{control} \rangle_K^p$$
 
$$\llbracket \text{term} \rrbracket_K^p \overset{\text{def}}{=} \text{term}$$

```
\begin{split} \langle \mathsf{addvars} \rangle_K & \stackrel{\text{def}}{=} \mu(|\mathcal{X}|, K), \mu^{init}(|\mathcal{X}|, K), \nu(|\mathcal{P}|, |\mathcal{X}|), \\ & \qquad \qquad \mathsf{iR}(|\mathcal{P}|, |\mathcal{X}|), \mathsf{cR}(|\mathcal{P}|, |\mathcal{X}|), \\ & \qquad \qquad \mathsf{iW}(|\mathcal{P}|, |\mathcal{X}|), \mathsf{cW}(|\mathcal{P}|, |\mathcal{X}|), \\ & \qquad \qquad \mathsf{iReg}(|\mathcal{P}|, |\mathcal{R}|), \mathsf{cReg}(|\mathcal{P}|, |\mathcal{R}|), \\ & \qquad \qquad \mathsf{ctrl}(|\mathcal{P}|), \mathsf{active}(K), cnt \\ & \qquad \qquad \langle \mathsf{activeCnt} \rangle_K^p \stackrel{\text{def}}{=} \mathsf{assume}(\mathsf{active}(\mathsf{cnt}) = p) \\ & \qquad \qquad \langle \mathsf{closeCnt} \rangle_K^p \stackrel{\text{def}}{=} cnt \leftarrow cnt + \mathsf{gen}([0, \cdots, K-1]); \\ & \qquad \qquad \qquad \mathsf{assume}(cnt \leq K) \\ & \qquad \qquad \langle \mathsf{control} \rangle_K^p \stackrel{\text{def}}{=} \mathsf{ctrl}(p) \leftarrow \mathsf{ctrl}(p) + \mathsf{gen}(0, \cdots, K-1); \\ & \qquad \qquad \qquad \mathsf{assume}(\mathsf{ctrl}(p) \leq K) \end{split}
```

## 10.2 Data Structures (for the model without synchronization)

We denote by  $\mathcal{D}$  the domain of all possible values of expressions and variables. Our simulation maintains, as described above, a finite set of finite data structures. We explain each in turn. First, for each context k, we store the ID of the active process p in the context k, using the mapping  $\operatorname{active}:[1,\cdots,K]\mapsto \mathcal{P}$ . The mapping  $\mu^{init}:\mathcal{X}\times[1,\cdots,K]\mapsto \mathcal{D}$  maintains, for each variable x and context k the last value of the variable x that has been propagated to memory by any process x upto the beginning of context x. We also define the mapping x is x in x in x in x as the counterpart of the above mapping that actually changes (gets updated) through the course of context x, i.e. at any given point in time covered by context x in x denotes for each process x and variable x the latest value that has been written to x by x. We also maintain the maps

$$\begin{split} &\text{iW}: \mathcal{P} \times \mathcal{X} \mapsto [1, \cdots, K] \\ &\text{cW}: \mathcal{P} \times \mathcal{X} \mapsto [1, \cdots, K] \\ &\text{iR}: \mathcal{P} \times \mathcal{X} \mapsto [1, \cdots, K] \\ &\text{cR}: \mathcal{P} \times \mathcal{X} \mapsto [1, \cdots, K] \end{split}$$

The first map indicates, for each process p and variable x, the latest context in which a write on x has been initialized by p. Similarly, the second one indicates for each such pair the latest context in which a write was committed by p; and the third indicates the latest context in which a read of x was initialized by p. Similarly, we define cR for committing reads. It must be noted that a read is not propagated to other processes. The only purpose of seprately initializing and committing them is for a scenario like this, consider a dependency  $w_1 \xrightarrow{rf} r \xrightarrow{\text{data}} w_2$ . Suppose the init times of the three are 1, 2, 3 respectively, with  $w_1$  committed only at 5. We need to ensure that  $w_2$  is not committed before 5, but we would like to consider only immediate dependencies. Thus it is more convenient to assign r a commit timestamp  $\geq 5$ , so that we can impose the constraint saying " $w_2$  commits after whatever time r commits".

Since registers are shared among all processes, we need to define special mappings for them. Thus we define  $iReg : \mathcal{R} \mapsto [1, \cdots, K]$  which captures for each register r the initializing context of the latest read or assign event loading a value to r. Similarly r captures for each register r the committing context of the latest read or assign event loading a value to r. We also extend this to expressions, by defining  $iReg(exp) = \max\{iReg(r) | r \in \mathcal{R}(exp)\}$ . Similarly we extend the other two definitions to expressions.

Finally, the mapping  $\mathtt{ctrl}: \mathcal{P} \mapsto [1, \cdots, K]$  gives for each process p the committing context of the latest  $\mathtt{aci}$  event in p. The variable cnt tracks the current context.

The function gen is assumed to return, given a set S, a random element of S.

### 10.3 The initializing process

We next present the algorithm  $\langle initProc \rangle_K$ .

### **Algorithm 1:** Algorithm $\langle \text{initProc} \rangle_K$ .

```
1 for p \in \mathcal{P} \land x \in \mathcal{X} do
           iR(p,x) \leftarrow 1;
  2
           iW(p,x) \leftarrow 1;
  3
           \mathsf{cW}(p,x) \leftarrow 1;
  4
           \mathsf{cR}(p, x) \leftarrow 1;
  5
           \nu(p,x) \leftarrow 0;
  6
           \mu(p, x, 1) \leftarrow 0;
           for k \in [2, \cdots, K] do
  8
                \mu^{init}(p,x,k) \leftarrow \text{gen}(\mathcal{D});
  9
                 \mu(p, x, k) \leftarrow \mu^{init}(p, x, k);
10
           end
11
12 end
13 for p \in \mathcal{P} do
          \mathsf{ctrl}(p) \leftarrow 1;
15 end
16 for \$r \in \mathcal{R} do
           iReg(p) \leftarrow 1;
17
           cReg(p) \leftarrow 1;
18
19 end
20 for k \in [1, \dots, K] do
         active(k) \leftarrow gen([1, \cdots, K]);
22 end
23 cnt \leftarrow 1;
```

The initial process's job is to initialize all the data structures. We assume that in the beginning all variables are assigned the value 0. If needed we can replace this by a symbolic variable depicting all possible values. The structures which record contexts are all initialized to 1, since that is the earliest context possible. We also assign to each context a randomly chosen active process.

### 10.4 Write instructions

```
Algorithm 2: [x \leftarrow exp]_K^{p, \text{Write}}
```

```
\begin{array}{l} 1 \ // \text{Guess} \\ 2 \ \text{iW}(p,x) \leftarrow \text{gen}([1,\cdots,K]); \\ 3 \ \text{old-cW} \leftarrow \text{cW}(p,x); \\ 4 \ \text{cW}(p,x) \leftarrow \text{gen}([1,\cdots,K]); \\ 5 \ // \text{Check} \\ 6 \ \text{assume}(\text{iW}(p,x) \geq cnt); \\ 7 \ \text{assume}(\text{active}(\text{iW}(p,x)) = p); \\ 8 \ \text{assume}(\text{iW}(p,x) \geq \text{iReg}(exp)); \\ 9 \ \text{assume}(\text{cW}(p,x) \geq \text{iW}(p,x)); \\ 10 \ \text{assume}(\text{cW}(p,x) \geq \text{max}(\text{old-cW}, \text{cReg}(exp), \text{cR}(p,x), \text{ctrl}(p)); \\ 11 \ // \text{Update} \\ 12 \ \mu(x, \text{cW}(p,x)) \leftarrow exp; \\ 13 \ \nu(p,x) \leftarrow exp; \end{array}
```

The above listing shows how write instructions are handled. First, we guess the contexts in which the write will be initialized and committed respectively. Next, we perform a set of sanity checks to ensure that the write conforms to the rule InitWrite: line 6 checks that the write is initialized after the current context (when it is fetched); line 7 ensures that p is the active process in that context. We then make sure that InitCnd is satisfied in line 8. Further, the write must be initialized before committed, as expressed in line 9. Finally, we must ensure that the write is committed not before any poloc-preceeding write or read, and also not before any po-previous aci instruction or before any instruction which supplies the data for this write. That is expressed in line 10. Then, we update the new values of the global values of x in the respective context, and the latest local value of x.

## Algorithm 3: $[\![\$r \leftarrow x]\!]_K^{p,\mathsf{Read}}$

```
1 //Guess
 \mathbf{2} \ \mathsf{iR}(p,x) \leftarrow \mathsf{gen}([1,\cdots,K]);
 3 old-cR \leftarrow cR(p, x);
 4 cR(p,x) \leftarrow gen([1,\cdots,K]);
 5 iReg(\$r) \leftarrow iR(p,x);
 6 \mathsf{cReg}(\$r) \leftarrow \mathsf{cR}(p,x);
 7 //Check
 8 assume(iR(p, x) \geq cnt);
 9 assume(active(iR(p, x)) = p);
10 assume(iR(p, x) \geq iW(p, x));
11 assume(cR(p, x) \geq iR(p, x));
12 assume(active(cR(p, x)) = p);
13 assume(cR(p, x) \geq max(old-cR, cW(p, x), ctrl(p));
    //Update
15 if iR(p,x) < cW(p,x) then
16
        r \leftarrow \nu(p, x);
17 else
        r \leftarrow \mu(x, iR(p, x));
18
19 end
```

As for writes, we start by guessing the contexts in which the read is initialized and committed. We then perform some sanity checks in the lines 8-14, which we explain next. Line 8 checks that the read is initialized only after being fetched (after or in the current context). Lines 9 and 12 ensure that p is the active process during the initialization and commit of the read. Line 10 ensures that the read is initialized after the closest po-before write is; this is needed due to the model. Line 11 expresses that the read is committed no earlier than it is initialized. Further, we need that the read is committed no earlier than a read/write that is poloc-before it, or any aci instruction that is po-before it. This is expressed in line 13. If the read is initialized before the closest po-before write (say w) is committed, then we must follow the rule InitReadFromProp to read from it. This is captured by the update of rule 18.

## 10.6 Assign Instructions

```
Algorithm 4: [sr \leftarrow exp]_K^{p,\text{Assign}}

1 //Guess

2 iReg(sr) \leftarrow gen([1, \cdots, K]);

3 cReg(sr) \leftarrow gen([1, \cdots, K]);

4 //Check

5 assume(iReg(sr) \geq cnt);

6 assume(active(iReg(sr)) = p);

7 assume(iReg(sr) \geq iReg(sr));

8 assume(active(cReg(sr)) = p);

9 assume(cReg(sr) \geq iReg(sr));

10 assume(cReg(sr) \geq max(cReg(sr), ctrl(sr));

11 //Update

12 sr r r r r
```

We first guess the initializing and committing context of the assign statement. Then we run through a few sanity checks that we now describe. We first check at line 4 that the statement is initialized only after it is fetched in the current context cnt. We also want that the statement only be committed no earlier than it is initialized; this is captured by line 9. We further need the process p to be active in both the contexts responsible for initialization and commit: this is expressed in lines 6 and 8. Since an assign statement can be initialized only after the statements it is dependent on (via data), we have line 7 which is InitCnd. Finally, the statement cannot be committed any earlier than a statement it depends on, or any po-preceeding aci statement. This corresponds to line 10. The update step is simple: we just record the new value of the register r.

### **Algorithm 5:** $\langle \text{verProc} \rangle_K$ .

```
1 for p \in \mathcal{P} \land x \in \mathcal{X} \land k \in [1, \dots, K-1] do
assume(\mu(p,x,k)=\mu^{init}(p,x,k+1));
з end
4 if l is reachable then
5 error;
6 end
```

The verifying process simply makes sure that the modifications to global state by a process in a context leaves it exactly in the state that the process of the next context finds it. If this is satisfied, then the execution is valid and the error state is reachable if and only if a bad state can be reached in this reduced SC program.

#### Code-to-code translation for reduction to SC (for the complete model) 11

#### Scheme for the complete model (with synchronization included) 11.1

Our translation scheme translates a program Prog into a program  $Prog^{\clubsuit}$  using the map function  $\llbracket \cdot \rrbracket_K$ . Let  $\mathcal{P}$  and  $\mathcal{X}$  be the set of processes and shared variables in our program. Then, the map  $\llbracket \cdot \rrbracket_K$  replaces the variables of Prog by  $|\mathcal{P}| \cdot K$  copies of the set X, along with a finite set of finite data structures defined below. Below, the function gen takes in a finite set and returns a randomly chosen element of the set.

$$\begin{split} \mathrm{iL}(|\mathcal{P}|,|\mathcal{R}|), \mathrm{cL}(|\mathcal{P}|,|\mathcal{R}|), \\ \mathrm{iS}(|\mathcal{P}|,|\mathcal{X}|), \mathrm{cS}(|\mathcal{P}|,|\mathcal{X}|), \\ \mathrm{cDY}(|\mathcal{P}|), \mathrm{cDL}(|\mathcal{P}|), \mathrm{cDS}(|\mathcal{P}|), \\ \mathrm{ctrl}(|\mathcal{P}|), \mathrm{active}(K), cnt \\ \langle \mathrm{activeCnt} \rangle_K^p \overset{\mathrm{def}}{=} \mathrm{assume}(\mathrm{active}(\mathrm{cnt}) = p) \\ \langle \mathrm{closeCnt} \rangle_K^p \overset{\mathrm{def}}{=} cnt \leftarrow cnt + \mathrm{gen}([0,\cdots,K-1]); \\ \mathrm{assume}(cnt \leq K) \\ \langle \mathrm{control} \rangle_K^p \overset{\mathrm{def}}{=} \mathrm{ctrl}(p) \leftarrow \mathrm{ctrl}(p) + \mathrm{gen}(0,\cdots,K-1); \\ \mathrm{assume}(\mathrm{ctrl}(p) \leq K) \end{split}$$

### 11.2 Additional data structures for the complete model

We use all of the data structures described in the section of the simple model. AB: isb instuructions are not handled yet due to the doubt.

Now, similar to the structures in section 10, we define the mappings

$$\begin{split} &\text{il}: \mathcal{P} \times \mathcal{R} \mapsto [1, \cdots, K] \\ &\text{cl}: \mathcal{P} \times \mathcal{R} \mapsto [1, \cdots, K] \\ &\text{is}: \mathcal{P} \times \mathcal{X} \mapsto [1, \cdots, K] \\ &\text{cs}: \mathcal{P} \times \mathcal{X} \mapsto [1, \cdots, K] \\ &\text{cDY}: \mathcal{P} \mapsto [1, \cdots, K] \\ &\text{cDS}: \mathcal{P} \mapsto [1, \cdots, K] \\ &\text{cDL}: \mathcal{P} \mapsto [1, \cdots, K] \end{split}$$

The first four describe, for each process-register or process-variable pair, the initializing and commiting contexts of the latest LAcq instruction that loads to, and the latest SRel instruction that stores from that register/to that variable. There is however one change that we must keep in mind: now the set  $\mathcal{X}$  consists both of variables and addressable memory regions (as opposed to just variables). Also, noting that the predicates on LAcq or SRel that appear in our rules, such as AllLAcqs, are not about those to a particular variable but over all of them, it will be hepful to define for  $p \in \mathcal{P}$ :

$$iS(p) = \max_{x \in \mathcal{X}} iS(p, x)$$

We similarly define iL(p), cL(p) and cS(p). With these structures defined, we now elaborate upon the components of the code-to-code translation above.

## 11.3 The initializing process

## **Algorithm 6:** Algorithm $\langle \text{initProc} \rangle_K$ .

```
1 for p \in \mathcal{P} \land x \in \mathcal{X} do
           iR(p,x) \leftarrow 1;
  \mathbf{2}
           \mathtt{iW}(p,x) \leftarrow 1;
  3
           \mathsf{cW}(p,x) \leftarrow 1;
           \mathsf{cR}(p,x) \leftarrow 1;
  5
           \nu(p,x) \leftarrow 0;
  6
           \mu(p,x,1) \leftarrow 0;
           for k \in [2, \cdots, K] do
                 \mu^{init}(p, x, k) \leftarrow \text{gen}(\mathcal{D});
  9
                 \mu(p,x,k) \leftarrow \mu^{init}(p,x,k);
10
           end
11
12 end
13 for p \in \mathcal{P} do
           \mathsf{ctrl}(p) \leftarrow 1;
14
           cDY(p) \leftarrow 1; cDS(p) \leftarrow 1; cDL(p) \leftarrow 1;
15
           for r \in \mathcal{R} do
16
                  iL(p,r) \leftarrow 1; cL(p,r) \leftarrow 1;
17
                  iS(p,r) \leftarrow 1; cS(p,r) \leftarrow 1;
18
           end
19
20 end
21 for r \in \mathcal{R} do
           iReg(p) \leftarrow 1;
           \mathsf{cReg}(p) \leftarrow 1;
23
24 end
25 for k \in [1, \dots, K] do
26 | \operatorname{active}(k) \leftarrow \operatorname{gen}([1, \cdots, K]);
27 end
28 cnt \leftarrow 1;
```

The algorithm is largely the same as before. We add statements that initialize the values of the new structures defined above to 1, at lines 14-18.

### 11.4 Write Statements

## Algorithm 7: $[x \leftarrow exp]_K^{p, \text{Write}}$

```
\begin{array}{c} 1 \ //\mathsf{Guess} \\ 2 \ \mathsf{iW}(p,x) \leftarrow \mathsf{gen}([1,\cdots,K]); \\ 3 \ \mathsf{old-cW} \leftarrow \mathsf{cW}(p,x); \\ 4 \ \mathsf{cW}(p,x) \leftarrow \mathsf{gen}([1,\cdots,K]); \\ 5 \ //\mathsf{Check} \\ 6 \ \mathsf{assume}(\mathsf{iW}(p,x) \geq cnt); \\ 7 \ \mathsf{assume}(\mathsf{active}(\mathsf{iW}(p,x)) = p); \\ 8 \ \mathsf{assume}(\mathsf{iW}(p,x) \geq \mathsf{iReg}(exp)); \\ 9 \ \mathsf{assume}(\mathsf{cW}(p,x) \geq \mathsf{iW}(p,x)); \\ 10 \ \mathsf{assume}(\mathsf{iW}(p,x) \geq \mathsf{max}(\mathsf{cDY}(p),\mathsf{cDS}(p),\mathsf{cDL}(p))); \\ 11 \ \mathsf{assume}(\mathsf{iW}(p,x) \geq \mathsf{cL}(p)); \\ 12 \ \mathsf{assume}(\mathsf{cW}(p,x) \geq \mathsf{max}(\mathsf{old-cW},\mathsf{cReg}(exp),\mathsf{cR}(p,x),\mathsf{ctrl}(p)); \\ 13 \ //\mathsf{Update} \\ 14 \ \mu(x,\mathsf{cW}(p,x)) \leftarrow exp; \\ 15 \ \nu(p,x) \leftarrow exp; \\ \end{array}
```

We explain only the changes here compared to the listing in section 10. We check for the rules AllSyncs, AllDmbLds and AllDmbSts in line 10. In line 11 we verify that AllLAcqs holds.

### **Algorithm 8:** $[[exp'] \leftarrow exp]_{K}^{p,Write}$

```
1 //Guess
 2 iW(p, [exp']) \leftarrow gen([1, \cdots, K]);
 3 old-cW ← cW(p, [exp']);
 4 cW(p, [exp']) \leftarrow gen([1, \cdots, K]);
 5 //Check
 6 assume(iW(p, [exp']) \ge cnt);
 7 assume(active(iW(p, [exp'])) = p);
 8 assume(iW(p, [exp']) \ge iReg(exp));
 9 assume(iW(p, [exp']) \ge iReg(exp'));
10 assume(cW(p, [exp']) \geq iW(p, [exp']));
11 assume(iW(p, [exp']) \ge \max(cDY(p), cDS(p), cDL(p)));
12 assume(iW(p, [exp']) \ge cL(p));
13 assume(cW(p, x) \ge max(old-cW, cReg(exp), cReg(exp'), cR(p, x), ctrl(p));
14 //Update
15 \mu(x, \mathsf{cW}(p, [exp'])) \leftarrow exp;
16 \nu(p, [exp']) \leftarrow exp;
```

The expansion of this component is similar to the last, with the difference that we need to take into account addr dependencies. Accordingly, the check inserted at line 9 and in line 13 make sure that the addr part of InitCnd and CommitCnd are satisfied, respectively. Other than that, this expansion is similar to the previous one.

### 11.5 Assign Instructions

The algorithm is largely same as section 10. The changes are the ones we applied to write instructions as well: the rules AllDmbLds, AllDmbSts and AllSyncs constitute line 8, and line 9 expresses AllLAcqs.

## Algorithm 10: $[\![\$r \leftarrow x]\!]_K^{p,\mathsf{Read}}$

```
1 //Guess
 \mathbf{2} \ \mathsf{iR}(p,x) \leftarrow \mathsf{gen}([1,\cdots,K]);
 3 old-cR \leftarrow cR(p, x);
 4 cR(p,x) \leftarrow gen([1,\cdots,K]);
 5 iReg(\$r) \leftarrow iR(p,x);
 6 \mathsf{cReg}(\$r) \leftarrow \mathsf{cR}(p,x);
 7 //Check
 8 assume(iR(p, x) \geq cnt);
 9 assume(active(iR(p, x)) = p);
10 assume(iR(p, x) \geq iW(p, x));
    assume(iR(p, x) \ge cDY(p));
12 assume(iR(p, x) \geq cDL(p));
13 assume(iR(p, x) \geq iL(p));
    \operatorname{assume}(\operatorname{cR}(p,x) \geq \operatorname{iR}(p,x));
    assume(active(cR(p, x)) = p);
16 assume(cR(p, x) \geq max(old-cR, cW(p, x), ctrl(p));
    //Update
17
18 if iR(p,x) < cW(p,x) then
         r \leftarrow \nu(p, x);
19
20 else
         r \leftarrow \mu(x, iR(p, x));
21
22 end
```

There are two changes here as compared to section 10: the rules AllDmbLds and AllLAcqInit have been incorporated into the listing, in lines 11 and 12 respectively. Line 10 lists the AllSyncs predicate that appears in the InitReadFrom... rules.

## Algorithm 11: $[\$r \leftarrow [exp]]_K^{p,\mathsf{Read}}$

```
1 //Guess
 \mathbf{2} \ \mathsf{iR}(p,[exp]) \leftarrow \mathsf{gen}([1,\cdots,K]);
 \mathbf{3} old-cR \leftarrow cR(p, [exp]);
 4 \operatorname{cR}(p,[exp]) \leftarrow \operatorname{gen}([1,\cdots,K]);
 5 iReg(\$r) \leftarrow iR(p, [exp]);
 \mathbf{6} \ \mathsf{cReg}(\$r) \leftarrow \mathsf{cR}(p,[exp]);
 7 //Check
 8 \operatorname{assume}(\operatorname{iR}(p,[exp]) \geq cnt);
 9 assume(active(iR(p, [exp])) = p);
10 assume(iR(p, [exp]) \geq iW(p, [exp]));
11 assume(iR(p, [exp]) \geq iReg(exp);
12 assume(iR(p, [exp]) \geq cDY(p));
13 assume(iR(p, [exp]) \geq cDL(p));
    assume(iR(p, [exp]) \ge iL(p));
    assume(cR(p, [exp]) \ge iR(p, [exp]));
16 assume(active(cR(p, [exp])) = p);
17 assume(cR(p, [exp]) \geq max(old-cR, cW(p, [exp]), cReg(exp), ctrl(p));
    //Update
18
19 if iR(p,x) < cW(p,[exp]) then
         r \leftarrow \nu(p, [exp]);
20
21 else
         r \leftarrow \mu(x, iR(p, [exp]));
22
23 end
```

This algorithm is similar to the previous one. The one difference is the incorporation of data-order related predicates: line 11 ensures that the read is initialized no earlier than an address-supplying event is. Similarly the modification to line 17 expresses the part of ComCnd which needs the instruction to be committed no earlier than any instruction which supplies the addresss to it.

## 11.7 Load Acquire instructions

## **Algorithm 12:** $[\$r \leftarrow [exp]]_K^{p,\mathsf{LAcq}}$ 1 //Guess $\mathbf{2} \ \mathsf{iR}(p,[exp]) \leftarrow \mathsf{gen}([1,\cdots,K]);$ **3** old-cR $\leftarrow$ cR(p, [exp]);4 $cR(p, [exp]) \leftarrow gen([1, \dots, K]);$ 5 $iReg(\$r) \leftarrow iR(p, [exp]);$ 6 $\mathsf{cReg}(\$r) \leftarrow \mathsf{cR}(p, [exp]);$ 7 $iL(p, \$r) \leftarrow iR(p, [exp]);$ $\mathbf{8} \ \mathsf{cL}(p,\$r) \leftarrow \mathsf{cR}(p,[exp]);$ 9 //Check 10 assume(iR(p, [exp]) $\geq cnt$ ); 11 assume(active(iR(p, [exp])) = p); 12 assume(iR(p, [exp]) $\geq$ iW(p, [exp])); 13 assume(iR(p, [exp]) $\geq$ iReg(exp); 14 assume(iR(p, [exp]) $\geq$ cDY(p)); 15 assume(iR(p, [exp]) $\geq$ cDL(p)); 16 assume(iR(p, [exp]) $\geq$ iL(p)); 17 assume(iR(p, [exp]) $\geq$ cS(p)); 18 assume(cR(p, [exp]) > iR(p, [exp]));

This is similar to the listing for load instructions (which are in the above section of read instructions). The one difference is the AllSRels predicate during init which shows up on line 15.

### 11.8 Store Release Instructions

19 assume(active(cR(p, [exp])) = p);

22 if iR(p,x) < cW(p, [exp]) then 23 |  $\$r \leftarrow \nu(p, [exp]);$ 

 $r \leftarrow \mu(x, iR(p, [exp]));$ 

23 | 8 24 else

26 end

20 assume(cR(p, [exp])  $\geq$  max(old-cR, cW(p, [exp]), cReg(exp), ctrl(p));

```
Algorithm 13: [[exp'] \leftarrow exp]_K^{p,SRel}
 1 //Guess
 2 iW(p, [exp']) \leftarrow gen([1, \cdots, K]);
 3 old-cW \leftarrow cW(p, [exp']);
 4 cW(p, [exp']) \leftarrow gen([1, \cdots, K]);
 \mathtt{iS}(p, [exp']) \leftarrow \mathtt{iW}(p, [exp']);
 6 \mathsf{cS}(p, [exp']) \leftarrow \mathsf{cW}(p, [exp']);
 7 //Check
 8 assume(iW(p, [exp']) \ge cnt);
 9 assume(active(iW(p, [exp'])) = p);
10 assume(iW(p, [exp']) \ge iReg(exp));
11 assume(iW(p, [exp']) \ge iReg(exp'));
12 assume(iW(p, [exp']) \ge \max(cDY(p), cDS(p), cDL(p)));
13 assume(iW(p, [exp']) \ge \max(cS(p), cL(p)));
14 for x \in \mathcal{X} do
        assume(iW(p, [exp']) \ge max(cR(p, x), cW(p, x)));
16 end
17 assume(cW(p, [exp']) \geq iW(p, [exp']));
18 assume(cW(p, x) \geq max(old-cW, cReg(exp), cReg(exp), cR(p, x), ctrl(p));
19 //Update
20 \mu(x, \mathsf{cW}(p, [exp'])) \leftarrow exp;
21 \nu(p, [exp']) \leftarrow exp;
```

Store Release Instructions have one extra condition as compared to normal store conditions. It is the Allmem predicate which requires *all* po-preceding instructions that access memory to have been committed. Hence we can do away with AllLAcqInit which is subsumed in this. This predicate is expressed in lines 13 through 16: line 13 enforces this for LAcqs and SRels, while the loop enforces this for all non-release/acquire accesses to memory (which includes variables). Line 12 as

usual expresses the AllSyncs, AllDmbLds and AllDmbSts predicates.

### 11.8.1 Barrier Instructions

As mentioned before, we do not elaborate upon the expansion of isb as it is the same as that of dmb.sy; which is given below.

## **Algorithm 14:** $[dmb.sy]_K^{p,DmbSy}$

```
\begin{array}{l} 1 \ //\mathsf{Guess} \\ \mathbf{2} \ \mathsf{old-cDY} \leftarrow \mathsf{cDY}(p); \\ \mathbf{3} \ \mathsf{cDY}(p) \leftarrow \mathsf{gen}[1, \cdots, K]; \\ \mathbf{4} \ //\mathsf{Check} \\ \mathbf{5} \ \mathsf{assume}(\mathsf{cDY}(p) \geq cnt); \\ \mathbf{6} \ \mathsf{assume}(\mathsf{cDY}(p) \geq \mathsf{max}(\mathsf{old-cDY}, \mathsf{cDL}(p), \mathsf{cDS}(p), \mathsf{cL}(p), \mathsf{cS}(p), \mathsf{ctrl}(p))); \\ \mathbf{7} \ \mathbf{for} \ x \in \mathcal{X} \ \mathbf{do} \\ \mathbf{8} \ \big| \ \mathsf{assume}(\mathsf{cDY}(p) \geq \mathsf{max}(\mathsf{cW}(p,x), \mathsf{cR}(p,x))); \\ \mathbf{9} \ \mathbf{end} \end{array}
```

We first guess the context in which the dmb.sy will be committed, and then run it through some sanity checks. The AllBarriers predicate is part of line 5. In the same line we also have part of the AllMem predicate, with the rest of it being in lines 6-8. Line 5 also ensures that all po-previous aci instructions have been committed.

# Algorithm 15: $[dmb.ld]_K^{p,DmbLd}$

```
1 //Guess
2 cDL(p) \leftarrow gen[1,\cdots, K];
3 //Check
4 assume(cDL(p) \geq cnt);
5 assume(cDL(p) \geq max(cDY(p), cL(p), ctrl(p));
6 for x \in \mathcal{X} do
7 | assume(cDL(p) \geq cR(p, x));
8 end
```

Again, for a dmb.ld we first guess the committing context for it, in line 2. We then check that it does not commit earlier than the current context. Then, we run it through the AllDmbSys and AllReads predicates. The first is in line 4, and the second is split across line 4 and line 6. The ctrl(p) comes from the ComCnd predicate in ComDmbLd.

## **Algorithm 16:** $[dmb.st]_K^{p,DmbSt}$

```
\begin{array}{c} \text{I} \quad //\text{Guess} \\ \text{2} \quad \text{cDS}(p) \leftarrow \text{gen}[1,\cdots,K]; \\ \text{3} \quad //\text{Check} \\ \text{4} \quad \text{assume}(\text{cDS}(p) \geq cnt); \\ \text{5} \quad \text{assume}(\text{cDS}(p) \geq \max(\text{cDY}(p),\text{cS}(p),\text{ctrl}(p))); \\ \text{6} \quad \text{for} \quad x \in \mathcal{X} \quad \text{do} \\ \text{7} \quad \big| \quad \text{assume}(\text{cDS}(p) \geq \max(\text{cW}(p,x))); \\ \text{8} \quad \text{end} \end{array}
```

We first guess the committing context of the dmb.st and run it through some sanity checks: one that it does not commit earlier than the current context. AllDmbSys and ComCnd make their appearance on line 4. The predicate AllWrites is spread across line 4 and line 6.

### 11.9 Verifying process

### **Algorithm 17:** $\langle \text{verProc} \rangle_K$ .

```
1 for p \in \mathcal{P} \land x \in \mathcal{X} \land k \in [1, \cdots, K-1] do
2 | assume(\mu(p, x, k) = \mu^{init}(p, x, k+1));
3 end
4 if l is reachable then
5 | error;
6 end
```

The verifying process is the same as in section 10: it simply ensures that each context leaves the global state in a consistent state for the next one.