# ARM Memory Rules

February 2021

## 1 Syntax for programs (simpler version)

We use the following syntax for the program.

```
\begin{array}{lll} Prog ::= & \mathrm{vars:} & x^* \\ & \mathrm{procs:} & p^* \end{array} p ::= & \mathrm{regs:} & \$r^* \\ & i ::= l : \mathsf{s} \\ & i ::= l : \mathsf{s} \\ & \mathsf{s} ::= & x \leftarrow exp \\ & & |\$r \leftarrow x \\ & & |\$r \leftarrow exp \\ & & | \mathrm{if} & exp & \mathrm{then} & i^* & \mathrm{else} & i^* \\ & & & |\mathrm{while} & exp & \mathrm{do} & i^* \\ & & & |\mathrm{assume} & exp \\ & & |\mathrm{assert} & exp \\ & & |\mathrm{term} \end{array}
```

A program Prog first declares a set  $\mathcal{X}$  of (shared) variables followed by the code of a set  $\mathcal{P}$  of processes. Each process in turn declares a set of registers \$r and it's code in the form of a sequence of instructions denoted by  $i^*$ . Each such instruction consists of a label l and a statement s. A write instruction has a statement of the form  $x \leftarrow exp$  where  $x \in \mathcal{X}$  is a variable and exp is an expression. In all the above rules, exp is an expression containing only constants and registers, and no shared variables. A read instruction in a process  $p \in \mathcal{P}$  is a statement of the form  $\$r \leftarrow x$ , where \$r is a register in p and  $x \in \mathcal{X}$  is a variable. An assign instruction in a process  $p \in \mathcal{P}$  has the form  $\$r \leftarrow exp$ , where \$r is a register and exp is an expression. Conditional, iterative, assume and assert instructions, collectively called aci instructions describe the rest of the instructions. The special instruction term is a syntactic sugar to mark the end of the code for the process.

#### 2 Definitions for the rules

We first define a few helper functions:

- We refer to the statement corresponding to an instruction i by the function stmt(i).
- For a write instruction i whose statement is of the form  $x \leftarrow exp$ , or a read instruction i whose statement is of the form  $\$r \leftarrow x$ , we define  $\mathsf{var}(i) := x$  to be the variable corresponding to the instruction. For all other types of instructions we define  $\mathsf{var}(i) = \bot$ .
- For a instruction i which is of one of the following forms: a write instruction with  $\mathsf{stmt}(i) = \$r \leftarrow exp$ , an assign instruction with  $\$r \leftarrow exp$ , an aci instruction with either  $\mathsf{stmt}(i) = \mathsf{if}\ exp\ \mathsf{then}\ i^*\ \mathsf{else}\ i^*\ \mathsf{or}\ \mathsf{stmt}(i) = \mathsf{while}\ exp\ \mathsf{do}\ i^*, \mathsf{or}\ \mathsf{stmt}(i) = \mathsf{assume}\ exp, \mathsf{or}\ \mathsf{stmt}(i) = \mathsf{assert}\ exp, \mathsf{we}\ define\ \mathsf{the}\ expression\ occurring\ in\ \mathsf{the}\ \mathsf{statement}\ \mathsf{as}\ \mathsf{exp}(i) := exp.$  For all other types of instructions we define  $\mathsf{exp}(i) := \bot$ .
- For an instruction instance i belonging to the process p, we define proc(i) := p. Further, we denote the set of instructions of process p by  $\mathcal{J}_p$ . Also, we denote the statement at which process p begins execution (i.e. the first instruction of the process), by  $i_p^{init}$ .
- For an instruction instance  $i \in \mathcal{J}_p$ , we denote by  $\mathsf{next}(i)$  the set of instructions that could immediately follow i in program order. In particular, for an ACI instruction i, we denote the set of instructions that could follow i upon evaluation of  $\mathsf{exp}(i)$  to True, as  $\mathsf{Tnext}(i)$ , and the set of those that could follow on its evaluation to False as  $\mathsf{Fnext}(i)$ .
- We define the closest write  $CW(\mathfrak{c}, \mathfrak{e}) := \mathfrak{e}'$  where  $\mathfrak{e}'$  is the unique event such that (here and in the rest of the document, an *event* is a single execution instance of an instruction),
  - 1.  $\mathbf{e}' \in \mathbb{E}_p^W$  ( $\mathbb{E}_p^W$  denotes the set of write events as defined below),
  - 2.  $e' \prec_{poloc} e$  (The poloc program order  $\prec_{poloc}$  will be defined below),

3. there is no event  $\mathfrak{C}''$  such that  $\mathfrak{C}'' \in \mathbb{E}_p^W$  and  $\mathfrak{C}' \prec_{poloc} \mathfrak{C}'' \prec_{poloc} \mathfrak{C}$ .

If no such events exists, we write  $CW(e) := \bot$ .

• We define by  $\mathcal{R}(i)$  the set of registers appearing in  $\exp(i)$ . In the special case that  $\exp(i) = \bot$ , we write  $\mathcal{R}(i) := \emptyset$ .

We define a configuration  $\mathbb C$  as the tuple  $\langle \mathbb E, \prec, \text{ins}, \text{status}, \text{rf}, \text{Prop} \rangle$ . Here,  $\mathbb E \in \mathcal E$  is the set of events that have been created up to that point in the program. For any process p, we denote by  $\mathbb E_p$  the events of process p that have been created so far. By  $\mathbb E^W$  we denote the subset of  $\mathbb E$  containing precisely the write events. We similarly define  $\mathbb E^R$ ,  $\mathbb E^{ACI}$  and so on. The program order relation  $\prec \subseteq \mathbb E \times \mathbb E$  is an irreflexive partial order that describes for each process  $p \in \mathcal P$  the order in which events are fetched from the code of p. Note that  $\mathbb e_1 \not \prec \mathbb e_2$  if  $\mathsf{proc}(\mathbb e_1) \not = \mathsf{proc}(\mathbb e_2)$ , i.e. if they belong to different processes, and  $\prec$  is a total order on each of the  $\mathbb E_p$  individually. The function  $\mathsf{status} : \mathbb E \mapsto \{\mathsf{fetch},\mathsf{init},\mathsf{com}\}$  defines the current status of each event, which is one of fetched, initialized, and committed. The function  $\mathsf{Prop} : \mathcal X \mapsto \mathbb E^W \cup \mathcal E^{\mathsf{init}}$  defines for each variable that has been propagated to the main memory. The function  $\mathsf{rf} : \mathbb E^R \mapsto \mathbb E^W \cup \mathcal E^{\mathsf{init}}$  defines for each read event  $\mathsf e$  the event  $\mathsf rf(\mathsf e)$  from which  $\mathsf e$  gets its value. We introduce a number of dependency relations to help us frame the rules. The  $\mathsf{per-location}$   $\mathsf{program}$   $\mathsf{order} \prec_{\mathsf{poloc}} \subseteq \mathbb E \times \mathbb E$  is such that  $\mathsf e_1 \prec_{\mathsf{poloc}} \mathsf e_2$  if and only if  $\mathsf e_1 \prec \mathsf e_2$  and  $\mathsf{var}(\mathsf e_1) = \mathsf{var}(\mathsf e_2)$ . Further, we define the data dependency order  $\prec_{\mathsf{data}}$  such that  $\mathsf e_1 \prec_{\mathsf{data}} \mathsf e_2$  if

- $e_1 \in \mathbb{E}^R \cup \mathbb{E}^A$ , i.e.  $e_1$  is a read or assign event.
- $e_2 \in \mathbb{E}^W \cup \mathbb{E}^A \cup \mathbb{E}^{ACI}$ , i.e.  $e_2$  is a write, assign or ACI event.
- $e_1 \prec e_2$
- $stmt(ins(e_1))$  is of the form  $r \leftarrow x$  or  $r \leftarrow exp$ ,
- $\$r \in \mathcal{R}(\mathsf{ins}(e_2))$
- There is no event  $e_3 \in \mathbb{E}^R \cup \mathbb{E}^A$  such that  $e_1 \prec e_3 \prec e_2$  is of the form  $r \leftarrow y$  or  $r \leftarrow exp'$ . That is, we want that  $e_1$  be responsible for "supplying" the data to  $e_2$ .

Finally, we define the control dependency  $\prec_{\mathtt{ctrl}}$  as  $e_1 \prec_{\mathtt{ctrl}} e_2$  if  $e_1 \in \mathbb{E}^{ACI}$  and  $e_1 \prec e_2$ .

We also define the transition relation as a relation  $\longrightarrow \subseteq \mathbb{C} \times \mathcal{P} \times \mathbb{C}$ . For configurations  $c_1, c_2 \in \mathbb{C}$  and a process  $p \in \mathcal{P}$ , we write  $c_1 \xrightarrow{p} c_2$  to denote that  $\langle c_1, p, c_2 \rangle \in \longrightarrow$ .

## 3 Helper predicates for next section

| Predicate                                                                               | Definition                                                                                                                                                                                                                                                                                                                                                                                              | Meaning                                                                                                      |
|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| $\mathbf{e} \in \mathbb{E} :$ $ComCnd(\mathbf{c},\mathbf{e})$                           | $\begin{array}{c} \forall \mathtt{e}' \in \mathbb{E} : \\ ((\mathtt{e}' \prec_{\mathtt{data}} \mathtt{e}) \lor (\mathtt{e}' \prec_{\mathtt{ctrl}} \mathtt{e}) \lor (\mathtt{e}' \prec_{\mathtt{poloc}} \mathtt{e})) \\ \Longrightarrow \\ (\mathtt{status}(\mathtt{e}') = \mathtt{com}) \end{array}$                                                                                                    | All events preceeding $e$ in $\prec_{data}$ , $\prec_{ctrl}$ or $\prec_{poloc}$ have already been committed. |
| $\mathbf{e} \in \mathbb{E}^W \cup \mathbb{E}^A$ : InitCnd $(\mathbf{c},\mathbf{e})$     | $\begin{array}{c} \forall \mathbf{e}' \in \mathbb{E}^R \cup \mathbb{E}^A : \\ (\mathbf{e}' \prec_{\mathtt{data}} \mathbf{e}) \\ \Longrightarrow \\ ((\mathtt{status}(\mathbf{e}') = \mathtt{init}) \vee (\mathtt{status}(\mathbf{e}') = \mathtt{com})) \end{array}$                                                                                                                                     | All instructions on which e is data-dependent on have already been initialized.                              |
| $\mathbf{e} \in \mathbb{E}^{\mathtt{ACI}}$ : $\mathtt{ValidCnd}(\mathbf{c},\mathbf{e})$ | $ \forall \mathbf{e}' \in \mathbb{E}^{ACI} : \\ ((\mathbf{e} \prec \mathbf{e}') \land (\nexists \mathbf{e}'' \in \mathbb{E} : \mathbf{e} \prec \mathbf{e}'' \prec \mathbf{e}')) \\ \Longrightarrow \\ (((Val(\mathbf{c}, \mathbf{e}) = true) \land (ins(\mathbf{e}') = Tnext(ins(\mathbf{e})))) \\ \lor \\ ((Val(\mathbf{c}, \mathbf{e}) = false) \land (ins(\mathbf{e}') = Fnext(ins(\mathbf{e}))))) $ | The instruction that was fetched right after the ACI instruction was consistent with its truth value.        |

# 4 Rules without synchronization instructions

In each of these rules,  $c \equiv \langle E, \prec, ins, status, rf, Prop \rangle$  denotes the "current" configuration, and the rule describes one possible way in which this configuration may evolve.

$$\frac{\mathbb{e} \notin \mathbb{E}, \quad \prec' = \prec \cup \{\langle \mathbb{e}', \mathbb{e} \rangle | \mathbb{e}' \in \mathbb{E}\}, \quad i \in \mathsf{MaxI}(\mathbb{c}, p)}{\mathbb{c}^p \land \mathbb{E} \cup \{\mathbb{e}\}, \prec', \mathsf{ins}[\mathbb{e} \leftarrow i], \mathsf{status}[\mathbb{e} \leftarrow \mathsf{fetch}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{Fetch}$$
 
$$\frac{\mathbb{e} \in \mathbb{E}_p^R, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad CW(\mathbb{c}, \mathbb{e}) = \mathbb{e}', \quad \mathsf{status}(\mathbb{e}') = \mathsf{init}}{\mathbb{c}^p \land \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{init}], \mathsf{rf}[\mathbb{e} \leftarrow \mathbb{e}'], \mathsf{Prop} \rangle} \mathsf{InitReadFromLocal}$$
 
$$\frac{\mathbb{e} \in \mathbb{E}_p^R, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad (CW(\mathbb{c}, \mathbb{e}) = \bot) \lor (CW(\mathbb{c}, \mathbb{e}) = \mathbb{e}' \land \mathsf{status}(\mathbb{e}') = \mathsf{com})}{\mathbb{c}^p \land \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{init}], \mathsf{rf}[\mathbb{e} \leftarrow \mathsf{Prop}(\mathsf{var}(\mathbb{e}))], \mathsf{Prop} \rangle} \mathsf{InitReadFromProp}$$

$$\frac{\mathbf{e} \in \mathbb{E}_p^R, \quad \mathsf{status}(\mathbf{e}) = \mathsf{init}, \quad \mathsf{ComCnd}(\mathbf{c}, \mathbf{e})}{\mathbf{c} \xrightarrow{p} \langle \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{ComRead}} \\ \frac{\mathbf{e} \in \mathbb{E}_p^W, \quad \mathsf{status}(\mathbf{e}) = \mathsf{fetch}, \quad \mathsf{InitCnd}(\mathbf{c}, \mathbf{e})}{\mathbf{c} \xrightarrow{p} \langle \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{init}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{InitWrite}} \\ \frac{\mathbf{e} \in \mathbb{E}_p^W, \quad \mathsf{status}(\mathbf{e}) = \mathsf{init}, \quad \mathsf{ComCnd}(\mathbf{c}, \mathbf{e})}{\mathbf{c} \xrightarrow{p} \langle \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop}[\mathsf{var}(\mathbf{e}) \leftarrow \mathbf{e}] \rangle} \mathsf{ComWrite}} \\ \frac{\mathbf{e} \in \mathbb{E}_p^A, \quad \mathsf{status}(\mathbf{e}) = \mathsf{fetch}, \quad \mathsf{InitCnd}(\mathbf{c}, \mathbf{e})}{\mathbf{c} \xrightarrow{p} \langle \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{init}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{InitAssign}} \\ \frac{\mathbf{e} \in \mathbb{E}_p^A, \quad \mathsf{status}(\mathbf{e}) = \mathsf{init}, \quad \mathsf{ComCnd}(\mathbf{c}, \mathbf{e})}{\mathbf{c} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{ComAssign}} \\ \frac{\mathbf{e} \in \mathbb{E}_p^{ACI}, \quad \mathsf{status}(\mathbf{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbf{c}, \mathbf{e}), \quad \mathsf{ValidCnd}(\mathbf{c}, \mathbf{e})}{\mathbf{c} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{ComACI}} \\ \mathbf{e} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{ComACI}} \\ \mathsf{e} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{ComACI}} \\ \mathsf{e} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{ComACI}} \\ \mathsf{e} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{ComACI}} \\ \mathsf{e} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{ComACI}} \\ \mathsf{e} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{ComACI}} \\ \mathsf{e} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{ComACI}} \\ \mathsf{e} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{ComACI}} \\ \mathsf{e} \xrightarrow{p} \langle \mathbb{E}, \mathsf{com}, \mathsf{com}$$

The rule Fetch chooses the next instruction to be executed from the code of a process  $p \in \mathcal{P}$ . To do this it should be able to select the next instruction i given the configuration c. To do this, we define the function  $\mathtt{MaxI}(c,p)$  to be the set of instructions that can (intuitively) follow the current one. Formally,

- If  $\mathbb{E}_p = \emptyset$ , then we define  $\operatorname{MaxI}(\mathbb{C},p) := \{i_p^{init}\}$ , i.e. the first instruction to be fetched by p is  $i_p^{init}$ .
- If  $\mathbb{E}_p \neq \emptyset$  let  $\mathbb{e}' \in \mathbb{E}_p$  be the maximal event in  $\mathbb{E}_p$  w.r.t  $\prec$  in the configuration  $\mathbb{c}$ . Define  $\mathsf{MaxI}(\mathbb{c},p) := \mathsf{next}(\mathsf{ins}(\mathbb{e}'))$

The remaining rules can be explained as follows:

- Once a read instruction is fetched, it can be satisfied by reading from either the latest po-previous write instruction (from the same process) that has not yet been propagated to memory, or can be satisfied by reading the value from memory if no such instruction exists. The rule InitReadFromLocal captures the former case, while the rule InitReadFromProp captures the latter. In both cases, we update the status of e to show that it has been 'initialized', and update rf to indicate the instruction that satisfied it.
- Once all po-previous instructions on which e depends in some way (via a data, control or poloc dependency) have been committed (i.e. been propagated to memory), a satisfied read can be propagated to memory and be committed. This is expressed in the form of the rule ComRead.
- A write instruction can be initialized if all events it is data-dependent on have been initialized. This rule is captured in the form of InitWrite. At this point events of the same thread can read from this write.
- Once all po-previous instructions on which e depends in some way (via a data, control or poloc dependency) have been committed (i.e. been propagated to memory), an initialized read can be propagated to memory and be committed. At this point events from all threads can read from this write. This forms ComWrite.
- The rules for an assign event are similar to that of a write event.
- An ACI event undergoes only one state transition after being fetched, i.e. being committed. However, such an event can be committed if and only if it is *valid*, i.e., e.g. the predicted branch turns out to be correct, or a loop is entered, etc. Of course, along with this it must satisfy the ComCnd which says that all events that e depends upon must have already been committed. This is captured as the rule ComACI.

# 5 Syntax for programs (complete version)

We introduce a number of instructions resembling those that are used in the AArch64. We explain them in the next section.

$$\begin{array}{lll} Prog ::= & & p^* \\ p ::= & & regs \colon & \$r^* \\ & instrs \colon & i^* \\ & i ::= l \colon s \\ & s ::= & \$r \leftarrow exp \\ & & | \text{LD } \$r' \leftarrow [\$r] \\ & & | \text{ST } [\$r'] \leftarrow \$r \\ & & | \text{LDA } \$r' \leftarrow [\$r] \\ & & | \text{STL } [\$r'] \leftarrow \$r \\ & & | \text{LDX } \$r' \leftarrow [\$r] \\ & | \text{STX } \$r'', & [\$r'] \leftarrow \$r \\ & & | \text{LDAX } \$r' \leftarrow [\$r] \\ & & | \text{STLX } \$r'', & [\$r'] \leftarrow \$r \\ \end{array}$$

```
\begin{array}{l} |\text{if } exp \text{ then } i^* \text{ else } i^* \\ |\text{while } exp \text{ do } i^* \\ |\text{assume } exp \\ |\text{assert } exp \\ |\text{dmb.ld} \\ |\text{dmb.st} \\ |\text{dmb.sy} \\ |\text{isb} \\ |\text{term} \end{array}
```

We comment about a few things here: the first thing to notice is that we have removed variables, and instead introduced addressed memory: the latter is exactly the same as the former, with the added complexity that there can now be address dependencies between instructions, which did not exist for variables. We refer to all kinds of loads collectively as "reads", and all kinds of stores collectively as "writes". Second, the assign instruction is closer to a read than it is a write: the primary reason is that it writes to registers and not memory (and thus it's side effects affect the former). In fact, an assign may be represented as a store to a "private" variable followed by a load from it, hence it is in a sense a compound instruction. However, since it does not directly interface with the memory at all, any run is indistinguishable from another wherein an assign is initialized or committed at a different time, as long as the read-from relations to and from it are preserved. Hence, we do not include the assign statement in the statement of the predicates. Third, for simplicity we assume that the addresses of loads and stores are registers, and not expressions of registers. The reason for this is that one, exactly the same rules given in the next-to-next section apply if we use expressions instead, and this, two, we can simply assume that we assign the expression to a reserved register and use it as the address immediately after (this is the same under this model).

## 6 Definitions and Helper predicates for next section

Along with the usual load/store and read/write operations, we also introduce three "special" types of loads and stores. First, a load or a store can be exclusive. The significance of a load exclusive that loads from an address and a store exclusive that writes back to that address is that the store succeeds if and only if no other event (from any process) has written to that address since the load exclusive. Also, corresponding to whether the store exclusive succeeded or not, the success value is written to a specified register. Note that such a primitive may be used to implement, e.g. locks or CAS instructions. There are also load-acquire and store-release instructions. These are special in that it is forbidden for any instruction that appears po-after the load-acquire to be reordered with it. Similarly, it is fordbidden for any instruction that appears po-before the store-release to be reordered with it. In effect, the combination of a load-acquire and store-release serves like a dmb.ld. Finally there are LDAX and STLX instructions which are simply the combination of both the acquire/release and exclusive type of instructions, i.e. they provide the strictest guarantees. One point to observe here is that by nature of its definition the exclusive versions of stores are multi-copy atomic: every process (including the local one) sees the write at the same time; consequently we can consider it to have only a commit rule (since the init rules were meant to portray the period where effects were visible only to the local process).

Since we now have address dependencies, we note that at any point in an execution, for an event e,  $\mathsf{addr}(e)$  may not be defined, which we write as  $\mathsf{addr}(e) = \top$ . Then, for two events  $e_1 \prec e_2$ , if  $\mathsf{addr}(e_1) = \top$ , it is possible that upon resolution, we get later that  $e_1 \prec_{\mathsf{poloc}} e_2$ . Subsequently, we include in  $\mathsf{poloc}$ -dependencies all event pairs  $(e_1, e_2)$  such that  $\mathsf{addr}(e_1) = \top$ . Coming to the barriers, there are four types: three are  $\mathsf{dmb.ld}$ ,dmb.st and dmb.sy. The ld variant stops the reordering of (local) load instructions (and variants therof, including "reads" from a variable) with it, while the st variant does that with stores and writes. The sy variant does both. The isb instruction is a bit different: all we need is that when it is committed, all po-preceeding events have their addresses (to which they write or from which they read) fully determined, i.e. any instruction that they are  $\mathsf{addr}$ -dependent on must have been initialized (or committed).

We introduce events corresponding to these new instructions: we retain our nomenclature of their partition, with the corresponding  $\mathbb{E}^{\text{name}}$  being the subset of  $\mathbb{E}$  corresponding to name type of instructions. We should also revise our definition of CW. The events that can now write to a memory location are stores and store releases. Note however that Store Releases will write the success/failure indicator bit (0 is success) into a register (called r above), hence we need to consider them for the definition of r0 as well. Thus, our definition of r0 is revised to be the following: for reads and loads r0, r0 defined to the polatest store/write or variant therof that is poloc-before the store release. Note that this works even if that instruction is exclusive, because since a store exclusive has only a commit rule, that any read that is poloc after it has to wait for it to commit; by which time due to the rule, all events po-before the SRel are committed as well. Hence, the effects of the SRel are already well defined and visible to all processes. We also comment that we refer to both the old type of reads as well as the normal load instructions as "reads", and the old type of writes as well as plain stores as "writes".

Since we need to be able to determine if an intervening write overwrote the value written by an exclusive load, we introduce into our concept of a configuration a mapping function  $Mark : \mathcal{X} \mapsto \mathcal{P} \cup \{\bot\}$ . Here  $\mathcal{X}$  includes addressable memory locations instead of variables as it did before: both are the same, except that variables do not have address dependencies. Accordingly, we also reuse the function var to return the address of a load/store event. The idea is that any exclusive load "marks" the memory location with its originating process, while all other store based instructions simply overwrite the marker with  $\bot$  to record that the location is dirty.

We also define the function  $GetUpdate(e): (\mathbb{E}^{STX} \cup \mathbb{E}^{STLX}) \mapsto \mathbb{E}$ , which, depending on whether the exclusive event  $e_2$  succeeds, updates the memory. It is defined as follows: if Mark(var(e)) = proc(e), then the function equals  $e_2$ , and otherwise Prop(var(e)). Note that this correctly captures the idea of the success-value of a store-exclusive: a store exclusive can be successful only if the last event propagated to memory is an exclusive load from the same process. We also define  $GetMark(e_2): \times (\mathbb{E}^{STX} \cup \mathbb{E}^{STLX}) \mapsto \mathcal{P} \cup \{\bot\}$ . This function determines whether to update the mark of a location based on whether an exclusive store is successful. Similarly to GetUpdate, if Mark(var(e)) = proc(e), then the function equals  $\bot$ , and otherwise Mark(var(e)). Similarly, when an exclusive load is committed, we must ensure that the event we read from is the one that is on "top" at the memory, since we may have had some other process' writes intervening in after we read the value. Hence we define,  $GetLoadMark(e): (\mathbb{E}^{LDX} \cup \mathbb{E}^{LDAX}) \mapsto \mathcal{P} \cup \{\bot\}$ : if  $Prop(var(e_2)) = rf(e)$ , then the function equals proc(e), and otherwise Mark(var(e)).

We next define a bunch of predicates which will prove to be useful in stating the transition rules.

| Predicate                                                                                                                                                                                                      | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Meaning                                                                                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\mathbf{e} \in \mathbb{E} :$ $AllDmbLds(\mathbf{c},\mathbf{e})$                                                                                                                                               | $\forall \mathtt{e}' \in \mathbb{E}^{\mathtt{DmbLd}} : \\ ((\mathtt{e}' \prec \mathtt{e}) \implies \mathtt{status}(\mathtt{e}') = \mathtt{com}))$                                                                                                                                                                                                                                                                                                                     | All po-previous dmb.ld's have been committed.                                                                                                                                                    |
| $\mathbf{e} \in \mathbb{E} :$ $AllDmbSts(\mathbf{c},\mathbf{e})$                                                                                                                                               | $\forall e' \in \mathbb{E}^{DmbSt} : $ $((e' \prec e) \implies status(e') = com))$                                                                                                                                                                                                                                                                                                                                                                                    | All po-previous dmb.st's have been committed.                                                                                                                                                    |
| $\mathtt{e} \in \mathbb{E}$ : AllDmbSys $(\mathtt{c},\mathtt{e})$                                                                                                                                              | $\forall \texttt{e}' \in \mathbb{E}^{\texttt{DmbSy}}: \\ ((\texttt{e}' \prec \texttt{e}) \implies \texttt{status}(\texttt{e}') = \texttt{com}))$                                                                                                                                                                                                                                                                                                                      | All po-previous dmb.sy's have been committed.                                                                                                                                                    |
| $\mathbf{e} \in \mathbb{E}^{STL} \cup \mathbb{E}^{STLX} \cup \mathbb{E}^{DmbSt}:$ AllWrites $(\mathbf{c}, \mathbf{e})$                                                                                         | $\forall e' \in \mathbb{E}^{ST} \cup \mathbb{E}^{STL} \cup \mathbb{E}^{STX} \cup \mathbb{E}^{STLX} : \\ ((e' \prec e) \implies status(e') = com))$                                                                                                                                                                                                                                                                                                                    | All po-previous write-variants have been committed.                                                                                                                                              |
| $\mathbf{e} \in \mathbb{E}^{STL} \cup \mathbb{E}^{STLX} \cup \mathbb{E}^{DmbLd}:$ $AllReads(\mathbf{c},\mathbf{e})$                                                                                            | $\forall \mathbf{e}' \in \mathbb{E}^{\mathrm{LD}} \cup \mathbb{E}^{\mathrm{LDA}} \cup \mathbb{E}^{\mathrm{LDX}} \cup \mathbb{E}^{\mathrm{LDAX}} : \\ ((\mathbf{e}' \prec \mathbf{e}) \implies status(\mathbf{e}') = com))$                                                                                                                                                                                                                                            | All po-previous read-variants have been committed.                                                                                                                                               |
| $\mathtt{e} \in \mathbb{E}$ : AllSyncs $(\mathtt{c},\mathtt{e})$                                                                                                                                               | $\forall \texttt{e}' \in \mathbb{E}^{\texttt{DmbSy}} \cup \mathbb{E}^{\texttt{Isb}} : \\ ((\texttt{e}' \prec \texttt{e}) \implies \texttt{status}(\texttt{e}') = \texttt{com}))$                                                                                                                                                                                                                                                                                      | All po-previous dmb.sy's and isb's have been committed.                                                                                                                                          |
| $\mathbf{e} \in \mathbb{E}^{LDA} \cup \mathbb{E}^{LDAX}:$ AllSRels $(\mathbf{c},\mathbf{e})$                                                                                                                   | $\forall \mathbf{e} \in \mathbb{E}^{STL} \cup \mathbb{E}^{STLX} : \\ ((\mathbf{e}' \prec \mathbf{e}) \implies status(\mathbf{e}') = com))$                                                                                                                                                                                                                                                                                                                            | All po-previous Store-Releases have been committed.                                                                                                                                              |
| $\textbf{e} \in \mathbb{E}^{\text{LD}} \cup \mathbb{E}^{\text{LDA}} \cup \mathbb{E}^{\text{LDX}} \cup \mathbb{E}^{\text{LDAX}}:$ $\text{AllLAcqInit}(\textbf{c},\textbf{e})$                                   | $\forall \texttt{e}' \in \mathbb{E}^{\texttt{LDA}} \cup \mathbb{E}^{\texttt{LDAX}} : \\ ((\texttt{e}' \prec \texttt{e}) \Longrightarrow \\ ((\texttt{status}(\texttt{e}') = \texttt{init}) \lor (\texttt{status}(\texttt{e}') = \texttt{com})))$                                                                                                                                                                                                                      | All po-previous Load-Acquires have been initialized.                                                                                                                                             |
| $\mathbf{e} \in \mathbb{E}^{ST} \cup \mathbb{E}^{STX}$ : $AllLAcqs(\mathbf{c}, \mathbf{e})$                                                                                                                    | $\forall \mathtt{e}' \in \mathbb{E}^{\mathtt{LDA}} \cup \mathbb{E}^{\mathtt{LDAX}} : \\ ((\mathtt{e}' \prec \mathtt{e}) \implies \mathtt{status}(\mathtt{e}') = \mathtt{com}))$                                                                                                                                                                                                                                                                                       | All po-previous Load-Acquires have been committed.                                                                                                                                               |
| $\mathbf{e} \in \mathbb{E}^{STL} \cup \mathbb{E}^{STLX}$ : $AllMem(\mathbf{c},\mathbf{e})$                                                                                                                     | ${\tt AllWrites}({\tt c},{\tt e}) \land {\tt AllReads}({\tt c},{\tt e})$                                                                                                                                                                                                                                                                                                                                                                                              | All po-previous events that access memory have been committed.                                                                                                                                   |
| $\mathtt{e} \in \mathbb{E}$ : AllBarriers $(\mathtt{c},\mathtt{e})$                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | All po-previous barriers have been committed.                                                                                                                                                    |
| $\mathbf{e} \in \mathbb{E}^{ST} \cup \mathbb{E}^{STL} \cup \mathbb{E}^A:$ InitCnd $(\mathbf{c},\mathbf{e})$                                                                                                    | $ \begin{split} \forall \mathbf{e}' \in \mathbb{E}^{\mathrm{LD}} \cup \mathbb{E}^{\mathrm{LDA}} \cup \mathbb{E}^{\mathrm{LDX}} \cup \mathbb{E}^{\mathrm{LDAX}} \cup \mathbb{E}^{A} : \\ (\mathbf{e}' \prec_{\mathrm{data}} \mathbf{e}) \vee (\mathbf{e}' \prec_{\mathrm{addr}} \mathbf{e}) \\ &\Longrightarrow \\ ((\mathrm{status}(\mathbf{e}') = \mathrm{init}) \vee (\mathrm{status}(\mathbf{e}') = \mathrm{com})) \end{split} $                                   | All events on which e is dependent on have already been initialized.                                                                                                                             |
| $\mathbf{e} \in \mathbb{E}^{\mathrm{Isb}} \cup \mathbb{E}^{\mathrm{ST}} \cup \mathbb{E}^{\mathrm{STL}} \\ \cup \mathbb{E}^{\mathrm{STX}} \cup \mathbb{E}^{\mathrm{STLX}} : \\ AddrCnd(\mathbf{c}, \mathbf{e})$ | $\begin{split} \forall \mathbf{e}' \in \mathbb{E}^{\mathrm{LD}} \cup \mathbb{E}^{A} \cup \mathbb{E}^{\mathrm{LDA}} \cup \mathbb{E}^{\mathrm{LDX}} \cup \mathbb{E}^{\mathrm{LDAX}}, \mathbf{e}'' \in \mathbb{E}: \\ & (\mathbf{e}' \prec_{\mathrm{addr}} \mathbf{e}'') \wedge (\mathbf{e}'' \prec_{\mathrm{po}} \mathbf{e}) \\ & \Longrightarrow \\ & ((\mathrm{status}(\mathbf{e}') = \mathrm{init}) \vee (\mathrm{status}(\mathbf{e}') = \mathrm{com})) \end{split}$ | All events po-before e have fully defined memory footprints.                                                                                                                                     |
| $\mathbf{e} \in \mathbb{E}$ : $ComCnd(\mathbf{c}, \mathbf{e})$                                                                                                                                                 | $\begin{array}{c} \forall e' \in \mathbb{E} : \\ (((e' \prec_{data} e) \lor (e' \prec_{ctrl} e) \\ \lor (e' \prec_{poloc} e))) \\ \Longrightarrow \\ (status(e') = com)) \\ \land \\ ((e' \prec_{addr} e) \Longrightarrow \\ (status(e) = init) \lor (status(e) = commit)) \end{array}$                                                                                                                                                                               | All events preceding e in ≺ <sub>data</sub> , ≺ <sub>ctrl</sub> or ≺ <sub>poloc</sub> have already been commited, and all events preceding e in ≺ <sub>addr</sub> have already been initialized. |

# 7 Rules with synchronization conditions

For each of the rules below,  $\mathbb{C}$  is the configuration before the rule, and is of the form  $\langle \mathbb{E}, \prec, \text{ins}, \text{status}, \text{rf}, \text{Prop}, \text{Mark} \rangle$ . The rules describe one possible way in which this configuration may evolve. The initial configuration is  $\langle \emptyset, \emptyset, \lambda i.\emptyset, \lambda$ 

$$\frac{\mathbb{e} \in \mathbb{E}_p, \quad \prec' = \prec \cup \{\langle \mathbb{e}', \mathbb{e} \rangle | \mathbb{e}' \in \mathbb{E}_p\}, \quad i \in \mathsf{MaxI}(\mathbb{c}, p)}{\mathbb{c} \xrightarrow{p} \langle \mathbb{E} \cup \mathbb{e}, \prec', \mathsf{ins}[\mathbb{e} \leftarrow i], \mathsf{status}[\mathbb{e} \leftarrow \mathsf{fetch}], \mathsf{rf}, \mathsf{Prop}, \mathsf{Mark} \rangle} \mathsf{Fetch}$$
 
$$\mathbb{e} \in \mathbb{E}_p^{\mathsf{LD}} \cup \mathbb{E}_p^{\mathsf{LDX}}, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{AllSyncs}(\mathbb{c}, \mathbb{e}),$$

```
\mathsf{AllDmbLds}(\underline{\mathbb{c}},\underline{\mathbb{e}}),\quad \mathsf{AllLacqInit}(\underline{\mathbb{c}},\underline{\mathbb{e}}),\quad \underline{\mathbb{e}}'=CW(\underline{\mathbb{c}},\underline{\mathbb{e}}),\quad \mathsf{status}(\underline{\mathbb{e}}')=\mathsf{init}\\\mathsf{InitLDOrLDXFromLocal}
                                                                                                         \mathbb{C} \xrightarrow{p} \langle \mathbb{E}, \prec, \text{ins}, \text{status}[\mathbb{e} \leftarrow \text{init}], \text{rf}[\mathbb{e} \leftarrow \mathbb{e}'], \text{Prop}, \text{Mark} \rangle
                                                                           \mathbf{e} \in \mathbb{E}_p^{\mathrm{LD}} \cup \mathbb{E}_p^{\mathrm{LDX}}, \quad \mathrm{status}(\mathbf{e}) = \mathrm{fetch}, \quad \mathrm{AllSyncs}(\mathbf{c}, \mathbf{e}), \quad \mathrm{AllDmbLds}(\mathbf{c}, \mathbf{e}),
                                                                \mathsf{AllLacqInit}(\mathtt{c},\mathtt{e}), \quad (CW(\mathtt{c},\mathtt{e}) = \bot) \lor (CW(\mathtt{c},\mathtt{e}) = \mathtt{e}' \land \mathsf{status}(\mathtt{e}') = \mathsf{com}) \\ \mathsf{InitLDOrLDXFromProp}(\mathsf{c},\mathtt{e}) = \mathsf{e}' \land \mathsf{status}(\mathsf{e}') = \mathsf{e}' \land \mathsf{status}(\mathsf{e}'
                                                                             \mathbb{C} \xrightarrow{p} \langle \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{init}], \mathsf{rf}[\mathbb{e} \leftarrow \mathsf{Prop}(\mathsf{Var}(\mathbb{c}, \mathbb{e}))], \mathsf{Prop}, \mathsf{Mark} \rangle
                                                                         \mathbf{e} \in \mathbb{E}_n^{\mathrm{LDA}} \cup \mathbb{E}_n^{\mathrm{LDAX}}, \quad \mathrm{status}(\mathbf{e}) = \mathrm{fetch}, \quad \mathrm{AllSyncs}(\mathbf{c}, \mathbf{e}), \quad \mathrm{AllSRels}(\mathbf{c}, \mathbf{e}),
                                                       \frac{\mathsf{AllDmbLds}(\mathbb{c},\mathbb{e}), \quad \mathsf{AllLacqInit}(\mathbb{c},\mathbb{e}), \quad \mathbb{e}' = CW(\mathbb{c},\mathbb{e}), \quad \mathsf{status}(\mathbb{e}') = \mathsf{init}}{\mathbb{c} \stackrel{p}{\longrightarrow} \langle \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{init}], \mathsf{rf}[\mathbb{e} \leftarrow \mathbb{e}'], \mathsf{Prop}, \mathsf{Mark} \rangle} \mathsf{InitLDAOrLDAXFromLocal}
                                                                  \mathbb{e} \in \mathbb{E}_{p}^{\mathrm{LDA}} \cup \mathbb{E}_{p}^{\mathrm{LDAX}}, \quad \mathrm{status}(\mathbb{e}) = \mathrm{fetch}, \quad \mathrm{AllSyncs}(\mathbb{c}, \mathbb{e}), \quad \mathrm{AllLacqInit}(\mathbb{c}, \mathbb{e}),
                       \text{AllDmbLds}(\mathbb{c},\mathbb{e}), \quad \text{AllSRels}(\mathbb{c},\mathbb{e}), \quad \underline{(CW(\mathbb{c},\mathbb{e}) = \bot) \vee (CW(\mathbb{c},\mathbb{e}) = \mathbb{e}' \wedge \text{status}(\mathbb{e}') = \text{com})} \\ \text{InitLDAOrLDAXFromProp} 
                                                                         \mathbb{C} \xrightarrow{p} \langle \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{init}], \mathsf{rf}[\mathbb{e} \leftarrow \mathsf{Prop}(\mathsf{Var}(\overline{\mathbb{c},\mathbb{e}}))], \overline{\mathsf{Prop}, \mathsf{Mark}}\rangle
                                                                                  \frac{\mathbf{e} \in \mathbb{E}_p^{\mathrm{LD}} \cup \mathbb{F}_p^{\mathrm{LDA}}, \quad \mathsf{status}(\mathbf{e}) = \mathsf{init}, \quad \mathsf{ComCnd}(\mathbf{c}, \mathbf{e}), \quad \mathsf{AllSyncs}(\mathbf{c}, \mathbf{e})}{\mathbf{c} \xrightarrow{p} \langle \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbf{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop}, \mathsf{Mark} \rangle} \mathsf{ComNonExclusiveRead}
                                                                          \frac{\mathbb{e} \in \mathbb{E}_p^{\text{LDX}} \cup \mathbb{E}_p^{\text{LDAX}}, \quad \text{status}(\mathbb{e}) = \text{init}, \quad \text{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \text{AllSyncs}(\mathbb{c}, \mathbb{e})}{\mathbb{c} \xrightarrow{p} \langle \mathbb{E}, \prec, \text{ins}, \text{status}[\mathbb{e} \leftarrow \text{com}], \text{rf}, \text{Prop}, \text{Mark}[\text{var}(\mathbb{e}) \leftarrow \text{GetLoadMark}(\mathbb{e})] \rangle} \text{ComExclusiveRead}}
                                                                                                                                                           \mathbf{e} \in \mathbb{E}_p^{\mathrm{ST}}, \quad \mathrm{status}(\mathbf{e}) = \mathrm{fetch}, \quad \mathrm{InitCnd}(\mathbf{c}, \mathbf{e}),
                                                                                                                 \frac{\mathsf{AllSyncs}(\mathbb{c},\mathbb{e}), \quad \mathsf{AllDmbLds}(\mathbb{c},\mathbb{e}), \quad \mathsf{AllLAcqs}(\mathbb{c},\mathbb{e}), \quad \mathsf{AllDmbSts}(\mathbb{c},\mathbb{e})}{\mathsf{InitST}}
                                                                                                                                                            \mathbb{C} \xrightarrow{p} \langle \mathbb{E}, \prec, \text{ins}, \text{status}[e \leftarrow \text{init}], \text{rf}, \text{Prop}, \text{Mark} \rangle
\mathbb{C} \xrightarrow{p} \langle \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{init}], \mathsf{Prop}, \mathsf{Mark} \rangle
                                        \frac{\mathbb{e} \in \mathbb{E}_p^{\mathsf{STL}} \cup \mathbb{E}_p^{\mathsf{STL}}, \quad \mathsf{status}(\mathbb{e}) = \mathsf{init}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AddrCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllSyncs}(\mathbb{c}, \mathbb{e})}{\mathbb{c} \xrightarrow{p} \langle \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop}[\mathsf{var}(\mathbb{e}) \leftarrow \mathbb{e}], \mathsf{Mark}[\mathsf{var}(\mathbb{e}) \leftarrow \bot] \rangle} \mathsf{ComNonExclusiveWrite}
                                                                                                                      \mathbf{e} \in \mathbb{E}_p^{\mathrm{STX}}, \quad \mathrm{status}(\mathbf{e}) = \mathrm{fetch}, \quad \mathrm{AllSyncs}(\mathbf{c}, \mathbf{e}), \quad \mathrm{AddrCnd}(\mathbf{c}, \mathbf{e}),
                                                                                                                      {\tt AllDmbLds}({\tt c},{\tt e}), \quad {\tt AllLAcqs}({\tt c},{\tt e}), \quad {\tt AllDmbSts}({\tt c},{\tt e}), \quad {\tt ComCnd}({\tt c},{\tt e})
                                                    \frac{\text{AllDmbSts}(\mathbb{C},\mathbb{e}), \quad \text{AllLAcqs}(\mathbb{C},\mathbb{e}), \quad \text{AllDmbSts}(\mathbb{C},\mathbb{e}), \quad \text{ComCnd}(\mathbb{C},\mathbb{e})}{\mathbb{C} \xrightarrow{p} \big\langle \mathbb{E}, \prec, \text{ins}, \text{status}[\mathbb{e} \leftarrow \text{init}], \text{rf}, \text{Prop}[\text{var}(\mathbb{e}) \leftarrow \text{GetUpdate}(\mathbb{e})], \text{Mark}[\text{var}(\mathbb{e}) \leftarrow \text{GetMark}(\mathbb{e})] \big\rangle}
                                                                               \mathbf{e} \in \mathbb{E}_p^{\mathsf{STLX}}, \quad \mathsf{status}(\mathbf{e}) = \mathsf{fetch}, \quad \mathsf{AddrCnd}(\mathbf{c}, \mathbf{e}), \\ \mathsf{ComCnd}(\mathbf{c}, \mathbf{e}), \quad \mathsf{AllSyncs}(\mathbf{c}, \mathbf{e}), \quad \mathsf{AllDmbLds}(\mathbf{c}, \mathbf{e}), \quad \mathsf{AllMem}(\mathbf{c}, \mathbf{e}), \quad \mathsf{AllDmbSts}(\mathbf{c}, \mathbf{e}) \\ \mathsf{ComSTLX}
                                                     \overline{\mathbb{C} \xrightarrow{p} \langle \mathbb{E}, \prec, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop}[\mathsf{var}(\mathbb{e}) \leftarrow \mathsf{GetUpdate}(\mathbb{e})], \mathsf{Mark}[\mathsf{var}(\mathbb{e}) \leftarrow \mathsf{GetMark}(\mathbb{e})] \rangle}
                                                                          \frac{\mathbb{e} \in \mathbb{E}_p^{\mathsf{DmbSy}}, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllMem}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllBarriers}(\mathbb{c}, \mathbb{e})}{\mathbb{c} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle} \mathsf{ComDmbSy}
                                                                                         \underbrace{\mathbb{e} \in \mathbb{E}_p^{\mathrm{Isb}}, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AddrCndc}, \mathbb{e}), \quad \mathsf{AllDmbSys}(\mathbb{c}, \mathbb{e})}_{\mathsf{ComIsb}} \mathsf{ComIsb}
                                                                                                                                                                                    \mathbb{C} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[e \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop} \rangle
                                                                           \frac{\mathbb{e} \in \mathbb{E}_p^{\mathsf{DmbLd}}, \quad \mathsf{status}(\mathbb{e}) = \mathsf{fetch}, \quad \mathsf{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllReads}(\mathbb{c}, \mathbb{e}), \quad \mathsf{AllDmbSys}(\mathbb{c}, \mathbb{e})}{\mathbb{c} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop}, \mathsf{Mark} \rangle} \mathsf{ComDmbLd}
                                                                         \underbrace{\mathbb{e} \in \mathbb{E}_p^{\mathrm{DmbSt}}, \quad \mathrm{status}(\mathbb{e}) = \mathrm{fetch}, \quad \mathrm{ComCnd}(\mathbb{c}, \mathbb{e}), \quad \mathrm{AllWrites}(\mathbb{c}, \mathbb{e}), \quad \mathrm{AllDmbSys}(\mathbb{c}, \mathbb{e})}_{\mathrm{ComDmbSt}}
                                                                                                                                                                    \mathbb{C} \xrightarrow{p} \langle \mathbb{E}, \mathsf{ins}, \mathsf{status}[\mathbb{e} \leftarrow \mathsf{com}], \mathsf{rf}, \mathsf{Prop}, \mathsf{Mark} \rangle
                                                                                      \underline{\mathbb{e} \in \mathbb{E}_p^{\text{ACI}}, \quad \text{status}(\mathbb{e}) = \text{fetch}, \quad \text{ComCnd}(\mathbb{c},\mathbb{e}), \quad \text{ValidCnd}(\mathbb{c},\mathbb{e}), \quad \text{AllSyncs}(\mathbb{c},\mathbb{e})}{\text{ComACI}}
```

We explain the above rules as thus:

- The Fetch rule is the same as before.
- We need the following pre-conditions to hold for initializing (satisfying) a non-acquire read (exclusive as well as not) event e (from either local uncommitted events or memory):
  - 1. For all events e' that are poloc-predecessors of e, e' must have been initialized.
  - 2. All dmb.sy, isb and dmb.ld instructions that are po-predecessors of e have been committed.
  - 3. All po-preceding load acquire instructions have been initialized, i.e. entirely satisfied.
- The rule for initializing an acquire-read (exclusive as well as not) is similar to that above, but with the extra condition that all po-previous Store Releases have been committed.

- One condition required for committing for any kind of write needs that we know the "memory footprint", i.e. address of all po-previous memory access events is known.
- To initialize a (non-exclusive, non-release) write, along with an InitCnd that we had previously (but which also includes address dependencies now), we need the following condition to hold: all po-previous dmb.sy, isb, dmb.ld, dmb.st, and Load Acquire instructions have been committed.
- To initialize an acquire but non-exclusive write (STL), instead of just load-acquires, we need *all* po-preceding memory access instructions to have been committed.
- To commit a store release, the required conditions are almost the same as for initializing writes, with the difference that instead of just load acquires, all po-previous memory access instructions have been committed. Another difference is that it directly goes to the commit stage, and swaps out memory if and only if no other instruction has modified the main memory at that location since the last load acquire from the same process.
- The exclusive versions of the two kinds of writes are to be directly committed: an STX can be committed only if it satisfies all the conditions mentioned above for simple write initialization, along with the ComCnd. On the other hand, an STLX instruction can be committed only if all po-preceeding instructions excluding ACI events have been committed.
- The condition for committing a non-exclusive write is similar to before, but with the added condition that all poprevious synchronization instructions(dmb.sy and isb) are committed.
- All ACI and barrier instructions have only one transition: from fetch to commit. Across all of them, the ComCnd and ValidCnd are common conditions, as is the condition that all dmb.sy's have been committed (for ACI's and dmb.sy's we also need po-previous isb's to have been committed). Apart from this,
  - 1. For dmb.sy's we need all po-previous memory access instructions to have committed.
  - 2. For isb's we need all po-previous memory access instructions to have fully defined memory footprints.
  - 3. For dmb.ld's we need all po-previous load (read and load acquire) instructions to have been committed.
  - 4. For dmb.st's we need all po-previous stores (write and store release) instructions to have been committed.

Assign instructions. The Herd or the Flat model do not explicitly handle assign instructions. We can instead imagine it as writing the value of exp to a new variable z which is later read into the register r. Since this variable is never used by any other process, we can construct a rule for this assign statement by simply merging the rules for read and write. Since AllLacqInit is a weaker condition than AllLacqs, we can simply use the predicates for the write event. One must, however, keep in mind that this is a derived rule.

# 8 Proof of equivalence to the Herd Model

We give here the proof of equivalence of the above model to the Herd model, as found in section B2.3 of the ARM developer manual. There are two main conditions for the equivalence to hold: the local ordering constraints and the external ordering constraints. We do not take into account tag reads or tag writes since our model does not include them. The local ordering constraints consist of the following:

- Constraints due to local-write successors. These correspond to write-write pairs related by ≺poloc. Consider any valid execution under our model, and consider two write events e₁ ≺poloc e₂. Note that e₁ is always committed before e₂, and because reads can read only from po-previous writes, an execution in which e₁ is initialized after e₂ is functionally equivalent to one where e₁ is initialized just before e₂ (because reads that occur po-between the two events will anyway read from e₂ in our model; and for those after e₂ this leads to a functionally same scenario). Hence, reachability is preserved by our model for this rule.
- Dependency ordered before relations are preserved. This consists of the rf,addr,data and ctrl dependencies. The first follows immediately from the definition of CW. In our formulation of the syntax of concurrent programs addr and data dependencies both are part of  $\prec_{\mathtt{data}}$  (since we represent loads by  $r \leftarrow x$  and stores by  $r \leftarrow r$ ). Then the other three follow from InitCnd which appears in all initialization rules for writes, and the definition of r0 for reads. The AllSyncs predicate which appears in all synchronization rules takes care of the fourth.
  - We should also resolve one point here: suppose that a read instance e has  $CW(e) = e' \in \mathbb{E}^{SRel}$ . Then, e should read from e' only if the latter is successful, and otherwise from the po-latest event e'' po-before e' (or from a write by another process). Note however, that before an SRel is committed, we need all po-preceding memory instructions to have been committed; further we need e' to have been committed by the time e is initialized, according to our model. Hence, we

always have that the effects of  $\mathfrak{E}'$  (and preceeding instructions including  $\mathfrak{E}''$ ) if any, have already propagated to memory before  $\mathfrak{E}$  is initialized. Hence, our set of rules handles this case correctly.

- Atomic-ordered-before relations are preserved. These consist of the following two cases:
  - The relation between a successful load exclusive store exclusive pair is preserved. This is true in our model, since we need the load exclusive to have been committed before the store exclusive: hence, if the store exclusive succeeded, there must have been no intervening writes and hence the store exclusive must have read from the load exclusive.
  - The ordering between a store exclusive and a poloc-later load acquire that is a local read successor of it is preserved: this follows since we need the local read predecessor of a load to have been initialized (at least) before it itself is; since a store exclusive directly commits, we have that the store exclusive must have been committed under our model by the time the load acquire is initialized.
- Barrier-ordered-before relations are preserved. These relations are further divided into the following:
  - 1. The ordering between two events separated by a dmb.full. The AllSyncs predicate takes care of this, along with the predicates of the ComDmbSy and ComIsb rules.
  - 2. The ordering between two events that form an release-acquire pair. The release-acquire pairs are said to be like two halves of a dmb.full. The AllSRels predicate of LAcqInit handles this.
  - 3. The ordering between a read-event pair where the read is po-before a dmb.ld which is po-before the event. The AllReads condition of ComDmbLd combined with AllDmbLds in all of the init rules ensures that this constraint holds.
  - 4. The ordering between a LAcq and polater event is preserved. The AllLacqInit (and the AllLacqs in case of InitWrite) that appears in all the init rules takes care of this.
  - 5. The ordering between a write-write pair where the first write is po-before a dmb.st which is po-before the second write. First note that the AllWrites predicate in ComDmbSt ensures that the write is committed before the dmb.st. Further, the AllDmbSts predicate of InitWrite and InitSRel ensure that the dmb.st is committed before the second write is initialized.
  - 6. The ordering between a release and a *preceeding* event is preserved. This is ensured by the AllMem predicate in ComSRel
- The transitive closure of the above must hold. Since we showed that each of the above orderings holds individually, the transitive closure follows easily.

Next we tackle the proof of the global ordering constraints. We choose the ordered-before formulation of the external ordering constraints as presented in ARM's manual. An event  $e_1$  is ordered-before another event  $e_2$  if and only if at least one of the following hold:

- $e_1$  is observed by (i.e. is read by)  $e_2$ , or
- $e_1$  is locally ordered before  $e_2$ , or
- There exists an event  $e_3$  such that  $e_1$  is ordered before  $e_3$  which in turn is ordered before  $e_2$  (transitive closure).

Then, the external ordering constraint requires that there are no cycles in the ordered-before relation, i.e. that all processors see a consistent view of the order. Note that, denoting the ordered-before relation by  $\prec_{ob}$ , if  $e_1 \prec_{ob} e_2$  where  $e_1$  and  $e_2$  belong to different processes, then since in our model the memory's contents can be overwritten by newer events but not "uncovered",  $e_2$  "covers"  $e_1$  and hence the first event cannot be read after that by any events: this is because remote reads see a more recent version of the memory, while local reads either read from the main memory which has the same effect, or from a local read which is more recent than the main memory which is in turn more recent than  $e_1$ . Thus, the only way cycles can enter the  $\prec_{ob}$  ordering is if there is a cycle in the local ordering, which as established above is not possible.

Thus we conclude that every valid execution under our model (which we call ARM') corresponds to a valid execution under ARM.

Further, note that every predicate that occurs as a part of our rules follows from one of the conditions of ARM. This means that since any valid execution under ARM satisfies exactly these predicates, any valid execution under ARM satisfies each of these rules. Thus, every execution under ARM is valid under ARM'.

Using the above two results, we conclude that  $ARM \equiv ARM'$ , completing the proof of equivalence.

# 9 Context Bound Model Checking for ARM

In the spirit of Context Bound Model Checking, we propose a code-to-code translation from source code written under the ARM v8 model to one that runs under Sequential Consistency (SC), but with a bound on the maximum number of contexts of execution. Here, we define a context as a stretch of execution (across time) in which only one processor is active. Thus, inside a single context, the Herd model behaves exactly like SC to the executing process (and the other processes are not

executing). This context-bound reduction was first pioneered by Lal and Reps, and we adapt their approach (with the required changes) to fit the ARM model. In particular, our code guesses the global state (the state of the main memory) at all context switches. Then, our code simulates, for each process, the contexts in which it is active, starting from the respective guessed global states. In the end, we verify, that for each context k, the process active in context k transforms the global state from that guessed at the end of context k-1 to that guessed at the end of context k. The advantage of this approach over naive simulation is that it avoids having to deal with cross-products of local spaces, and hence avoids the exponential blowup associated with it. As an end result, we have code that when run under SC successfully simulates all possible runs under the ARM v8 memory model that incur at most k context switches. That is, Context Bound Model Checking is an efficient under-approximation to state reachability. Since it has been demonstrated before that most bugs are (as a general rule of thumb) reachable in a small number of context switches, our approach is an effective means of tacking the undecidability of the ARM v8 memory model.

We first demonstrate the above method on the simple model introduced at the beginning of the document, and then proceed to adapt it to the whole model.

## 10 Code-to-code translation for reduction to SC (for the simple model)

For the sake of performing context-bound model checking, we next define the scheme for the code-to-code translation.

### 10.1 Scheme for the first part of model (without synchronization instructions)

Our translation scheme translates a program Prog into a program  $Prog^{\clubsuit}$  using the map function  $\llbracket \cdot \rrbracket_K$ . Let  $\mathcal{P}$  and  $\mathcal{X}$  be the set of processes and shared variables in our program. Then, the map  $\llbracket \cdot \rrbracket_K$  replaces the variables of Prog by  $|\mathcal{P}| \cdot K$  copies of the set  $\mathcal{X}$ , along with a finite set of finite data structures defined below. Below, the function gen takes in a finite set and returns a randomly chosen element of the set.

$$\llbracket Prog \rrbracket_K \overset{\text{def}}{=} \text{ vars: } x^* \ \langle \text{addvars} \rangle_K \\ \text{procs: } \langle \llbracket p \rrbracket_K \rangle^* \ \langle \text{initProc} \rangle_K \ \langle \text{verProc} \rangle_K$$
 
$$\llbracket p \rrbracket_K \overset{\text{def}}{=} \text{ regs: } \$r^* \\ \text{instrs: } \langle \llbracket i \rrbracket_K^p \rangle^*$$
 
$$\llbracket i \rrbracket_K^p \overset{\text{def}}{=} l : \ \langle \text{activeCnt} \rangle_K^p \ \llbracket \$ \rrbracket_K^p \ \langle \text{closeCnt} \rangle_K^p$$
 
$$\llbracket x \leftarrow exp \rrbracket_K^p \overset{\text{def}}{=} \llbracket x \leftarrow exp \rrbracket_K^{p,\text{Write}}$$
 
$$\llbracket \$ r \leftarrow x \rrbracket_K^p \overset{\text{def}}{=} \llbracket \$ r \leftarrow x \rrbracket_K^{p,\text{Read}}$$
 
$$\llbracket \$ r \leftarrow exp \rrbracket_K^p \overset{\text{def}}{=} \llbracket \$ r \leftarrow exp \rrbracket_K^{p,\text{Read}}$$
 
$$\llbracket \$ r \leftarrow exp \rrbracket_K^p \overset{\text{def}}{=} \llbracket \$ r \leftarrow exp \rrbracket_K^{p,\text{Read}}$$
 
$$\llbracket \$ r \leftarrow exp \rrbracket_K^p \overset{\text{def}}{=} \llbracket x r \leftarrow exp \rrbracket_K^{p,\text{Read}}$$
 
$$\llbracket \$ r \leftarrow exp \rrbracket_K^p \overset{\text{def}}{=} \llbracket x r \leftarrow exp \rrbracket_K^{p,\text{Read}}$$
 
$$\llbracket \$ r \leftarrow exp \rrbracket_K^p \overset{\text{def}}{=} \llbracket x r \leftarrow exp \rrbracket_K^{p,\text{Read}}$$
 
$$\llbracket \$ r \leftarrow exp \rrbracket_K^p \overset{\text{def}}{=} \llbracket x r \leftarrow exp \rrbracket_K^{p,\text{Read}}$$
 
$$\llbracket \text{while } exp \text{ do } i^* \rrbracket_K^p \overset{\text{def}}{=} \rrbracket \text{while } exp \text{ do } (\llbracket i \rrbracket_K^p)^* ; \ \langle \text{control} \rangle_K^p$$
 
$$\llbracket \text{assume } exp \rrbracket_K^p \overset{\text{def}}{=} \text{assume } exp; \ \langle \text{control} \rangle_K^p \end{cases}$$
 
$$\llbracket \text{assume } exp \rrbracket_K^p \overset{\text{def}}{=} \text{assume } exp; \ \langle \text{control} \rangle_K^p \end{cases}$$
 
$$\llbracket \text{def} \text{ und } \text{def} \text{ process } \text{ process }$$

### 10.2 Data Structures (for the model without synchronization)

We denote by  $\mathcal{D}$  the domain of all possible values of expressions and variables. Our simulation maintains, as described above, a finite set of finite data structures. We explain each in turn. First, for each context k, we store the ID of the active process p in the context k, using the mapping  $\operatorname{active}:[1,\cdots,K]\mapsto \mathcal{P}$ . The mapping  $\mu^{init}:\mathcal{X}\times[1,\cdots,K]\mapsto \mathcal{D}$  maintains, for each variable x and context k the last value of the variable x that has been propagated to memory by any process x upto the beginning of context x. We also define the mapping x is x i.e. at any given point in time covered by context x is given the latest value of variable x propagated to memory until that point. Further, the mapping x is x denotes for each process x and variable x the latest value that has been written to x by x. We also maintain the maps

```
\begin{split} &\text{iW}: \mathcal{P} \times \mathcal{X} \mapsto [1, \cdots, K] \\ &\text{cW}: \mathcal{P} \times \mathcal{X} \mapsto [1, \cdots, K] \\ &\text{iR}: \mathcal{P} \times \mathcal{X} \mapsto [1, \cdots, K] \\ &\text{cR}: \mathcal{P} \times \mathcal{X} \mapsto [1, \cdots, K] \end{split}
```

The first map indicates, for each process p and variable x, the latest context in which a write on x has been initialized by p. Similarly, the second one indicates for each such pair the latest context in which a write was committed by p; and the third indicates the latest context in which a read of x was initialized by p. Similarly, we define cR for committing reads. It must be noted that a read is not propagated to other processes. The only purpose of separately initializing and committing them is for a scenario like this, consider a dependency  $w_1 \xrightarrow{rf} r \xrightarrow{\text{data}} w_2$ . Suppose the init times of the three are 1, 2, 3 respectively, with  $w_1$  committed only at 5. We need to ensure that  $w_2$  is not committed before 5, but we would like to consider only immediate dependencies. Thus it is more convenient to assign r a commit timestamp  $\geq 5$ , so that we can impose the constraint saying " $w_2$  commits after whatever time r commits".

Since registers are shared among all processes, we need to define special mappings for them. Thus we define  $iReg : \mathcal{P} \times \mathcal{R} \mapsto [1, \cdots, K]$  which captures for each register r the initializing context of the latest read or assign event loading a value to r. Similarly r captures for each register r the committing context of the latest read or assign event loading a value to r. We also extend this to expressions, by defining r r large r r large r large

Finally, the mapping  $\mathtt{ctrl}: \mathcal{P} \mapsto [1, \cdots, K]$  gives for each process p the committing context of the latest  $\mathtt{aci}$  event in p. The variable cnt tracks the current context.

The function gen is assumed to return, given a set S, a random element of S.

#### 10.3 The initializing process

We next present the algorithm  $\langle initProc \rangle_K$ .

### **Algorithm 1:** Algorithm $\langle \text{initProc} \rangle_K$ .

```
1 for p \in \mathcal{P} \land x \in \mathcal{X} do
          iR(p, x) \leftarrow 1;
 2
          iW(p,x) \leftarrow 1;
 3
          cW(p,x) \leftarrow 1;
 4
          \mathsf{cR}(p, x) \leftarrow 1;
 5
          \nu(p,x) \leftarrow 0;
 6
           \mu(p, x, 1) \leftarrow 0;
 7
           for k \in [2, \cdots, K] do
 8
                \mu^{init}(x,k) \leftarrow \text{gen}(\mathcal{D});
 9
                \mu(x,k) \leftarrow \mu^{init}(p,x,k);
10
          end
11
12 end
13 for p \in \mathcal{P} do
          \mathsf{ctrl}(p) \leftarrow 1;
14
15 end
16 for \$r \in \mathcal{R} do
           iReg(p, \$r) \leftarrow 1;
          cReg(p, \$r) \leftarrow 1;
18
19 end
20 for k \in [1, \dots, K] do
      | active(k) \leftarrow gen([1, \cdots, K]);
22 end
23 cnt \leftarrow 1;
```

The initial process's job is to initialize all the data structures. We assume that in the beginning all variables are assigned the value 0. If needed we can replace this by a symbolic variable depicting all possible values. The structures which record contexts are all initialized to 1, since that is the earliest context possible. We also assign to each context a randomly chosen active process.

### 10.4 Write instructions

```
Algorithm 2: \llbracket x \leftarrow exp 
Vert_K^{p,write}

1 //Guess
2 i W(p,x) \leftarrow gen([1,\cdots,K]);
3 old\text{-cW} \leftarrow cW(p,x);
4 cW(p,x) \leftarrow gen([1,\cdots,K]);
5 //Check
6 assume(iW(p,x) \geq cnt);
7 assume(active(iW(p,x)) = p);
8 assume(iW(p,x) \geq iReg(p,exp));
9 assume(cW(p,x) \geq iW(p,x));
10 assume(cW(p,x) \geq max(old\text{-cW}, cReg(p,exp), cR(p,x), ctrl(p));
11 //Update
12 \mu(x, cW(p,x)) \leftarrow exp;
13 \nu(p,x) \leftarrow exp;
```

The above listing shows how write instructions are handled. First, we guess the contexts in which the write will be initialized and committed respectively. Next, we perform a set of sanity checks to ensure that the write conforms to the rule InitWrite: line 6 checks that the write is initialized after the current context (when it is fetched); line 7 ensures that p is the active process in that context. We then make sure that InitCnd is satisfied in line 8. Further, the write must be initialized before committed, as expressed in line 9. Finally, we must ensure that the write is committed not before any poloc-preceeding write or read, and also not before any po-previous aci instruction or before any instruction which supplies the data for this write. That is expressed in line 10. Then, we update the new values of the global values of x in the respective context, and the latest local value of x.

#### 10.5 Read Instructions

```
Algorithm 3: [\![\$r \leftarrow x]\!]_K^{p,\mathsf{Read}}
 1 //Guess
 \mathbf{2} \ \mathsf{iR}(p,x) \leftarrow \mathsf{gen}([1,\cdots,K]);
 3 old-cR \leftarrow cR(p,x);
 4 \operatorname{cR}(p,x) \leftarrow \operatorname{gen}([1,\cdots,K]);
 5 iReg(\$r) \leftarrow iR(p,x);
 \mathbf{6} \ \mathsf{cReg}(p,\$r) \leftarrow \mathsf{cR}(p,x);
 7 //Check
 8 assume(iR(p, x) \geq cnt);
 9 assume(active(iR(p, x)) = p);
10 assume(iR(p, x) \geq iW(p, x));
11 assume(cR(p, x) \geq iR(p, x));
12 assume(active(cR(p, x)) = p);
13 assume(cR(p, x) \geq max(old-cR, cW(p, x), ctrl(p));
14 //Update
15 if iR(p,x) < cW(p,x) then
         \$r \leftarrow \nu(p,x);
16
17 else
         r \leftarrow \mu(x, iR(p, x));
18
19 end
```

As for writes, we start by guessing the contexts in which the read is initialized and committed. We then perform some sanity checks in the lines 8-14, which we explain next. Line 8 checks that the read is initialized only after being fetched (after or in the current context). Lines 9 and 12 ensure that p is the active process during the initialization and commit of the read. Line 10 ensures that the read is initialized after the closest po-before write is; this is needed due to the model. Line 11 expresses that the read is committed no earlier than it is initialized. Further, we need that the read is committed no earlier than a read/write that is poloc-before it, or any aci instruction that is po-before it. This is expressed in line 13. If the read is initialized before the closest po-before write (say w) is committed, then we must follow the rule InitReadFromLocal, as dictated by line 16. Otherwise, the global memory is at least as up-to-date, and we must use the rule InitReadFromProp to

#### 10.6 Assign Instructions

```
 \begin{array}{l} \textbf{Algorithm 4: } [\![\$r \leftarrow exp]\!]_K^{p,\text{Assign}} \\ \hline 1 \ //\text{Guess} \\ \hline 2 \ i\text{Reg}(p,\$r) \leftarrow \text{gen}([1,\cdots,K]); \\ \hline 3 \ c\text{Reg}(p,\$r) \leftarrow \text{gen}([1,\cdots,K]); \\ \hline 4 \ //\text{Check} \\ \hline 5 \ assume(i\text{Reg}(p,\$r) \geq cnt); \\ \hline 6 \ assume(active(i\text{Reg}(p,\$r)) = p); \\ \hline 7 \ assume(i\text{Reg}(\$r) \geq i\text{Reg}(p,exp)); \\ \hline 8 \ assume(active(c\text{Reg}(p,\$r)) = p); \\ \hline 9 \ assume(c\text{Reg}(p,\$r) \geq i\text{Reg}(p,\$r)); \\ \hline 10 \ assume(c\text{Reg}(p,\$r) \geq \max(c\text{Reg}(p,exp),\text{ctrl}(p)); \\ \hline 11 \ //\text{Update} \\ \hline 12 \ \$r \leftarrow exp; \\ \hline \end{array}
```

We first guess the initializing and committing context of the assign statement. Then we run through a few sanity checks that we now describe. We first check at line 4 that the statement is initialized only after it is fetched in the current context cnt. We also want that the statement only be committed no earlier than it is initialized; this is captured by line 9. We further need the process p to be active in both the contexts responsible for initialization and commit: this is expressed in lines 6 and 8. Since an assign statement can be initialized only after the statements it is dependent on (via data), we have line 7 which is InitCnd. Finally, the statement cannot be committed any earlier than a statement it depends on, or any po-preceeding aci statement. This corresponds to line 10. The update step is simple: we just record the new value of the register range r

#### 10.7 Verifying process

```
Algorithm 5: \langle \text{verProc} \rangle_K.

1 for p \in \mathcal{P} \land x \in \mathcal{X} \land k \in [1, \cdots, K-1] do

2 | assume(\mu(p, x, k) = \mu^{init}(p, x, k+1));

3 end

4 if l is reachable then

5 | error;

6 end
```

The verifying process simply makes sure that the modifications to global state by a process in a context leaves it exactly in the state that the process of the next context finds it. If this is satisfied, then the execution is valid and the *error* state is reachable if and only if a bad state can be reached in this reduced SC program.

# 11 Code-to-code translation for reduction to SC (for the complete model)

#### 11.1 Scheme for the complete model

Our translation scheme translates a program Prog into a program  $Prog^{\clubsuit}$  using the map function  $\llbracket \cdot \rrbracket_K$ . Let  $\mathcal{P}$  and  $\mathcal{X}$  be the set of processes and shared memory locations in our program. Then, the map  $\llbracket \cdot \rrbracket_K$  replaces the memory of Prog by  $|\mathcal{P}| \cdot K$  copies of the set  $\mathcal{X}$ , along with a finite set of finite data structures defined below. Below, the function gen takes in a finite set S and returns a randomly chosen element of S.

$$\begin{split} \|Prog\|_K & \stackrel{\text{def}}{=} \langle \mathsf{addvars} \rangle_K \\ & \mathsf{procs} \colon \ ([\![p]\!]_K)^* \ \langle \mathsf{initProc} \rangle_K \ \langle \mathsf{verProc} \rangle_K \end{split}$$
 
$$[\![p]\!]_K \overset{\text{def}}{=} \mathsf{regs} \colon \$r^* \\ & \mathsf{instrs} \colon \ ([\![i]\!]_K^p)^* \end{split}$$
 
$$[\![i]\!]_K^p \overset{\text{def}}{=} l \colon \ \langle \mathsf{activeCnt} \rangle_K^p \ [\![s]\!]_K^p \ \langle \mathsf{closeCnt} \rangle_K^p \\ & [\![\$r \leftarrow exp]\!]_K^p \overset{\text{def}}{=} [\![\$r \leftarrow exp]\!]_K^{\mathsf{p,Assign}} \\ & [\![\mathtt{LD}\ \$r' \leftarrow [\![\$r]\!]\!]_K^p \overset{\text{def}}{=} [\![\mathtt{LD}\ \$r' \leftarrow [\![\$r]\!]\!]_K^{\mathsf{p,LD}} \\ & [\![\mathtt{ST}\ [\![\$r']\ \leftarrow \$r]\!]_K^p \overset{\text{def}}{=} [\![\mathtt{ST}\ [\![\$r']\ \leftarrow \$r]\!]_K^{\mathsf{p,ST}} \end{split}$$

### 11.2 Additional data structures for the complete model

We use all of the data structures described in the section of the simple model, with a few minor changes. One, the set  $\mathcal{X}$  now refers to the set of shared memory locations instead of shared variables. Further, functions such as  $\mathsf{cR}$  are updated by all four types of reads, and similar conditions hold for the other three analogous functions. Since some predicates in this model are over just load-acquires or store-releases, we also define the predicates:

$$\begin{split} &\text{il}: \mathcal{P} \times \mathcal{R} \mapsto [1, \cdots, K] \\ &\text{cl}: \mathcal{P} \times \mathcal{R} \mapsto [1, \cdots, K] \\ &\text{is}: \mathcal{P} \times \mathcal{X} \mapsto [1, \cdots, K] \\ &\text{cs}: \mathcal{P} \times \mathcal{X} \mapsto [1, \cdots, K] \\ &\text{cDY}: \mathcal{P} \mapsto [1, \cdots, K] \\ &\text{cDS}: \mathcal{P} \mapsto [1, \cdots, K] \\ &\text{cDL}: \mathcal{P} \mapsto [1, \cdots, K] \\ &\text{cISB}: \mathcal{P} \mapsto [1, \cdots, K] \end{split}$$

The first four describe, for each process-register or process-variable pair, the initializing and commiting contexts of the latest STL or instruction that loads to, and the latest SRel instruction that stores from that register/to that variable. There is however one change that we must keep in mind: now the set  $\mathcal{X}$  consists of addressable memory regions (as opposed to variables). Also note that since exclusive stores directly commit, we use their committing context to also update iW and iL, since later instructions need them to be "at least" initialized, and so we need these two functions to take into account their committing (it's as if they initialized and spontaneously committed). Also, noting that the predicates on LAcq or SRel that appear in our rules, such as Alllacqs, are not about those to a particular variable but over all of them, it will be helpful to define for  $p \in \mathcal{P}$ :

$$\mathrm{iS}(p) = \mathrm{max}_{x \in \mathcal{X}} \mathrm{iS}(p,x)$$

We similarly define iL(p), cL(p) and cS(p). The last four are the analogues for the four types of barrier instructions respectively: dmb.sy, dmb.st, dmb.ld and isb.

We shall also need to track the tags of memory locations. To this end, we introduce two new data structures,  $\delta^{init}$ :  $\mathcal{X} \times [2, \dots, K] \mapsto \mathcal{P} \cup \{\bot\}$ , and  $\delta : \mathcal{X} \times [1, \dots, K] \mapsto \mathcal{P} \cup \{\bot\}$ . These give the value of the tag of a memory location in a particular context: the first at the beginning of the context, and the second at any given moment in time (i.e. it gets updated as more and more transitions are taken in the corresponding context). During implementation, we can use, e.g., 0 to represent  $\bot$ .

With these structures defined, we now elaborate upon the components of the code-to-code translation above. Below, when we refer to a register in the pseudocode, such as r, we are actually referring to the *value* stored in the register. Thus, for example, cw(p, [r]) refers to the context of latest write-commit that writes to the location whose address is given by the then-present-value in r.

Finally, we need to track, for the sake of isb instructions, the latest initializing context of any instruction that supplies addr-data to a read or write: this is because when an isb is committed we need all po-preceeding instructions to have well defined memory footprints. So, we define

$$iAddr: \mathcal{P} \mapsto [1, \cdots, K]$$

which gives for each process P, the maximum initializing context of an instruction that supplies the address to another instruction seen so far.

#### 11.3 The initializing process

**Algorithm 6:** Algorithm  $\langle \text{initProc} \rangle_K$ .

```
1 for p \in \mathcal{P} do
           for x \in \mathcal{X} do
  \mathbf{2}
                 iR(p,x) \leftarrow 1;
  3
                 iW(p,x) \leftarrow 1;
                 cW(p,x) \leftarrow 1;
  5
                 cR(p,x) \leftarrow 1;
  6
                 \nu(p,x) \leftarrow 0;
                 iS(p, x) \leftarrow 1;
  8
                 \mathsf{cS}(p,x) \leftarrow 1;
  9
10
           \mathbf{end}
           for r \in \mathcal{R} do
11
                 iL(p,r) \leftarrow 1; cL(p,r) \leftarrow 1;
12
                 iS(p,r) \leftarrow 1; cS(p,r) \leftarrow 1;
13
14
                 iReg(p, \$r) \leftarrow 1;
                 \mathsf{cReg}(p,\$r) \leftarrow 1;
15
16
           end
           \mathsf{ctrl}(p) \leftarrow 1;
17
           iAddr(p) \leftarrow 1;
18
           \mathrm{cDY}(p) \leftarrow 1;
19
           cDS(p) \leftarrow 1;
20
           cDL(p) \leftarrow 1;
21
22 end
23 for k \in [1, \dots, K] do
           active(k) \leftarrow gen(\mathcal{P});
24
           for x \in \mathcal{X} do
25
                 if k \neq 1 then
26
                       \mu^{init}(x,k) \leftarrow \bot;
27
                       \delta^{init}(x,k) \leftarrow \bot;
28
29
                 end
                 \mu(x,k) \leftarrow \bot;
30
                 \delta(x,k) \leftarrow \bot;
31
32
           end
33 end
34 cnt \leftarrow 1;
```

The algorithm is largely the same as before. We add statements that initialize the values of the new structures defined above to 1.

Implementation detail. In case certain registers and/or memory contents are to be set to initial values, the statements for doing so are added at the end of initProc as well. Further, we can use -1 as a representative for  $\perp$  in the implementation.

#### 11.4 Write Statements

First we show the algorithm for ST statements.

## Algorithm 7: $[ST \ [\$r'] \leftarrow \$r]_K^{p,ST}$

```
1 //Guess
 2 iW(p, [\$r']) \leftarrow gen([1, \cdots, K]);
 3 old-cW \leftarrow cW(p, [\$r']);
 4 cW(p, [\$r']) \leftarrow gen([1, \cdots, K]);
 5 //Check
 \mathbf{6} \ \mathrm{assume}(\mathrm{iW}(p, [\$r']) \geq cnt);
 7 assume(active(iW(p,[$r'])) = p);
 \mathbf{8} \ \operatorname{assume}(\mathrm{iW}(p, [\$r']) \geq \max(\mathrm{iReg}(p, \$r'), \mathrm{iReg}(p, \$r)));
    \operatorname{assume}(\operatorname{cW}(p, [\$r']) \ge \operatorname{iW}(p, [\$r']));
    assume(iW(p, [\$r']) \ge max(cDY(p), cISB(p)));
    assume(iW(p, [\$r']) \ge max(cDS(p), cDL(p)));
    for r \in \mathcal{R} do
          \operatorname{assume}(\mathrm{iW}(p, [\$r']) \ge \operatorname{cL}(p, \$r));
13
14 end
15 assume(active(cW(p, [$r'])) = p);
16 assume(cW(p, [$r']) \geq old-cW);
    \operatorname{assume}(\operatorname{cW}(p, [\$r']) \ge \max(\operatorname{cReg}(p, \$r), \operatorname{iReg}(p, \$r')));
    assume(cW(p, [$r']) \geq cR(p, [$r']));
    assume(cW(p, [\$r']) \ge max(iAddr(p), ctrl(p));
    //Update
21 iAddr(p) \leftarrow max(iAddr(p), iReg(p, \$r'));
22 \mu([\$r'], \mathsf{cW}(p, [\$r'])) \leftarrow \$r;
23 \nu(p, [\$r']) \leftarrow \$r;
24 \delta([\$r'], \mathsf{cW}(p, [\$r'])) \leftarrow \bot;
```

We first guess the initializing and committing contexts of the ST in lines 1-3. Then, we run it through a bunch of sanity checks. Line 6 ensures that the write initializes only after being fetched (which happens at context cnt). At lines 7 and 15 we check that the process p is active during init and commit, respectively. Then we need that the two register values are ready, i.e. the events providing them have been initialized, at the moment when the event is initialized: this is expressed by line 8. Line 9 posits that the instruction is committed no sooner than it is initialized, and lines 10 and 11 ensure that all po-preceeding barriers are committed. We also need all po-previous load-acquires to have been initialized no later than this write is: that is checked in line 13. We then ensure the in-order commit of poloc-related instructions by comparing with old-cW and cR(...) in lines 16 and 18. To commit a write (or read) event, we need that all data suppliants are committed (i.e. already globally visible), but address suppliants only need be locally visible ("initialized"). This leads to line 17. Finally, line 19 checks that 1) any po-preceding ACI instruction has been committed, and 2) all po-previous memory-access instructions have fully determined addresses ("memory footprints"). Once all the checks pass, we update the respective data structures in lines 21 through 24.

We next present the other three types of writes. Since the changes are minor, we only highlight the differences in text.

## Algorithm 8: $[STL \ [\$r'] \leftarrow \$r]_K^{p, STL}$

```
1 //Guess
 2 iW(p, [\$r']) \leftarrow gen([1, \cdots, K]);
 3 old-cW \leftarrow cW(p, [\$r']);
 4 cW(p, [\$r']) \leftarrow gen([1, \cdots, K]);
 5 //Check
 6 assume(iW(p,[$r']) \geq cnt);
 7 assume(active(iW(p,[$r'])) = p);
 8 assume(iW(p, [\$r']) \ge \max(iReg(p, \$r'), iReg(p, \$r)));
 9 assume(cW(p,[\$r']) \geq iW(p,[\$r']));
10 assume(iW(p, [\$r']) \ge max(cDY(p), cISB(p)));
11 assume(iW(p, [\$r']) \ge \max(cDS(p), cDL(p)));
12 for x \in \mathcal{X} do
         \operatorname{assume}(\mathrm{iW}(p, [\$r']) \ge \max(\operatorname{cR}(p, x), \operatorname{cW}(p, x)));
14 end
15 assume(active(cW(p, [$r'])) = p);
16 assume(cW(p, [\$r']) \geq old-cW);
17 assume(\operatorname{cW}(p, \lceil \$r' \rceil) \ge \max(\operatorname{cReg}(p, \$r), \operatorname{iReg}(p, \$r')));
    \operatorname{assume}(\operatorname{cW}(p,[\$r']) \geq \operatorname{cR}(p,[\$r']));
19 assume(cW(p,[r']) \geq max(iAddr(p), ctrl(p));
20 //Update
21 iAddr(p) \leftarrow max(iAddr(p), iReg(p, \$r'));
22 \mu([\$r'], \mathsf{cW}(p, [\$r'])) \leftarrow \$r;
23 \nu(p, [\$r']) \leftarrow \$r;
24 \delta([\$r'], \mathsf{cW}(p, [\$r'])) \leftarrow \bot;
```

The difference of this from the previous listing is only that instead of just load-acquires, we need all memory-access instructions that precede this one in program order to have been committed: this change results in line 13.

```
Algorithm 9: [STX r'', [r'] \leftarrow r]_K^{p,stx}
```

```
1 //Guess
 2 old-cW \leftarrow cW(p, [\$r']);
 \mathbf{3} \text{ new-cW} \leftarrow \text{gen}([1,\cdots,K]);
 4 //Check
 5 assume(new-cW > cnt);
 6 assume(active(new-cW) = p);
 7 assume(new-cW \geq max(cDY(p), cISB(p)));
    assume(new-cW \ge max(cDS(p), cDL(p)));
    for \$r \in \mathcal{R} do
         \operatorname{assume}(\mathrm{iW}(p,[\$r']) \geq \operatorname{cL}(p,\$r));
10
11 end
    assume(new-cW \geq max(old-cW, cR(p, [\$r']));
13 assume(new-cW \geq max(cReg(p, \$r), iReg(p, \$r'));
    assume(new-cW \ge max(iAddr(p), ctrl(p));
    //Update
16 iAddr(p) \leftarrow max(iAddr(p), iReg(p, \$r'));
17 if \delta([\$r'], \textit{new-cW}) = p then
          \mu([\$r'], \texttt{new-cW}) \leftarrow \$r;
18
         \nu(p, [\$r']) \leftarrow \$r;
19
          \delta([\$r'], \text{new-cW}) \leftarrow \bot;
20
          \$r'' \leftarrow 0;
21
         \mathsf{cW}(p, [\$r']) \leftarrow \mathsf{new-cW};
22
         \mathtt{iW}(p, [\$r']) \leftarrow \mathtt{cW}(p, [\$r']);
23
24 else
         r'' \leftarrow 1;
25
26 end
27 \mathsf{cReg}(p,\$r'') \leftarrow \mathsf{new-cW};
28 iReg(p, \$r'') \leftarrow cReg(p, \$r'');
```

This listing is still very similar to the first one: the difference is that all changes (except those to r'' and iAddr) are predicated on the "success" of the store-exclusive instruction. The same difference applied to the second listing leads to the one be-

### Algorithm 10: $[STLX \ \$r'', \ [\$r'] \leftarrow \$r]_{K}^{p,STLX}$

```
1 //Guess
        2 old-cW \leftarrow cW(p, [\$r']);
        3 new-cW \leftarrow gen([1, \cdots, K]);
        4 //Check
        5 assume(new-cW \geq cnt);
        6 assume(active(new-cW) = p);
        7 assume(new-cW \geq max(cDY(p), cISB(p)));
        8 assume(new-cW \geq max(cDS(p), cDL(p)));
          for r \in \mathcal{R} do
      10
            assume(iW(p, [\$r']) \ge \max(cR(p, x), cW(p, x)));
      11 end
      12 assume(new-cW \geq max(old-cW, cR(p, [\$r']));
      13 assume(new-cW \geq max(cReg(p, \$r), iReg(p, \$r'));
low. 14 assume(new-cW \geq max(iAddr(p), ctrl(p));
      15 //Update
      16 iAddr(p) \leftarrow max(iAddr(p), iReg(p, \$r'));
      17 if \delta([\$r'], \textit{new-cW}) = p then
               \mu([\$r'], \texttt{new-cW}) \leftarrow \$r;
      18
               \nu(p, [\$r']) \leftarrow \$r;
       19
               \delta([\$r'], \texttt{new-cW}) \leftarrow \bot;
      20
               \$r'' \leftarrow 0;
       21
               cW(p, [\$r']) \leftarrow new-cW;
       22
               iW(p, [\$r']) \leftarrow cW(p, [\$r']);
       23
      24 else
            | r'' \leftarrow 1;
      25
      26 end
      27 \mathsf{cReg}(p,\$r'') \leftarrow \mathsf{new-cW};
      28 iReg(p, \$r'') \leftarrow cReg(p, \$r'');
```

Implementation detail. For write (and read) instructions with offsets, we reserve a private register. We first assign the sum of the base and offset to this private register followed by one of the above listings, in order to replicate the effect of a write-to-offset style instruction. This preserves correctness since, for an assign instruction, the only condition is that it is not initialized(committed) before any of its operands are initialized(committed): hence, every execution trace valid without this hack still remains so.

#### 11.5 Assign Instructions

```
Algorithm 11: [\![\$r \leftarrow exp]\!]_K^{p, \mathsf{Assign}}
```

```
1 //Guess
 2 iReg(p, \$r) \leftarrow gen([1, \cdots, K]);
 \mathbf{3} \ \mathsf{cReg}(p,\$r) \leftarrow \mathsf{gen}([1,\cdots,K]);
 4 //Check
 5 assume(iReg(p, \$r) \ge cnt);
 6 assume(active(iReg(p, \$r)) = p);
 7 for r' \in \mathcal{R}(exp) do
         assume(iReg(p, \$r) \ge iReg(p, \$r'));
 9 end
10 assume(active(cReg(p, \$r)) = p);
11 assume(cReg(p, \$r) \ge iReg(p, \$r));
12 for r' \in \mathcal{R}(exp) do
         \operatorname{assume}(\operatorname{cReg}(p,\$r) \ge \operatorname{cReg}(p,\$r'));
13
14 end
15 assume(cReg(p, \$r) \ge \text{ctrl}(p));
16 //Update
17 \$r \leftarrow exp;
```

Assign instructions are simple: the only condition we have on them is that they cannot init/commit before every one of their operands (which are part of exp) have done so, as expressed in lines 8 and 13.

#### 11.6 Read Instructions

We show, in order, the listings for LD, LDA, LDX and LDAX respectively.

## **Algorithm 12:** $\llbracket \texttt{LD} \ \$r' \leftarrow \llbracket \$r \rrbracket \rrbracket_K^{p, \texttt{LD}}$

```
1 //Guess
 2 iR(p, [\$r]) \leftarrow gen([1, \cdots, K]);
 3 old-cR \leftarrow cR(p, [\$r]);
  4 \operatorname{cR}(p, [\$r]) \leftarrow \operatorname{gen}([1, \cdots, K]);
  5 iReg(p, \$r') \leftarrow iR(p, [\$r]);
  6 \operatorname{cReg}(p,\$r') \leftarrow \operatorname{cR}(p,[\$r]);
 7 //Check
 8 assume(iR(p,[$r]) \geq cnt);
 9 assume(active(iR(p,[$r])) = p);
10 assume(iR(p,[$r]) \geq iW(p,[$r]));
11 assume(iR(p,[$r]) \geq iReg(p,$r));
    assume(iR(p, [\$r]) \ge max(cDY(p), cISB(p));
    assume(iR(p, [\$r]) \ge cDL(p));
14 for r'' \in \mathcal{R} do
          \operatorname{assume}(\operatorname{iR}(p, [\$r]) \ge \operatorname{iL}(p, \$r''));
16 end
    \operatorname{assume}(\operatorname{cR}(p, [\$r]) \ge \operatorname{iR}(p, [\$r]));
    assume(active(cR(p,[$r])) = p);
     assume(cR(p, [\$r]) \ge max(old-cR, cW(p, [\$r]));
    \operatorname{assume}(\operatorname{cR}(p, [\$r]) \ge \max(\operatorname{iReg}(\$r), \operatorname{ctrl}(p));
     //Update
\bf 21
22 iAddr(p) \leftarrow max(iAddr(p), iReg(p, \$r));
    if iR(p, [\$r]) < cW(p, [\$r]) then
          \$r' \leftarrow \nu(p, [\$r]);
25 else
          \$r' \leftarrow \mu([\$r], iR(p, [\$r]));
26
27 end
```

The conditions for read instructions, apart from the obvious ones about being initialized after being fetched, committed only after initialized, and process p being active during these transitions, are: 1) we need all dmb.sy's, isb's and dmb.ld's that precede this instruction in program order, to have been committed before it is initialized, as lines 12-13 describe. We also need all events supplying the address to have been initialized before it, as in line 11. For committing, we need all poloc-preceding memory-access events to have committed: this follows from line 19. We also need the address to be well known during commit, and that all po-previous ACI instructions are committed: this is handled by line 20. Once the sanity checks are done, we update the required data structures to indicate that the LD instruction has committed.

We next present the listings for the other three types of reads. The modifications as compared to the above listing are minor and obvious, so we do not elaborate upon them.

# Algorithm 13: $\llbracket \mathsf{LDA} \ \$r' \leftarrow \llbracket \$r \rrbracket \rrbracket_K^{p,\mathsf{LDA}}$

```
1 //Guess
 2 iR(p, [\$r]) \leftarrow gen([1, \cdots, K]);
 \mathbf{3} old-cR \leftarrow cR(p, [\$r]);
 4 cR(p, [\$r]) \leftarrow gen([1, \cdots, K]);
 5 iReg(p, \$r') \leftarrow iR(p, [\$r]);
 6 \operatorname{cReg}(p,\$r') \leftarrow \operatorname{cR}(p,[\$r]);
 7 iL(p, \$r') \leftarrow iR(p, [\$r]);
 8 cL(p, \$r') \leftarrow cR(p, [\$r]);
 9 //Check
10 assume(iR(p,[$r]) \geq cnt);
11 \operatorname{assume}(\operatorname{active}(\operatorname{iR}(p, [\$r])) = p);
12 assume(iR(p,[$r]) \geq iW(p,[$r]));
13 assume(iR(p,[\$r]) \geq iReg(p,\$r));
14 assume(iR(p,[\$r]) \geq max(cDY(p), cISB(p));
15 assume(iR(p,[$r]) \geq cDL(p));
16 for r'' \in \mathcal{R} do
         assume(iR(p, [\$r]) \ge iL(p, \$r''));
17
18 end
19 for x \in \mathcal{X} do
         \operatorname{assume}(\operatorname{iR}(p,[\$r]) \ge \operatorname{cS}(p,x));
\mathbf{20}
21 end
22 assume(cR(p,[$r]) \geq iR(p,[$r]));
23 assume(active(cR(p,[$r])) = p);
24 assume(cR(p,[\$r]) \geq max(old-cR,cW(p,[\$r]));
25 assume(cR(p,[\$r]) \geq max(iReg(\$r), ctrl(p));
26 //Update
27 iAddr(p) \leftarrow max(iAddr(p), iReg(p, \$r));
28 if iR(p, [\$r]) < cW(p, [\$r]) then
         \$r' \leftarrow \nu(p, [\$r]);
29
30 else
         \$r' \leftarrow \mu([\$r], \mathrm{iR}(p, [\$r]));
31
32 end
```

# **Algorithm 14:** $[LDX \$r' \leftarrow [\$r]]_K^{p,LDX}$

```
1 //Guess
  \mathbf{2} \ \mathsf{iR}(p, [\$r]) \leftarrow \mathsf{gen}([1, \cdots, K]);
 \mathbf{3} old-cR \leftarrow cR(p, [\$r]);
 \mathbf{4} \ \mathsf{cR}(p,[\$r]) \leftarrow \mathsf{gen}([1,\cdots,K]);
  5 iReg(p, \$r') \leftarrow iR(p, [\$r]);
  6 \operatorname{cReg}(p,\$r') \leftarrow \operatorname{cR}(p,[\$r]);
  7 //Check
 8 assume(iR(p,[\$r]) \ge cnt);
 9 assume(active(iR(p,[\$r])) = p);
10 assume(iR(p, [\$r]) \ge iW(p, [\$r]));
11 \operatorname{assume}(\operatorname{iR}(p, [\$r]) \geq \operatorname{iReg}(p, \$r));
12 assume(iR(p,[\$r]) \geq max(cDY(p), cISB(p));
\mathbf{13}\ \operatorname{assume}(\operatorname{iR}(p,[\$r]) \geq \operatorname{cDL}(p));
14 for \$r'' \in \mathcal{R} do
           \operatorname{assume}(\operatorname{iR}(p, [\$r]) \ge \operatorname{iL}(p, \$r''));
15
16 end
17 assume(cR(p,[$r]) \geq iR(p,[$r]));
18 assume(active(cR(p,[$r])) = p);
19 assume(cR(p,[\$r]) \geq max(old-cR,cW(p,[\$r]));
20 \operatorname{assume}(\operatorname{cR}(p, [\$r]) \ge \max(\operatorname{iReg}(\$r), \operatorname{ctrl}(p));
21 //Update
\mathbf{22} \ \mathsf{iAddr}(p) \leftarrow \mathsf{max}(\mathsf{iAddr}(p), \mathsf{iReg}(p, \$r));
23 if iR(p, [\$r]) < cW(p, [\$r]) then
           \$r' \leftarrow \nu(p, [\$r]);
25 else
      \mid \$r' \leftarrow \mu([\$r], \mathtt{iR}(p, [\$r]));
26
27 end
28 \delta([\$r], \mathsf{cR}(p, [\$r])) \leftarrow p;
```

## Algorithm 15: $[LDAX \$r' \leftarrow [\$r]]_K^{p,LDAX}$

```
1 //Guess
 2 iR(p, [\$r]) \leftarrow gen([1, \dots, K]);
 3 old-cR \leftarrow cR(p, [\$r]);
 4 cR(p, [\$r]) \leftarrow gen([1, \cdots, K]);
 5 iReg(p, \$r') \leftarrow iR(p, [\$r]);
 6 \mathsf{cReg}(p,\$r') \leftarrow \mathsf{cR}(p,[\$r]);
 7 iL(p, \$r') \leftarrow iR(p, [\$r]);
 8 cL(p, \$r') \leftarrow cR(p, [\$r]);
 9 //Check
10 assume(iR(p, [$r]) \geq cnt);
11 assume(active(iR(p,[$r])) = p);
12 assume(iR(p, [\$r]) \ge iW(p, [\$r]));
13 assume(iR(p,[$r]) \geq iReg(p,$r));
14 assume(iR(p, [$r]) \geq max(cDY(p), cISB(p));
15 assume(iR(p,[$r]) \geq cDL(p));
16 for r'' \in \mathcal{R} do
         assume(iR(p, [\$r]) \ge iL(p, \$r''));
17
18 end
19 for x \in \mathcal{X} do
         \operatorname{assume}(\operatorname{iR}(p, [\$r]) \ge \operatorname{cS}(p, x));
20
21 end
22 assume(cR(p, [$r]) \geq iR(p, [$r]));
23 assume(active(cR(p,[$r])) = p);
24 assume(cR(p,[\$r]) \geq max(old-cR,cW(p,[\$r]));
25 assume(cR(p,[\$r]) \geq max(iReg(\$r), ctrl(p));
26 //Update
27 iAddr(p) \leftarrow max(iAddr(p), iReg(p, \$r));
28 if iR(p, [\$r]) < cW(p, [\$r]) then
         \$r' \leftarrow \nu(p, [\$r]);
29
30 else
         \$r' \leftarrow \mu([\$r], iR(p, [\$r]));
31
32 end
33 \delta([\$r], \mathsf{cR}(p, [\$r])) \leftarrow p;
```

Implementation detail. The procedure for offset-ed reads is the same as that for offset-ed writes: see the corresponding subsection for details.

## 11.7 Barrier Instructions

# **Algorithm 16:** $[dmb.sy]_K^{p,DmbSy}$

```
\begin{array}{c} \textbf{1} \ //\mathsf{Guess} \\ \textbf{2} \ \mathsf{old-cDY} \leftarrow \mathsf{cDY}(p); \\ \textbf{3} \ \mathsf{cDY}(p) \leftarrow \mathsf{gen}[1,\cdots,K]; \\ \textbf{4} \ //\mathsf{Check} \\ \textbf{5} \ \mathsf{assume}(\mathsf{cDY}(p) \geq cnt); \\ \textbf{6} \ \mathsf{assume}(\mathsf{cDY}(p) \geq \mathsf{max}(\mathsf{old-cDY},\mathsf{cISB}(p))); \\ \textbf{7} \ \mathsf{assume}(\mathsf{cDY}(p) \geq \mathsf{max}(\mathsf{cDL}(p),\mathsf{cDS}(p))); \\ \textbf{8} \ \mathsf{assume}(\mathsf{cDY}(p) \geq \mathsf{ctrl}(p)); \\ \textbf{9} \ \mathbf{for} \ x \in \mathcal{X} \ \mathbf{do} \\ \textbf{10} \ | \ \mathsf{assume}(\mathsf{cDY}(p) \geq \mathsf{cW}(p,x)); \\ \textbf{11} \ | \ \mathsf{assume}(\mathsf{cDY}(p) \geq \mathsf{cR}(p,x)); \\ \textbf{22} \ \mathbf{end} \end{array}
```

We first guess the context in which the dmb.sy will be committed, and then run it through some sanity checks. The AllBarriers predicate is spread across lines 6 and 7. The AllMem predicate appears in lines 6-8. Line 8 ensures that all po-previous ACI instructions have been committed.

Next up is the ISB instruction:

# Algorithm 17: $\llbracket \mathsf{isb} \rrbracket_K^{p, \mathsf{Isb}}$

```
\begin{array}{l} 1 \ \ //\mathsf{Guess} \\ 2 \ \mathsf{cISB}(p) \leftarrow \mathsf{gen}[1,\cdots,K]; \\ 3 \ \ //\mathsf{Check} \\ 4 \ \mathsf{assume}(\mathsf{cISB}(p) \geq cnt); \\ 5 \ \mathsf{assume}(\mathsf{cISB}(p) \geq \mathsf{max}(\mathsf{cDY}(p),\mathsf{ctrl}(p))); \\ 6 \ \mathsf{assume}(\mathsf{cISB}(p) \geq \mathsf{iAddr}(p)); \end{array}
```

For an ISB instruction, at the time of commit we need that all po-preceding dmb.sy and ACI instructions are committed; and also that all po-preceding memory access instructions have fully defined addresses: these conditions are a part of lines 5,5 and 6 respectively.

# $\textbf{Algorithm 18: } \llbracket \texttt{dmb.ld} \rrbracket_{K}^{p,\texttt{DmbLd}}$

```
\begin{array}{l} 1 \ \ //\mathsf{Guess} \\ \mathbf{2} \ \mathsf{cDL}(p) \leftarrow \mathsf{gen}[1,\cdots,K]; \\ \mathbf{3} \ \ //\mathsf{Check} \\ \mathbf{4} \ \mathsf{assume}(\mathsf{cDL}(p) \geq cnt); \\ \mathbf{5} \ \mathsf{assume}(\mathsf{cDL}(p) \geq \mathsf{max}(\mathsf{cDY}(p),\mathsf{ctrl}(p)); \\ \mathbf{6} \ \mathbf{for} \ x \in \mathcal{X} \ \mathbf{do} \\ \mathbf{7} \ \ | \ \ \mathsf{assume}(\mathsf{cDY}(p) \geq \mathsf{cR}(p,x)); \\ \mathbf{8} \ \mathbf{end} \end{array}
```

Again, for a dmb.ld we first guess the committing context for it, in line 2. We then check that it does not commit earlier than the current context. Then, we run it through the AllDmbSys and AllReads predicates. The first is in line 4, and the second is in line 7. The ctrl(p) comes from the ComCnd predicate.

## **Algorithm 19:** $[dmb.st]_K^{p,DmbSt}$

```
1 //Guess
2 cDS(p) \leftarrow \text{gen}[1, \cdots, K];
3 //Check
4 assume(cDS(p) \geq cnt);
5 assume(cDS(p) \geq \text{max}(\text{cDY}(p), \text{ctrl}(p)));
6 for x \in \mathcal{X} do
7 | assume(cDY(p) \geq \text{cW}(p, x));
8 end
```

#### 11.8 ACI statements

As shown in the translation schemes, the ACI statements themselves are retained as if-then-else C-statements. However, apart from the  $\langle control \rangle$ , we also need the condition that control(p) is greater than or equal to the initializing context of the register it depends on (not committing). Thus, for example, if we have a CBNZ instruction:

```
CBNZ $r, label
```

Then we need that after modification,  $ctrl(p) \ge iReg(p, \$r)$ .

Implementation detail. For instructions such as BEQ which follow a CMP, we do the following: during the CMP we simply assign the two operand-registers to two fixed private registers of the process, and consider BEQ and other such instructions as ACI instructions that use these fixed private registers.

#### 11.9 Verifying process

### **Algorithm 20:** $\langle \text{verProc} \rangle_K$ .

```
1 for \land x \in \mathcal{X} \land k \in [1, \cdots, K-1] do
2 | assume(\mu(x, k) = \mu^{init}(x, k+1));
3 | assume(\delta(x, k) = \delta^{init}(x, k+1));
4 end
5 if l is reachable then
6 | error;
7 end
```

The verifying process is the same as in section 10: it simply ensures that each context leaves the global state in a consistent state for the next one.

Implementation detail. The checking for the final conditions (for which we are to determine reachability) are the contents of line 5.