# HW6 ECE 464/564: Fall 2023

Prasanth Prabu Ravichandiran

### **HW6 - Overview**

- Design a hardware module that accumulates the floating-point numbers of an array stored in a SRAM.
- Interact with testbench and SRAM module to retrieve the SRAM data for the arithmetic operation and store the results back in the SRAM. (detailed later)

Use at least one coding feature unique to SystemVerilog.

### **Overall architecture**



### **SRAM**

- The SRAM is word addressable and has a one cycle delay from providing the "read\_address" to "read\_data\_out".
- When writing to the SRAM, you would have to set the "write\_enable" to high.





© ECE 464/564 Fall 2023 4

### **SRAM** contents

- SRAM contents are loaded from by the testbench from the corresponding /input/test\*.dat file.
- The "array\_size" is stored in the address = 0, as "N".
- The array values are stored from address 1 to "N".
- Result of floating-point accumulation needs to stored in address = N+1 for that iteration.
- Note: Floating-pointing numbers are not associative, so the order of accumulation should be from 0 to N-1. [i.e: (a+b)+c ≠ a+(b+c)].



5

### **DUT – Test fixture handshake**

- dut\_valid: (Test fixture -> DUT)
  - Signals that a valid input can be computed from the SRAM.
- dut\_ready: (DUT -> Test fixture)
  - Signals that the DUT is ready to receive new input from the SRAM.
  - DUT should hold the dut\_ready low until it has populated the result value back in the SRAM.



© ECE 464/564 Fall 2023 6

# Floating point number

- 32-bit Single-Precision Floatingpoint number as per IEEE-754 standard is used.
- Use the syntax to make it readable:

```
// synopsys translate_off
shortreal test_val;
sassign test_val = $bitstoshortreal(sum_r);
// synopsys translate_on
```



32-bit Single-Precision Floating-point Number

Reference:

https://en.wikipedia.org/wiki/Floating-point\_arithmetic

© ECE 464/564 Fall 2023 7

#### **DW** modules

- DW\_fp\_add is a floating-point component that adds two floatingpoint values, a and b, to produce a floating-point sum, z.
- Follows IEEE-754 standard for single precision (32-bit).

```
DW fp add #(
50
                            (23),
         .sig_width
         .exp_width
                            (8),
         .ieee_compliance
                            (3)
       ) fp_add_mod (
                            (sum_r),
55
         .a
56
                            (in),
         .b
                            (3'd0),
         .rnd
58
                            (sum_w),
         .z
                            (status));
59
         .status
```

| Pin Name | Width                         | Direction | Function   |
|----------|-------------------------------|-----------|------------|
| а        | sig_width + exp_width +1 bits | Input     | Input data |
| b        | sig_width + exp_width +1 bits | Input     | Input data |
| z        | sig_width + exp_width +1 bits | Output    | a + b      |

# Provided in assignment

You will find the following directories in HW6/

- inputs/ Contains the .dat files for the input SRAMs used in HW.
- rtl/ A template dut.v that interfaces with the test fixture is provided.
- run/ -Contains the Makefile to compile and simulate the design.
- synthesis/ To synthesize your design and generate reports.
- testbench/ Contains the test fixture of the HW.
- README Contains instructions for the HW and other details.
- Designware documents are provided in the Moodle under HW6 description.

### **Submission format**

- Project Verilog and synthesis files. Submitted electronically on the date indicated in the class schedule. Please turn in the following:
  - dut.sv (All Verilog files AS ONE FILE)
  - Modelsim simulation results file showing correct functionality. Logs from 'HW6/run/logs/\*.log'
  - Synopsys view\_command.log file from complete synthesis run. Logs from 'HW6/synthesis/logs/\*.log' and 'HW6/synthesis/reports/\*.log'
- Project Report. <unity\_id\_hw6\_report.pdf> (eg: pravich2\_hw6\_report.pdf)
  - Complete report to be turned in electronically with project files. It must follow the format provided. There is a 10% penalty for not following the format.

### DW\_fp\_mac

 DW\_fp\_mac is a floating-point component that performs the multiply and add operation. It sums up a floating-point product of input a and b to input c (ab + c) to produce a floating-point multiply and add result, z.

| Pin Name | Width                          | Direction | Function                                           |
|----------|--------------------------------|-----------|----------------------------------------------------|
| а        | exp_width + sig_width + 1 bits | Input     | Multiplier                                         |
| b        | exp_width + sig_width + 1 bits | Input     | Multiplicand                                       |
| С        | exp_width + sig_width + 1 bits | Input     | Addend                                             |
| rnd      | 3 bits                         | Input     | Rounding mode; suppoin the <i>Datapath Floatin</i> |
| z        | exp_width + sig_width + 1 bits | Output    | MAC result (a x b + c)                             |

## DW\_fp\_mac

#### Instantiation:

```
// Instance of DW_fp_mac

DW_fp_mac #(inst_sig_width, inst_exp_width, inst_ieee_compliance) U1 (
.a(inst_a),
.b(inst_b),
.c(inst_c),
.rnd(inst_rnd),
.z(z_inst),
.status(status_inst)
);
```

# **Common suggestion**

- Make sure you are resetting all the registers to a known state.
- Separate your data-path and control-path.
- Do not interchange non-blocking and blocking statements for a register.
- If your design is timing out, then check your dut\_ready and dut\_valid signals.