### Automated Verification of Concurrent Programs CountDownLatch Mechanism Case Study

Student: Nguyen Thanh Toan - A0154686R Supervisor: Assoc. Prof. Chin Wei Ngan

National University of Singapore

November 3, 2017

# Everything is multi-core







$$\frac{\{P_1\}\ C_1\ \{Q_1\}\quad \{P_2\}\ C_2\ \{Q_2\}}{\{P_1\land P_2\}C_1\ ||\ C_2\ \{Q_1\land Q_2\}}$$

if the proofs  $\{P_1\}$   $C_1$   $\{Q_1\}$  and  $\{P_2\}$   $C_2$   $\{Q_2\}$  are **interference free**.

$$\frac{\{P_1\} \ C_1 \ \{Q_1\} \ \ \{P_2\} \ C_2 \ \{Q_2\}}{\{P_1 \land P_2\} C_1 \ || \ C_2 \ \{Q_1 \land Q_2\}}$$

if the proofs  $\{P_1\}$   $C_1$   $\{Q_1\}$  and  $\{P_2\}$   $C_2$   $\{Q_2\}$  are **interference free**. Example:

▶ Program:  $\{x = 0\}$   $x := x + 1 || x := x + 2 \{x = 3\}$ 

$$\frac{\{P_1\}\ C_1\ \{Q_1\}\ \{P_2\}\ C_2\ \{Q_2\}}{\{P_1\land P_2\}C_1\ ||\ C_2\ \{Q_1\land Q_2\}}$$

if the proofs  $\{P_1\}$   $C_1$   $\{Q_1\}$  and  $\{P_2\}$   $C_2$   $\{Q_2\}$  are **interference free**. Example:

- ▶ Program:  $\{x = 0\}$   $x := x + 1 || x := x + 2 \{x = 3\}$
- ▶  $P_1: (x = 0 \lor x = 2)$  and  $Q_1: (x = 1 \lor x = 3)$
- ▶  $P_2: (x = 0 \lor x = 1)$  and  $Q_2: (x = 2 \lor x = 3)$

$$\frac{\{P_1\} \ C_1 \ \{Q_1\} \ \ \{P_2\} \ C_2 \ \{Q_2\}}{\{P_1 \land P_2\} C_1 \ || \ C_2 \ \{Q_1 \land Q_2\}}$$

if the proofs  $\{P_1\}$   $C_1$   $\{Q_1\}$  and  $\{P_2\}$   $C_2$   $\{Q_2\}$  are **interference free**. Example:

- ▶ Program:  $\{x = 0\}$  x := x + 1 || x := x + 2  $\{x = 3\}$
- ▶  $P_1: (x = 0 \lor x = 2)$  and  $Q_1: (x = 1 \lor x = 3)$
- ▶  $P_2: (x = 0 \lor x = 1)$  and  $Q_2: (x = 2 \lor x = 3)$

#### Need to prove:

- $P_1 x := x + 1 \{Q_1\}$
- $ightharpoonup \{P_2\} \ x := x + 2 \ \{Q_2\}$

$$\frac{\{P_1\} \ C_1 \ \{Q_1\} \ \ \{P_2\} \ C_2 \ \{Q_2\}}{\{P_1 \land P_2\} C_1 \ || \ C_2 \ \{Q_1 \land Q_2\}}$$

if the proofs  $\{P_1\}$   $C_1$   $\{Q_1\}$  and  $\{P_2\}$   $C_2$   $\{Q_2\}$  are **interference free**. Example:

- ▶ Program:  $\{x = 0\}$  x := x + 1 || x := x + 2  $\{x = 3\}$
- ▶  $P_1: (x = 0 \lor x = 2)$  and  $Q_1: (x = 1 \lor x = 3)$
- ▶  $P_2: (x = 0 \lor x = 1)$  and  $Q_2: (x = 2 \lor x = 3)$

#### Need to prove:

- $\{P_1\} \ x := x + 1 \ \{Q_1\}$
- $\{P_2\}$   $x := x + 2 \{Q_2\}$
- ▶ Interference freedom: every assertion used in the local verification is shown not invalidated by the execution of the other processes.

#### Interference free

- ▶ Program:  $\{x = 0\}$   $x := x + 1 \mid | x := x + 2 \{x = 3\}$
- ▶  $P_1: (x = 0 \lor x = 2)$  and  $Q_1: (x = 1 \lor x = 3)$
- ▶  $P_2: (x = 0 \lor x = 1)$  and  $Q_2: (x = 2 \lor x = 3)$
- ▶  $\{P_1 \land P_2\} \ x := x + 2 \ \{P_1\} \ \text{and} \ \{P_2 \land P_1\} \ x := x + 1 \ \{P_2\}$
- ▶  ${Q_1 \land P_2} \ x := x + 2 \ {Q_1} \ \text{and} \ {Q_2 \land P_1} \ x := x + 1 \ {Q_2}$

#### Interference free

- ▶ Program:  $\{x = 0\}$   $x := x + 1 \mid | x := x + 2 \{x = 3\}$
- $P_1: (x = 0 \lor x = 2) \text{ and } Q_1: (x = 1 \lor x = 3)$
- ▶  $P_2: (x = 0 \lor x = 1) \text{ and } Q_2: (x = 2 \lor x = 3)$
- $\{P_1 \land P_2\} \ x := x + 2 \ \{P_1\} \ \text{and} \ \{P_2 \land P_1\} \ x := x + 1 \ \{P_2\}$
- ▶  ${Q_1 \land P_2} \ x := x + 2 \ {Q_1} \ \text{and} \ {Q_2 \land P_1} \ x := x + 1 \ {Q_2}$
- $\{(x = 0 \lor x = 2) \land (x = 0 \lor x = 1)\} \ x := x + 2 \ \{x = 0 \lor x = 2\}$
- $\{(x = 1 \lor x = 3) \land (x = 0 \lor x = 1)\} \ x := x + 2 \ \{x = 1 \lor x = 3\}$
- $\{(x = 0 \lor x = 1) \land (x = 0 \lor x = 2)\} \ x := x + 1 \ \{x = 0 \lor x = 1\}$
- $\{(x=2 \lor x=3) \land (x=0 \lor x=2)\} \ x := x+1 \ \{x=2 \lor x=3\}$

# Rely Guarantee Reasoning (P,R,G,Q)

- Precondition P and Postcondition Q.
- ► The rely condition R models all the atomic actions of the environment, describing the interference the program can tolerate from its environment.
- ► The guarantee condition G models the atomic actions of the program, and hence decribing the interference that it imposes on the other threads of the system.

# Rely Guarantee Reasoning (P,R,G,Q)

- Precondition P and Postcondition Q.
- ► The rely condition R models all the atomic actions of the environment, describing the interference the program can tolerate from its environment.
- ► The guarantee condition G models the atomic actions of the program, and hence decribing the interference that it imposes on the other threads of the system.

$$\frac{C_1 \models (p_1, R_1, G_1, q_1) \qquad C_2 \models (p_2, R_2, G_2, q_2)}{C_1 \mid\mid C_2 \models (p_1 \land p_2, R_1 \land R_2, G_1 \lor G_2, q_1 \land q_2)}$$

### Rely Guarantee Example

$$\frac{C_1 \models (p_1, R_1, G_1, q_1) \quad C_2 \models (p_2, R_2, G_2, q_2)}{C_1 \mid\mid C_2 \models (p_1 \land p_2, R_1 \land R_2, G_1 \lor G_2, q_1 \land q_2)}$$

Program:  $\{x = 0\}$   $x := x + 1 || x := x + 2 \{x = 3\}$ New form:  $x := x + 1 || x := x + 2 \models (x = 0, x' = x, True, x' = 3)$ 

## Rely Guarantee Example

$$\frac{C_1 \models (p_1, R_1, G_1, q_1) \qquad C_2 \models (p_2, R_2, G_2, q_2)}{C_1 \mid\mid C_2 \models (p_1 \land p_2, R_1 \land R_2, G_1 \lor G_2, q_1 \land q_2)}$$

Program:  $\{x = 0\} \ x := x + 1 \mid | \ x := x + 2 \ \{x = 3\}$ 

New form:  $x := x + 1 \mid | x := x + 2 \mid = (x = 0, x' = x, True, x' = 3)$ 

$$x := x + 1 \models (x = 0 \lor x = 2, (x = 0 \land x' = 2) \lor (x = 1 \land x' = 3), (x = 0 \land x' = 1) \lor (x = 2 \land x' = 3), (x = 0 \land x' = 1) \lor (x = 2 \land x' = 3))$$

# Rely Guarantee Example

$$\frac{C_1 \models (p_1, R_1, G_1, q_1) \qquad C_2 \models (p_2, R_2, G_2, q_2)}{C_1 \mid\mid C_2 \models (p_1 \land p_2, R_1 \land R_2, G_1 \lor G_2, q_1 \land q_2)}$$
Program:  $\{x = 0\} \ x := x + 1 \mid\mid x := x + 2 \ \{x = 3\}$ 
New form:  $x := x + 1 \mid\mid x := x + 2 \ \models (x = 0, x' = x, \mathit{True}, x' = 3)$ 

$$x := x + 1 \models (x = 0 \lor x = 2,$$

$$(x = 0 \land x' = 2) \lor (x = 1 \land x' = 3),$$

$$(x = 0 \land x' = 1) \lor (x = 2 \land x' = 3),$$

$$(x = 0 \land x' = 1) \lor (x = 2 \land x' = 3))$$

$$x := x + 2 \models (x = 0 \lor x = 1,$$

$$(x = 0 \land x' = 1) \lor (x = 2 \land x' = 3),$$

$$(x = 0 \land x' = 2) \lor (x = 1 \land x' = 3),$$

$$(x = 0 \land x' = 2) \lor (x = 1 \land x' = 3))$$

## Concurrent Separation Logic - CSL

► Interfence-free concurrency

$$\frac{\{P_1\}\ C_1\ \{Q_1\}\quad \{P_2\}\ C_2\ \{Q_2\}}{\{P_1*P_2\}\ C_1\ ||\ C_2\ \{Q_1*Q_2\}}$$

## Concurrent Separation Logic - CSL

► Interfence-free concurrency

$$\frac{\{P_1\}\ C_1\ \{Q_1\}\quad \{P_2\}\ C_2\ \{Q_2\}}{\{P_1*P_2\}\ C_1\ ||\ C_2\ \{Q_1*Q_2\}}$$

▶ A resource invariant  $RI_r$  is associated with each resource. Acquiring the resource imports the resource invariant in the local scope.

$$\frac{\{(P*RI_r) \land S\} \ C \ \{Q*RI_r\}}{\{P\} \ with \ r \ when \ S \ do \ C \ \{Q\}}$$

### CSL tree



### Automated tools for CSL?

- ► Great successes of sequential separation logic tools, e.g. Infer of Facebook, and SLAyer of Microsoft.
- ▶ Only 2 CSL tools appear this year, Caper and Starling.

### Automated tools for CSL?

- Great successes of sequential separation logic tools, e.g. Infer of Facebook, and SLAyer of Microsoft.
- ▶ Only 2 CSL tools appear this year, Caper and Starling.
- Our contributions:
  - ▶ The first formal verification for CountDownLatch by using abstract predicates.
  - ▶ A modular solution to the counter mechanism by combining a *thread-local* abstraction and the *global* view.
  - Ensure race-freedom and deadlock-freedom.
  - An automated prototype which can verify a library implemenation of CountDownLatch.

```
 \begin{array}{c} \texttt{c} = \texttt{create\_latch(2)}; \\ \begin{pmatrix} \# \ T_1 \\ \texttt{h=hs*cosine}(\theta/2); \\ \texttt{countDown(c)}; \\ \end{pmatrix} \begin{array}{c} \# \ T_2 \\ \texttt{r=hs*cosine}(\theta/2); \\ \texttt{countDown(c)}; \\ \end{pmatrix} \begin{array}{c} \# \ T_3 \\ \texttt{await(c)}; \\ \texttt{V=(1/3)*}\pi * \texttt{power(r,2)*h}; \\ \end{pmatrix}
```





Resources can be split and sent to multiple receiving threads.

Model the barrier synchronization.

#### Resource Predicates

```
CountDownLatch create_latch(n) with P
  requires n>0
  ensures LatchIn(res, P)*LatchOut(res, P)*CNT(res, n);
  requires n=0
  ensures CNT(res,-1);
```

### Resource Predicates

```
void countDown(CountDownLatch i)
  requires LatchIn(i,P)*P*CNT(i,n) \n>0
  ensures CNT(i,n-1);
  requires CNT(i,-1)
  ensures CNT(i,-1);
```

### Resource Predicates

```
void countDown(CountDownLatch i)
 requires LatchIn(i,P)*P*CNT(i,n)\landn>0
 ensures CNT(i,n-1):
 requires CNT(i,-1)
 ensures CNT(i,-1);
void await(CountDownLatch i)
 requires LatchOut(i, P)*CNT(i,0)
 ensures P*CNT(i,-1);
 requires CNT(i,-1)
 ensures CNT(i,-1);
```

### Splitting Lemmas

```
\begin{split} & [\texttt{SPLIT}\_1] : \texttt{LatchOut}(\texttt{i}, \texttt{P*Q}) \longrightarrow \texttt{LatchOut}(\texttt{i}, \texttt{P}) * \texttt{LatchOut}(\texttt{i}, \texttt{Q}) \\ & [\texttt{SPLIT}\_2] : \texttt{LatchIn}(\texttt{i}, \texttt{P*Q}) \longrightarrow \texttt{LatchIn}(\texttt{i}, \texttt{P}) * \texttt{LatchIn}(\texttt{i}, \texttt{Q}) \\ & [\texttt{SPLIT}\_3] : \texttt{CNT}(\texttt{c}, \texttt{n}) \land \texttt{n1}, \texttt{n2} \geq \texttt{0} \land \texttt{n} = \texttt{n1} + \texttt{n2} \longrightarrow \texttt{CNT}(\texttt{c}, \texttt{n1}) * \texttt{CNT}(\texttt{c}, \texttt{n2}) \end{split}
```

### Splitting Lemmas

```
[SPLIT-1]: LatchOut(i, P*Q) \longrightarrow LatchOut(i, P)*LatchOut(i, Q)
            [SPLIT-2]: LatchIn(i, P*Q) \longrightarrow LatchIn(i, P)*LatchIn(i, Q)
           [SPLIT-3]: CNT(c,n) \land n1,n2 \ge 0 \land n=n1+n2 \longrightarrow CNT(c,n1)*CNT(c,n2)
                         c = create latch(2) with P*Q:
                    # LatchOut(c, P*Q)*LatchIn(c, P*Q)*CNT(c, 2)
      # LatchOut(c, P*Q)*LatchIn(c, P)*LatchIn(c, Q)*CNT(c, 0)*CNT(c, 1)*CNT(c, 1)
```

#### Race Condition

```
 c = create\_latch(1) \ with \ P*Q; 
 \left( \begin{array}{ccccc} \cdots & & & & \cdots & create \ P \cdots & \cdots & create \ Q \cdots \\ await(c); & & countDown(c); & skip(); & & \cdots \\ \cdots & & & \cdots & \cdots & \cdots & \cdots \end{array} \right)
```

▶ The first thread uses Q while it's not ready for use.

 $[\underline{ERR-1}] \colon \texttt{LatchIn}(c,P) * \texttt{CNT}(c,-1) \longrightarrow \texttt{RACE-ERROR}$ 

```
[ERR-1]: LatchIn(c,P)*CNT(c,-1) \longrightarrow RACE-ERROR
                     c = create latch(1) with P*Q:
                 # LatchOut(c, P*Q)*LatchIn(c, P*Q)*CNT(c, 1)
     # LatchOut(c, P*Q)*LatchIn(c, P)*LatchIn(c, Q)*CNT(c, 0)*CNT(c, 1)*CNT(c, 0)
# P*Q*CNT(c,-1) *CNT(c,0) *Q*LatchIn(c,Q)*CNT(c,0)
                     # P*Q*CNT(c,-1) *Q*LatchIn(c,Q)
                    # RACE-ERROR detected by [ERR-1]
```

```
c = create\_latch(1) \ \ with \ P*Q; \\ \# \ LatchOut(c,P*Q)*LatchIn(c,P*Q)*CNT(c,1) \\ \# \ LatchOut(c,P*Q)*LatchIn(c,P)*LatchIn(c,Q)*CNT(c,0)*CNT(c,1)*CNT(c,0) \\ \cdots \\ \# \ LatchOut(c,P*Q)*CNT(c,0) \\ \# \ LatchOut(c,P*Q)*C
```

► The precondition of countDown cannot be CNT(c,0)

# P\*Q\*CNT(c,-1)

```
c = create_latch(2) with P*Q:
                    # LatchOut(c, P*Q)*LatchIn(c, P*Q)*CNT(c, 2)
      # LatchOut(c, P*Q)*LatchIn(c, P)*LatchIn(c, Q)*CNT(c, 0)*CNT(c, 1)*CNT(c, 1)
# P*Q*CNT(c,-1) *CNT(c,0) *CNT(c,0)
                            # P*Q*CNT(c,-1) *CNT(c,0)
                                # P*Q*CNT(c,-1)
           [NORM-1] : CNT(c,n)*CNT(c,-1) \land n \le 0 \longrightarrow CNT(c,-1)
           \overline{[NORM-2]}: CNT(c,n1)*CNT(c,n2) \land n=n1+n2 \land n1,n2 \ge 0 \longrightarrow CNT(c,n)
```

### Deadlock

```
c = create_latch(2);
( countDown(c); || await(c););
```

### Deadlock

```
\label{eq:countDown} c = create\_latch(2); \label{eq:countDown} \big( \ countDown(c); \ \big\| \ await(c); \big); \label{eq:countDown} \big( c,-1) \land a > 0 \longrightarrow DEADLOCK-ERROR
```

#### Deadlock

```
c = create_latch(2);
                    ( countDown(c); || await(c););
[ERR-2]: CNT(c,a)*CNT(c,-1) \land a>0 \longrightarrow DEADLOCK-ERROR
                           c = create_latch(2):
                   # CNT(c,2) \longrightarrow CNT(c,2)*CNT(c,0)
                  # CNT(c,2)
countDown(c);
# CNT(c,1)
# CNT(c,-1)
# CNT(c,-1)
;
                           \# CNT(c,1)*CNT(c,-1)
                 # DEADLOCK-ERROR detected by [ERR-2]
```

### Inter-latch Deadlock

#### Inter-latch Deadlock

```
 \begin{array}{c} \text{c1 = create\_latch(1); c2 = create\_latch(1);} \\ \left( \begin{array}{c} \text{await(c2);} \\ \text{countDown(c1);} \end{array} \right| \begin{array}{c} \text{await(c1);} \\ \text{countDown(c2);} \end{array} ) \\ \\ \hline \\ \left[ \begin{array}{c} \text{WAIT-1} \end{array} \right] : \text{WAIT (S)} \land \neg \text{isCyclic(S)} \longrightarrow \text{WAIT (\{\})} \\ \hline \\ \left[ \begin{array}{c} \text{WAIT-2} \end{array} \right] : \text{CNT}(c_1, \texttt{a}) * \text{CNT}(c_2, -1) * \text{WAIT (S)} \land \texttt{a} > 0 \longrightarrow \\ \text{CNT}(c_1, \texttt{a}) * \text{CNT}(c_2, -1) \land \texttt{a} > 0 * \text{WAIT (S} \cup \{c_2 \rightarrow c_1\}) \\ \hline \\ \left[ \begin{array}{c} \text{WAIT-3} \end{array} \right] : \text{WAIT (S_1)} * \text{WAIT (S_2)} \longleftrightarrow \text{WAIT ((S_1 \cup S_2))} \\ \hline \\ \left[ \begin{array}{c} \text{ERR-3} \end{array} \right] : \text{WAIT (S)} \land \text{isCyclic(S)} \longrightarrow \text{DEADLOCK-ERROR} \\ \end{array}
```

### Inter-latch Deadlock

```
c1 = create_latch(1); c2 = create_latch(1);
      # WAIT{} * CNT(c1,1) * CNT(c2,1) \Longrightarrow
\# CNT(c1,1) * CNT(c2,0) * CNT(c2,1) * CNT(c1,0)
 # CNT(c1,1)*CNT(c2,0)
                              # CNT(c2,1)*CNT(c1,0)
 await(c2);
                              await(c1);
 # CNT(c1,1)*CNT(c2,-1)
                              # CNT(c2,1)*CNT(c1,-1)
 # * WAIT(\{c2 \rightarrow c1\})
                            # * WAIT(\{c1 \rightarrow c2\})
 countDown(c1);
                              countDown(c2);
 # CNT(c1,0)*CNT(c2,-1)
                              \# CNT(c2,0)*CNT(c1,-1)
 # * WAIT(\{c2 \rightarrow c1\})
                               # * WAIT(\{c1 \rightarrow c2\})
 CNT(c1,-1)*CNT(c2,-1)*WAIT(\{c2 \rightarrow c1, c1 \rightarrow c2\})
      # DEADLOCK-ERROR detected by [ERR-3]
```

Implementation

Let's watch the demo

#### Conclusions

- ▶ Formal verification of CountDownLatch mechanism
- Detect deadlock and race cases
- ▶ Implement an automated verifier for CountDownLatch programs

#### Future work

- ▶ Verify fundamental concurrent algorithms: locks, etc.
- ► Compare with state-of-the-art tools Caper and Starling
- Build on the recent work of "tree share" model
- ▶ Build on recent logics such as Views, Iris, and LiLi

Thank you for your attention!

**Questions?** 

# Interpretations for Abstract Predicates

$$\begin{array}{lll} LatchOut(i,P) & \widehat{=} & \underbrace{i \mapsto 0} \longrightarrow P \\ \\ LatchIn(i,P) & \widehat{=} & (P \multimap \!\!\!\! \otimes \!\!\!\! emp) * [DEC] * \underbrace{i \mapsto m} \land m \!\!\!\! > \!\!\! 0 \\ \\ DEC : & \underbrace{i \mapsto n} \land n \!\!\!\! > \!\!\! 0 & \leadsto \underbrace{i \mapsto n \!\!\!\! - \!\!\!\! 1} \end{array}$$

# Interpretations for Abstract Predicates

```
\begin{array}{lll} LatchOut(i,P) & \widehat{=} & \widehat{i} \mapsto 0 \end{array} \longrightarrow P \\ LatchIn(i,P) & \widehat{=} & (P \multimap emp) * [DEC] * \widehat{i} \mapsto m \land m > 0 \\ DEC : & \widehat{i} \mapsto n \land n > 0 & \leadsto \widehat{i} \mapsto n - 1 \\ \{|i \mapsto n|\} & \longrightarrow \widehat{i} \mapsto m \land m \ge n \ge 0 \\ \{|i \mapsto n|\} \land a, b \ge 0 \land n = a + b & \longleftrightarrow \{|i \mapsto a|\} * \{|i \mapsto b|\} \\ & \widehat{i} \mapsto a \mid * \widehat{i} \mapsto b & \longleftrightarrow |i \mapsto a| \land a = b \end{array}
```

# Interpretations for Abstract Predicates

$$\begin{array}{lll} LatchOut(i,P) & \widehat{=} & i \mapsto 0 & \to P \\ LatchIn(i,P) & \widehat{=} & (P - \circledast emp) * [DEC] * i \mapsto m \land m > 0 \\ DEC : & i \mapsto n \land n > 0 & \leadsto i \mapsto n-1 \\ \{|i \mapsto n|\} & \to i \mapsto m \land m \ge n \ge 0 \\ \{|i \mapsto n|\} \land a, b \ge 0 \land n = a + b & \longleftrightarrow \{|i \mapsto a|\} * \{|i \mapsto b|\} \\ \hline i \mapsto a * | i \mapsto b & \longleftrightarrow i \mapsto a \land a = b \\ CNT(i,n) & \widehat{=} & \{|i \mapsto n|\} \land n \ge 0 \lor |i \mapsto 0 \land n = -1 \end{array}$$

## Core Language

```
\begin{array}{lll} \textit{Prog} & ::= & \overline{\textit{data}} \ \overline{\textit{proc}} \\ \texttt{datat} & ::= & \textbf{data} \ \texttt{C} \ \{\overline{t} \ f\} \\ \texttt{proc} & ::= & t \ \textit{pn}(\overline{t} \ \textit{v}) \ \overline{\textit{spec}} \{\ e\ \} \\ \texttt{spec} & ::= & \texttt{requires} \ \Phi_{\textit{pr}} \ \texttt{ensure} \ \Phi \textit{po}; \\ \texttt{t} & ::= & \texttt{void} \ | \ \texttt{int} \ | \ \texttt{bool} \ | \ \texttt{CountDownLatch} \ | \ \texttt{C} \\ \texttt{e} & ::= & \texttt{v} \ | \ \texttt{v} . \ \texttt{f} \ | \ \texttt{k} \ | \ \texttt{new} \ \texttt{C}(\overline{\textit{v}}) \ | \ e_1; e_2 \ | \ e_1 \ | \ e_2 \ | \ <\texttt{e} > \\ & \textbf{create\_latch}(\texttt{n}) \ \ \textbf{with} \ \kappa \land \pi \ | \ \textbf{coutnDown}(\textit{n}) \\ & \textbf{await}(\textit{v}) \ | \ \textit{pn}(\overline{\textit{v}}) \ | \ \texttt{if} \ \textit{v} \ \ \texttt{then} \ e_1 \ \texttt{else} \ e_2 \ | \ \dots \end{array}
```

### Core Language Example

```
data CDL{}
data cell{int val;}
pred_prim LatchIn{-%P@Split }<>
pred_prim LatchOut{+%P@Split }<>
pred_prim CNT<n:int>
  inv n >= (-1)
lemma "split" self::CNT<n> & a>=0 & b>=0 & n=a+b
    -> self::CNT<a> * self::CNT<b>;
// Normalization lemmas
lemma_prop "idemp-CNT" self::CNT<a> * self::CNT<(-1)>
    -> self::CNT<(-1)>;
lemma_prop "combine-CNT" self::CNT<a> * self::CNT<b> & a,b>=0
    -> self::CNT<a+b>:
```

## Core Language Example

```
void main()
 requires emp ensures emp;
  cell h. r:
 int v:
  CDL c = create_latch(2) with h'::cell<1> * r'::cell<2> * @full[h. r]:
  par h. r. v. c@L
   case h, c@L c'::LatchIn- h'::cell<1> * @full[h]<> * c'::CNT<(1)> ->
     h = new cell(1):
      countDown(c):
\Pi
   case r. c@L c'::LatchIn- r'::cell<2> * @full[r]<> * c'::CNT<(1)> ->
      r = new cell(2):
      countDown(c):
П
   case v, c@L c'::LatchOut+ h'::cell<1> * r'::cell<2> * @full[h, r]<> * c'::CNT<0> ->
     await(c);
     v = h.val + r.val;
  assert h'::cell<1> * r'::cell<2> & v' = 3:
```

## Core Specification Language

```
FA Pred. rpred ::= pred R(self, \bar{V}, \bar{v}) [\equiv \Phi] [inv \pi]
                Action
                                       act ::= action I \equiv \overline{\iota_1 \wedge \pi_1 \leadsto \iota_2 \wedge \pi_2}
   Disj. formula
                                          \Phi ::= \bigvee (\exists \, \bar{\mathbf{v}} \cdot \eta * \kappa \wedge \pi)
                                          \eta ::= [I]_{\xi} \mid \text{WAIT}(\overline{v_1 \rightarrow v_2})_{\xi} \mid v \mapsto C(\overline{v}) \mid \eta_1 * \eta_2
Non-Resource
   Sep. formula
                                          \kappa ::= \iota \mid V \mid R(v, \overline{\Phi_f}, \overline{v}) \mid \kappa_1 * \overline{\kappa_2}
    Simple heap
                                          \iota ::= \operatorname{emp} | \mathbf{v} \mapsto C(\bar{\mathbf{v}}) | \{ | \mathbf{v} \mapsto C(\bar{\mathbf{v}}) | \} | \iota_1 * \iota_2 
                Perms
                               \xi ::= \epsilon \mid 1
  Pure formula
                                          \pi ::= \alpha \mid \pi_1 \wedge \pi_2 \mid \pi_1 \vee \pi_2 \mid \neg \pi \mid \exists v \cdot \pi \mid \forall v \cdot \pi
                                          \alpha ::= \alpha_1^t = \alpha_2^t \mid \alpha_1^t \neq \alpha_2^t \mid \alpha_1^t < \alpha_2^t \mid \alpha_1^t \leq \alpha_2^t
Arith, formula
                                         \alpha^t ::= \mathbf{k} | \mathbf{v} | \mathbf{k} \times \alpha^t | \alpha_1^t + \alpha_2^t | -\alpha^t
      Arith, term
```

 $k \in integer \ constants$   $v \in variables, \overline{v} \equiv v_1,...,v_n$   $C \in data \ names$   $V \in resource \ variables$   $R \in resource \ pred. \ names$   $\epsilon \in (0,1]$