# **ARM Thumb-2 Quick Reference** [2013-12-07]

The tables below contain a subset of the available integer instructions. Instructions are 16 or 32 bits, depending on operands. All registers are 32 bits wide.

# MEMORY ACCESS INSTRUCTIONS

| name | operation         | syntax                           | description                         | example             |
|------|-------------------|----------------------------------|-------------------------------------|---------------------|
| ldr  | load address      | ldr rd, constant                 | $rd \leftarrow constant (macro)$    | ldr r0, MADDR       |
| ldr  | load              | ldr rd, [ra, #offs] <sup>1</sup> | $rd \leftarrow M[ra+offs]$          | ldr r1, [r0, #4]    |
| str  | store             | str rs, [ra, #offs] 1            | $rs \rightarrow M[ra+offs]$         | str r1, [r2, #-4]   |
| ldrb | load byte         | ldr rd, [ra, #offs] 1            | $rd \leftarrow M[ra+offs]$          | ldrb r1, [r0, #8]   |
| strb | store byte        | str rs, [ra, #offs] 1            | $rs \rightarrow M[ra+offs]$         | strb r1, [r0, #8]   |
| ldr  | load preindexed   | <pre>ldr rd, [ra, #offs]!</pre>  | $ra += offs, rd \leftarrow M[ra]$   | ldr r1, [r0, #4]!   |
| str  | store preindexed  | str rs, [ra, #offs]!             | $ra += offs, rs \rightarrow M[ra]$  | str r1, [r0, #4]!   |
| ldr  | load postindexed  | ldr rd, [ra], #offs              | $rd \leftarrow M[ra], ra += offs$   | ldr r1, [r0], #4    |
| str  | store postindexed | str rs, [ra], #offs              | $rs \rightarrow M[ra], ra += offs$  | str r1, [r0], #4    |
| ldm  | load multiple     | ldm rd, {reglist} <sup>2</sup>   | $reglist \leftarrow M[rd,rd+4,]$    | ldm r0, {r1, r3-r5} |
| stm  | store multiple    | stm rd, {reglist} <sup>2</sup>   | reglist $\rightarrow$ M[rd,rd+4,]   | stm r0, {r1, r3-r5} |
| push | stack push        | push {reglist} 2                 | $reglist \rightarrow stack (macro)$ | push {r4-r7, lr}    |
| pop  | stack pop         | pop{reglist} <sup>2</sup>        | $reglist \leftarrow stack (macro)$  | pop {r4-r7, pc}     |

<sup>1:</sup> offs: offset =  $-255 \dots 4095$  with superscript 1, otherwise  $-255 \dots 255$ 

# **ARITHMETIC OPERATIONS**

| name  | operation               | syntax                          | description                           | example            |
|-------|-------------------------|---------------------------------|---------------------------------------|--------------------|
| add   | add                     | add rd, ra, rb                  | rd ← ra + rb                          | add r1, r2, r3     |
| add   | add immediate           | add rd, ra, #imm12              | $rd \leftarrow ra + imm12$            | add r1, r2, #8     |
| adc   | add with carry          | adc rd, ra, rb                  | $rd \leftarrow ra + rb + C$           | adc r1, r2, r3     |
| adds  | add and set             | adds rd, ra, rb                 | $rd \leftarrow ra + rb$ , set N,Z,C,V | adds r1, r2, r3    |
| sub 1 | subtract                | sub rd, ra, rb                  | rd ← ra - rb                          | sub r1, r2, r3     |
| rsb 1 | reverse subtract        | rsb rd, ra, rb                  | rd ← rb - ra                          | rsb r1, r2, r3     |
| cmp   | compare                 | cmp ra, rb                      | $N,Z,C,V \leftarrow ra - rb$          | cmp r1, r2         |
| cmp   | compare immediate       | cmp ra, #imm                    | $N,Z,C,V \leftarrow ra - imm$         | cmp r1, #1         |
| mul   | multiply                | mul rd, ra, rb <sup>2</sup>     | $rd \leftarrow (ra * rb)(L)$          | mul r1, r2, r3     |
| mla   | multiply and accumulate | mla rd, ra, rb, rc <sup>2</sup> | $rd \leftarrow (ra * rb + rc)(L)$     | mla r1, r2, r3, r4 |
| sdiv  | signed divide           | sdiv rd, ra, rb                 | rd ← ra / rb                          | sdiv r1, r2, r3    |
| udiv  | unsigned divide         | udiv rd, ra, rb                 | rd ← unsigned ra / rb                 | udiv r1, r2, r3    |

<sup>1:</sup> sub has alternate forms like add (immediate, sbc and subs), rsb supports immediate and rsbs

# LOGICAL OPERATIONS

| name | operation              | syntax                        | description                             | example        |
|------|------------------------|-------------------------------|-----------------------------------------|----------------|
| and  | and                    | and rd, ra, rb <sup>1,2</sup> | $rd \leftarrow ra \wedge rb$            | and r1, r2, r3 |
| bic  | bit clear              | bic rd, ra, rb <sup>1,2</sup> | $rd \leftarrow ra \wedge \overline{rb}$ | bic r1, r2, r3 |
| orr  | or                     | orr rd, ra, rb <sup>1,2</sup> | $rd \leftarrow ra \lor rb$              | orr r1, r2, r3 |
| eor  | xor                    | eor rd, ra, rb <sup>1,2</sup> | $rd \leftarrow ra \oplus rb$            | eor r1, r2, r3 |
| mov  | move register          | $mov[s] rd, rb^{1,2}$         | rd ← rb                                 | mov r1, r2     |
| mov  | move immediate         | mov rd, $\#imm16^3$           | rd ← imm16                              | mov r1, #0     |
| mvn  | move negated           | mvn rd, rb <sup>1,2</sup>     | $rd \leftarrow \overline{rb}$           | mvn r1, r2     |
| lsl  | logical shift left     | lsl rd,ra,rb <sup>4</sup>     | rd ← ra sl                              | lsl r1, r2, #2 |
| lsr  | logical shift right    | lsr rd,ra,rb <sup>4</sup>     | rd ← ra sr rb                           | lsr r1, r2, #2 |
| asr  | arithmetic shift right | asr rd, ra, rb <sup>4</sup>   | rd ← ra asr rb                          | asr r1, r2, #2 |
| ror  | rotate right           | ror rd, ra, rb <sup>4</sup>   | rd ← ra rr rb                           | ror r1, r2, #2 |

- 1: The instruction has an alternate form with a "s" suffix, setting status bits N,Z,C,V.
- 2: "rb" can be a 8-bit constant 0xab, 0x00ab00ab, 0xab00ab00 or 0xabababab
- 3: imm16: a constant in the range 0...65536.
- 4: "rb" is a register value rb(7:0) or a constant 1...31

<sup>2:</sup> reglist is a comma separated list of individual registers or a range of registers

<sup>2:</sup> returns the 32 least significant bits of the 64-bit product

### **BRANCH INSTRUCTIONS**

| name | operation            | syntax                      | description                                       | example       |
|------|----------------------|-----------------------------|---------------------------------------------------|---------------|
| b    | branch               | b[cc] label <sup>1</sup>    | $PC \leftarrow PC + se$ label                     | bne loop      |
| bx   | branch indirect      | bx rd                       | $PC \leftarrow rd$                                | bx r1         |
| bl   | branch and link      | bl label                    | $LR \leftarrow PC+4, PC \leftarrow PC + se$ label | bl loop       |
| blx  | branch link indirect | blx rd                      | $LR \leftarrow PC+4, PC \leftarrow rd$            | blx r1        |
|      |                      |                             | $ra \equiv 0$ : PC $\leftarrow$ PC + label        | cbz r1, loop  |
| cbnz | compare and branch   | cbnz ra, label <sup>2</sup> | $ra \neq 0$ : PC $\leftarrow$ PC + label          | cbnz r1, loop |

- 1: The alternate form bcc branch only if the condition cc is satisfied. The condition might be eq (= 0), gt (> 0), lt (< 0), ne ( $\neq$  0), ge ( $\geq$  0), and le ( $\leq$  0). The constant *label* is (at least)  $\pm$  1 MiB.
- 2: Compares and jumps without using the status bits N,Z,C,V. Supports forward branches of 4...130 bytes only.

# **IF-THEN INSTRUCTION**

```
Format: itxyz cc
```

- Letters x, y, z must be  $\mathbf{t}$  (then) or  $\mathbf{e}$  (else)
- 1-4 following instructions with a then-condition cc or an opposite else-condition !cc

```
Example: r3 = max(r1, r2)
cmp r1, r2
ite ge
movge r3, r1 @then is ge
movlt r3, r2 @else is lt
```

### ARM REGISTER SET

| name        | domain  | description                                       |
|-------------|---------|---------------------------------------------------|
| r0-r3       | Lo      | Argument / scratch registers                      |
| r4-r7       | Lo      | Variable (saved) registers                        |
| r8-r11      | Hi      | Variable (saved) registers                        |
| r12 or ip   | Hi      | inter-procedural / scratch register               |
| r13 or sp   | Hi      | Stack register, holds stack address               |
| r14 or lr   | Hi      | Link register, to hold pc value on function calls |
| r15 or pc   | Hi      | Program counter                                   |
| APSR(31:28) | special | status bits N,Z,C,V                               |

Assembler subprograms conformant to the AAPCS need to save any of r4-r11 on stack and restore on return if used for temporary storage. Subprogram arguments 1-4 goes to r0-r3 and function return is stored in r0.