# Department of Electronics and Telecommunication Engineering

University of Moratuwa



## EN2031 Fundamentals of Computer Organization and Design Processor Design

Final Submission

Gammune D.J.T. 210179R

Vidumini H.M.V. 210669U

Wathudura T.R. 210682D

## Contents

| 1        | Part  | t A: In        | struction Set A                         | Archited  | tur  | e ( | ISA  | .)  |    |     |         |   |     |     |     |   |       |     |   |   | 4   |
|----------|-------|----------------|-----------------------------------------|-----------|------|-----|------|-----|----|-----|---------|---|-----|-----|-----|---|-------|-----|---|---|-----|
|          | 1.1   | Instru         |                                         |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          |       | 1.1.1          | ALU Instruction                         |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          |       | 1.1.2          | Data Transfer I                         |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          |       | 1.1.3          | Stack Operation                         | ns        |      |     |      |     |    |     | <br>    |   |     |     |     |   |       |     |   |   |     |
|          |       | 1.1.4          | Load Operation                          | S         |      |     |      |     |    |     | <br>    |   |     |     |     |   |       |     |   |   |     |
|          |       | 1.1.5          | Store Operation                         |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          |       | 1.1.6          | Load Immediate                          |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          |       | 1.1.7          | Branching Instr                         |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 1.2   | Instru         | ctions Format                           |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          |       | 1.2.1          | R Type (Regist                          | er Type)  |      |     |      |     |    |     | <br>    |   |     |     |     |   |       |     |   |   | . 4 |
|          |       | 1.2.2          | I Type (Immedi                          | ate Type  | e) . |     |      |     |    |     | <br>    |   |     |     |     |   |       |     |   |   |     |
|          |       | 1.2.3          | Load Type                               |           |      |     |      |     |    |     | <br>    |   |     |     |     |   |       |     |   |   |     |
|          |       | 1.2.4          | Store Type                              |           |      |     |      |     |    |     | <br>    |   |     |     |     |   |       |     |   |   | . 4 |
| _        | _     |                |                                         |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
| <b>2</b> |       |                | pcode Encodin                           | _         |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   | 2   |
|          | 2.1   |                | e (Register Type                        |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 2.2   | 1 Type         | (Immediate Type                         | pe)       |      |     |      |     |    |     | <br>    | • |     |     |     |   | <br>• |     | • | • |     |
|          |       | 2.2.1          | IL Type (Imme                           | diate Loa | id T | уре | :) . |     |    |     | <br>    | • |     |     |     |   |       |     |   | • |     |
|          | 2.0   | 2.2.2          | IJ (Branch Ope                          | ration)   |      |     |      |     |    |     | <br>    | • |     |     |     | • | <br>• |     | • | • |     |
|          | 2.3   |                | Гуре                                    |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 2.4   | Store '        | $\Gamma_{\rm ype} \ldots \ldots \ldots$ |           |      |     |      |     |    |     | <br>    | • |     |     |     |   | <br>• |     | • | • |     |
| 9        | Danie | . C. D         | -44h D:                                 |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   | 6   |
| 3        | Part  | t C: D         | atapath Diagra                          | um        |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   | ė.  |
| 4        | Part  | + <b>D</b> • M | icroarchitectu                          | e Desig   | n a  | nd  | Cor  | ntr | പി | ρr  |         |   |     |     |     |   |       |     |   |   | •   |
| 4        | 4.1   |                | rchitecture Designation                 |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 4.2   |                | oller Design                            |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 7.2   | 4.2.1          | Controller Over                         | viow      |      | •   | • •  | •   | •  | • • | <br>• • | • | • • | • • | • • | • | <br>• | • • | • | • | . 4 |
|          |       | 4.2.1 $4.2.2$  | Controller Inpu                         |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          |       | 4.2.2          | Controller Outp                         |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          |       | 4.2.4          | Controller Structu                      |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          |       | 4.2.5          | Control Signal I                        |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          |       | 1.2.0          | Control Signar I                        | 510610111 |      | •   | • •  |     |    | • • | <br>• • | • | • • |     | • • | • | <br>• |     | • | • |     |
| T.i      | st n  | f Tab          | les                                     |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
| 11       | St U  |                |                                         |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 1     |                | nstructions                             |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 2     |                | Transfer Instructi                      |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 3     |                | Operations $\dots$                      |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 4     |                | Operations $\dots$                      |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 5     |                | Operation                               |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 6     |                | mmediate Opera                          |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 7     |                | ning Instructions                       |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 8     |                | e Opcode Encod                          |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 9     | IL Typ         | oe Opcode Encod                         | ling      |      |     |      |     |    |     | <br>    |   |     |     |     |   |       |     |   |   |     |
|          | 10    |                | e Opcode Encod                          |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 11    |                | Гуре Opcode En                          |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 12    | Store '        | Гуре Opcode En                          | coding    |      |     |      |     |    |     | <br>    |   |     |     |     |   |       |     |   |   |     |
|          | 13    | ALU (          | Control Signals .                       |           |      |     |      |     |    |     | <br>    |   |     |     |     |   |       |     |   |   | . 4 |
|          | 14    | Brancl         | n Control Signals                       |           |      |     |      |     |    |     | <br>    |   |     |     |     |   |       |     |   |   | . 4 |
|          | 15    |                | Reg Controls                            |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 16    |                | c Controls                              |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 17    | Contro         | ol Signals                              |           |      |     |      |     |    |     | <br>    |   |     |     |     |   |       |     |   |   | !   |
|          |       |                |                                         |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
| Li       | st o  | f Figu         | ires                                    |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          |       | _              |                                         |           |      |     |      |     |    |     |         |   |     |     |     |   |       |     |   |   |     |
|          | 1     | Datap          | ath Diagram                             |           |      |     |      |     |    |     | <br>    | • |     |     |     | • | <br>• |     | • | • |     |

## Part A: Instruction Set Architec- 1.1.7 Branching Instructions ture (ISA)

#### Instruction Set 1.1

#### **ALU Instructions** 1.1.1

| Opcode | Operands | Operation                  |
|--------|----------|----------------------------|
| ADD    | RA, RB   | $RA \leftarrow RA + RB$    |
| SUB    | RA, RB   | $RA \leftarrow RA - RB$    |
| OR     | RA, RB   | $RA \leftarrow RA \lor RB$ |
| AND    | RA, RB   | $RA \leftarrow RA\&RB$     |

Table 1: ALU Instructions

#### **Data Transfer Instructions** 1.1.2

| ĺ | Opcode | Operands | Operation                   |
|---|--------|----------|-----------------------------|
| l | MOV    | RA, RB   | Move the value in RB to RA. |

Table 2: Data Transfer Instructions

#### **Stack Operations** 1.1.3

| Opcode | Operands | Operation                               |
|--------|----------|-----------------------------------------|
| POP    | RA       | Pop the value from the top of the stack |
|        |          | and store it in RA.                     |
| PUSH   | RB       | Push the value in RB to the top of the  |
|        |          | stack.                                  |

Table 3: Stack Operations

#### Load Operations 1.1.4

| Opcode | Operands | Operation                                    |
|--------|----------|----------------------------------------------|
| LOAD   | RA, Ra   | Load the value from the memory address       |
|        |          | in Ra to RA.                                 |
|        |          | $RA \leftarrow DM[Ra]$                       |
| PLOAD  | RA, Ra   | Load the value from the memory address       |
|        |          | in Ra to RA and increment RB by 1.           |
|        |          | $RA \leftarrow DM[Ra], Ra \leftarrow Ra + 1$ |
| ILDR   | RA, RB   | Load the value from the memory address       |
|        |          | specified in RB to RA                        |
|        |          | $RA \leftarrow DM[RB]$                       |
| ILDRP  | RA, Ra   | Load the value from the memory address       |
|        |          | specified in RB to RA, and then increment    |
|        |          | the value in RB by 1                         |
|        |          | $RA \leftarrow DM[RB], RB \leftarrow RB + 1$ |
|        |          | <u> </u>                                     |

Table 4: Load Operations

#### 1.1.5**Store Operation**

| Opcode | Operands | Operation                                 |
|--------|----------|-------------------------------------------|
| STORE  | RA, RB   | Store the value in RB in the memory ad-   |
|        |          | dress specified by register RA. RA can be |
|        |          | any register from R0 to R6.               |
|        |          | $DM[RA] \leftarrow RB$                    |

Table 5: Store Operation

#### **Load Immediate Operations** 1.1.6

| Opcode | Operands      | Operation                             |
|--------|---------------|---------------------------------------|
| ILD    | RA, imm[7:0]  | Load 8-bit immediate value to RA.     |
| UILD   | RA, imm[15:8] | OR 8-bit immediate value with upper 8 |
|        |               | bits of RA.                           |

Table 6: Load Immediate Operations

| Opcode | Operands     | Operation                                   |
|--------|--------------|---------------------------------------------|
| JMP    | imm[7:0]     | Update PC relative to the current PC        |
|        |              | value to a given offset.                    |
| JEQ    | RB, imm[7:0] | Compare values in R0 and RA. If equal,      |
|        |              | update PC relative to the current PC        |
|        |              | value to a given offset.                    |
| JLT    | RB, imm[7:0] | Compare values in R0 and RA. If less than   |
|        |              | or equal, update PC relative to the current |
|        |              | PC value to a given offset.                 |
| JGT    | RB, imm[7:0] | Compare values in R0 and RA. If greater     |
|        |              | than or equal, update PC relative to the    |
|        |              | current PC value to a given offset.         |

Table 7: Branching Instructions

#### 1.2 **Instructions Format**

#### 1.2.1 R Type (Register Type)

| 15:11    | 10:8 | 7:5 | 4:0    | Instruction Format |
|----------|------|-----|--------|--------------------|
| Function | RA   | RB  | Opcode | Opcode (RA, RB)    |

#### 1.2.2I Type (Immediate Type)

| 15:8              | 7:5 | 4:0    | Instruction Format |
|-------------------|-----|--------|--------------------|
| Immediate Operand | RD  | Opcode | Opcode (RA, imm)   |

#### 1.2.3 Load Type

|   |    | 4:0    | Instruction Format          |
|---|----|--------|-----------------------------|
| - | RA | Opcode | LOAD RA, RB or PLOAD RA, RB |

#### 1.2.4 Store Type

| 15:11    | 10:8 | 7:5 | 4:0    | Instruction Format |
|----------|------|-----|--------|--------------------|
| Function | RA   | RB  | Opcode | STORE RA, RB       |

## Part B: Opcode Encoding

- An opcode consists of 5 bits.
- The first two bits decide the type of the instruction:
  - R Type 00
  - I Type 01
  - Load Type 10
  - Store Type 11
- The remaining 3 bits of the opcode determine the specific instruction.

## 2.1 R Type (Register Type)

R-type instructions include ADD, SUB, OR, AND, and MOV. The remaining 3 bits of the opcode directly control the ALU functions based on the operation.

| Instruction | Opcode |
|-------------|--------|
| ADD         | 00000  |
| SUB         | 00001  |
| OR          | 00010  |
| AND         | 00011  |
| MOV         | 00110  |

Table 8: R Type Opcode Encoding

## 2.2 I Type (Immediate Type)

The I-type instruction category comprises IL (Immediate Operand Load) and IJ (Branch Operation).

### 2.2.1 IL Type (Immediate Load Type)

| Instruction | Opcode |  |  |  |
|-------------|--------|--|--|--|
| ILD         | 01000  |  |  |  |
| UILD        | 01011  |  |  |  |

Table 9: IL Type Opcode Encoding

## 2.2.2 IJ (Branch Operation)

| Instruction | Opcode |
|-------------|--------|
| JMP         | 01100  |
| JEQ         | 01101  |
| JLT         | 01110  |
| JGT         | 01111  |

Table 10: IJ Type Opcode Encoding

In jump instructions, the last 3 bits of the opcode determine the branch control signals.

- For both the third bit of the opcode indicates the instruction type:
  - IL (Immediate Operand Load): 0
  - IJ (Branch Operation): 1

## 2.3 Load Type

The LOAD-type instructions include POP, LOAD, PLOAD, ILDR, and ILDRP. Similar to R-type instructions, the remaining 3 bits in the opcode differentiate these instructions.

| Instruction | Opcode |  |  |  |  |
|-------------|--------|--|--|--|--|
| POP         | 10001  |  |  |  |  |
| LOAD        | 10010  |  |  |  |  |
| PLOAD       | 10011  |  |  |  |  |
| ILDR        | 10100  |  |  |  |  |
| ILDRP       | 10101  |  |  |  |  |

Table 11: Load Type Opcode Encoding

## 2.4 Store Type

The LOAD-type instructions include POP, LOAD, and PLOAD. Similar to R-type instructions, the remaining 3 bits in the opcode differentiate these instructions.

| Instruction | Opcode |
|-------------|--------|
| STORE       | 11001  |
| PUSH        | 11010  |

Table 12: Store Type Opcode Encoding

## 3 Part C: Datapath Diagram



Figure 1: Datapath Diagram

# 4 Part D: Microarchitecture Design and Controller

# 4.1 Microarchitecture Design Approach

For our processor, we have opted for the hard-wired microarchitecture design approach. This decision is justified as follows:

- **Simplicity**: Hardwired microarchitecture is relatively simple to design and comprehend, which suits the scope and requirements of our processor.
- Efficiency: Hardwired microarchitecture generally offers faster execution and efficiency

since control signals are generated using combinational logic.

- Real-time Operation: The hardwired approach is well-suited for real-time applications, which is essential for our processor's intended use.
- Ease of Implementation: With a well-defined and limited instruction set, a hard-wired approach is easier to implement and debug.

## 4.2 Controller Design

#### 4.2.1 Controller Overview

The controller plays a vital role in the datapath, responsible for generating control signals to coordinate various components. Here, we present a simplified example of the controller design for illustration. A complete controller would be more complex and tailored to the specific datapath.

#### 4.2.2 Controller Inputs

The controller takes the following inputs:

- Opcode (5 bits): The opcode from the instruction to determine the operation type.
- Function (3 bits): Additional bits for specific operations.
- RA (3 bits): Register A identifier.
- RB (3 bits): Register B identifier.
- Imm (8 bits): Immediate value for load-type instructions.

#### 4.2.3 Controller Outputs

The controller generates various control signals, including:

- ALU Control Signals: Signals such as ALU\_Add, ALU\_Subtract, ALU\_OR, ALU\_AND, ALU\_MOV to control the ALU's operation based on the opcode.
- Register Write Control: Signals like Reg-Write\_RA, RegWrite\_RB to enable writing to registers RA and RB.
- Memory Control Signals: If the processor has a memory component, signals for memory access.
- Jump Control Signals: Signals like Jump\_JMP, Jump\_JEQ, Jump\_JLT, Jump\_JGT to control branching.

• Stack Control Signals: If stack operations are supported, signals for pushing and popping from the stack.

#### 4.2.4 Control Structures

#### **ALU Control Signals**

| Instruction | Opcode |
|-------------|--------|
| ADD         | 000    |
| SUB         | 001    |
| OR          | 010    |
| AND         | 011    |
| Pass B      | 110    |

Table 13: ALU Control Signals

### **Branch Control Signals**

| Instruction          | Opcode |
|----------------------|--------|
| Don't branch         | 000    |
| Unconditional        | 100    |
| Jump if equal        | 101    |
| Jump if greater than | 111    |
| Jump if less than    | 110    |

Table 14: Branch Control Signals

### MemtoReg Signals

Decides what will be written to the write register.

| Instruction    | Opcode |
|----------------|--------|
| ALU output     | 0      |
| Data Read From | 1      |

Table 15: MemtoReg Controls

#### ALUSrc Control

This control decides what is the second input to the ALU

| Instruction | Opcode |  |  |  |  |
|-------------|--------|--|--|--|--|
| Register B  | 00     |  |  |  |  |
| Immediate   | 01     |  |  |  |  |
| RO          | 10     |  |  |  |  |

Table 16: ALUSrc Controls

## 4.2.5 Control Signal Diagram

| Control signal | MemRead | MemtoReg | ALUOP | MemWrite | ALUSrc | RegDataWrite | RegAddrWrite | Branch | AddrALUOP | AddrSel | Upper Sel |
|----------------|---------|----------|-------|----------|--------|--------------|--------------|--------|-----------|---------|-----------|
| Instruction    |         |          |       |          |        |              |              |        |           |         |           |
| ADD            | 0       | 0        | 000   | 0        | 00     | 1            | 0            | 000    | 0         | 0       | 0         |
| SUB            | 0       | 0        | 001   | 0        | 00     | 1            | 0            | 000    | 0         | 0       | 0         |
| OR             | 0       | 0        | 010   | 0        | 00     | 1            | 0            | 000    | 0         | 0       | 0         |
| AND            | 0       | 0        | 011   | 0        | 00     | 1            | 0            | 000    | 0         | 0       | 0         |
| MOV            | 0       | 0        | 100   | 0        | 00     | 1            | 0            | 000    | 0         | 0       | 0         |
| LOAD           | 1       | 1        | 000   | 0        | 00     | 1            | 0            | 000    | 0         | 0       | 0         |
| PLOAD          | 1       | 1        | 000   | 0        | 00     | 1            | 1            | 000    | 1         | 0       | 0         |
| POP            | 1       | 1        | 000   | 0        | 00     | 1            | 1            | 000    | 0         | 0       | 0         |
| STORE          | 0       | 0        | 000   | 1        | 00     | 0            | 0            | 000    | 0         | 0       | 0         |
| PUSH           | 0       | 0        | 000   | 1        | 00     | 0            | 1            | 000    | 1         | 1       | 0         |
| ILD            | 0       | 0        | 100   | 0        | 01     | 1            | 0            | 000    | 0         | 0       | 0         |
| UILD           | 0       | 0        | 010   | 0        | 01     | 1            | 0            | 000    | 0         | 0       | 1         |
| JMP            | 0       | 0        | 000   | 0        | 00     | 0            | 0            | 100    | 0         | 0       | 0         |
| JEQ            | 0       | 0        | 001   | 0        | 10     | 0            | 0            | 101    | 0         | 0       | 0         |
| JLT            | 0       | 0        | 001   | 0        | 10     | 0            | 0            | 110    | 0         | 0       | 0         |
| JGT            | 0       | 0        | 001   | 0        | 10     | 0            | 0            | 111    | 0         | 0       | 0         |

Table 17: Control Signals