

# **FPGA Project**

08.11.2024

Integrating a simple application with MicroBlaze softcore processor

Aryan Mishra - IMT2022502 R Harshavardhan - IMT2022515 Ishan Jha - IMT2022562

### **Overview**

The aim of the project is to develop a hardware-based solution for real-time image processing by implementing various image manipulation effects like grayscale conversion, brightness adjustment, contrast modification, and image flipping on an FPGA platform.

# GitHub link(of code used):

https://github.com/Ishaniiitb/FPGA\_Project

# **Cpp functions used:**

#### 1. Grayscale:

- $\rightarrow$  This function converts a color image to grayscale by calculating a weighted sum of the red, green, and blue components for each pixel based on the formula Y = 0.299 x R + 0.587 x G + 0.114 x B .
- $\rightarrow$  It updates each pixel's color channels to the computed grayscale value, ensuring a uniform grey tone across RGB channels for each pixel.

#### 2. Brighten:

- $\rightarrow$  This function adjusts the brightness of an image by modifying each pixel's RGB values based on a specified amount parameter, which ranges from -1 to 1. A positive amount brightens the image, while a negative amount darkens it.
- $\rightarrow$  It calculates new RGB values by adding or subtracting from each channel, capping the results within the valid range (0–255) to prevent overflow or underflow.

#### 3. Contrast:

- → This function adjusts the contrast of an image by scaling the difference of each pixel's RGB values from the midpoint (128) based on a specified amount, which ranges from 0 to 100.
- → The contrast factor is calculated, and each pixel's RGB values are modified accordingly, with values clamped between 0 and 255 to stay within valid color limits.

#### 4. Flip:

- → This function flips an image either horizontally, vertically, or both based on the parameters flipHorizontal and flipVertical, which are set to 1 or 0 to indicate the desired flipping.
- $\rightarrow$  If flipHorizontal is 1, each row's pixels are swapped from left to right. If flipVertical is 1, the rows are swapped from top to bottom.

## **Problems faced:**

#### 1. Implementing it using MicroBlaze softcore processor:

- → In the beginning, the project sought to implement image processing using the MicroBlaze softcore processor. However, this method encountered some restrictions, especially in terms of managing image input through block RAM.
- $\rightarrow$  The MicroBlaze processor did not have enough ports to directly connect with block RAM for image data storage and retrieval, which hindered the efficiency of image processing.
- $\rightarrow$  Due to this limitation, as suggested to us, we proceeded without using the processor.

#### 2. Constraints of HLS and array handling:

- → The original code was structured with pointers and 3D arrays to manage pixel data (RGB values). HLS, however, was unable to synthesize this effectively because it does not support pointers or 3D arrays.
- $\rightarrow$  Although we refactored the code to utilize vectors—thus enabling us to retain the image data—still it turns out that internally pointers are used for vector iteration, which results in comparable limitations.
- $\rightarrow$  This necessitated additional modifications to the data structures and functions in order to align with HLS's constraints.



#### 3. Editing IP to handle only few pixel values at a time

- → Tried editing cpp function to compute only a few pixel values. This would involve sending only predetermined pixel values to the fpga, have the IP perform operation and send it back to PC via UART.
- $\rightarrow$  Grounding of ports of block ram initiated lead to improper storage of image/ pixel values.



> ① Command: synth\_design -top vio\_0 -part xc7a35tcpg236-1 -incremental\_mode off -mode out\_of\_context (12 more like this) (I) [Synth 8-10515] begin/end is required for generate-for in this mode of Verilog [vio\_v3\_0\_syn\_rfs.v:1365] Synth 8-3848] Net sl iport0 in module/entity vio 0 does not have driver. [vio 0.v:71] > 0 [Synth 8-7129] Port Bus\_rst in module vio\_v3\_0\_23\_probe\_out\_one is either unconnected or has no load (99 more like this) (9) [Synth 8-7080] Parallel synthesis criteria is not met > 0 [Synth 8-3295] tying undriven pin inst:sl\_iport0[36] to constant 0 (36 more like this) ila 0 synth 1 (119 warnings, 15 status messages) > ① Command: synth\_design -top ila\_0 -part xc7a35tcpg236-1 -incremental\_mode off -mode out\_of\_context (14 more like this) > 0 [Synth 8-10294] parameter declaration is not allowed here in this mode of Verilog [ila\_v6\_2\_syn\_rfs.v:4527] (9 more like this) > 0 [Synth 8-7071] port 'clk\_nobuf' of module 'ila\_v6\_2\_12\_ila' is unconnected for instance 'inst' [ila\_0.v:3217] (5 more like this) [Synth 8-7023] instance 'inst' of module 'ila\_v6\_2\_12\_ila' has 1033 connections declared, but only 1027 given [ila\_0.v:3217] [6] [Synth 8-3848] Net sl\_iport0 in module/entity ila\_0 does not have driver. [ila\_0.v:106] > 0 [Synth 8-7129] Port SEL\_I[0] in module Itlib\_v1\_0\_0\_generic\_mux is either unconnected or has no load (99 more like this) [Synth 8-7080] Parallel synthesis criteria is not met clk\_wiz\_0\_synth\_1 (1 warning, 17 status messages) > ① Command: synth\_design -top clk\_wiz\_0 -part xc7a35tcpg236-1 -incremental\_mode off -mode out\_of\_context (16 more like this) (5) [Synth 8-7080] Parallel synthesis criteria is not met → ila\_1\_synth\_1 (119 warnings, 15 status messages)

#### 4. Error while sending image due to file path length limitation via uart:

The error is caused by the file path length limitation on our operating system (Windows). Vivado uses a temporary directory to generate and manage IP cores, and the full path to this directory is too long.



# Methodology used:

- 1. The RGB values for each pixel are transmitted to the FPGA via UART, enabling the FPGA to receive image data in a structured format(1-D array).
- 2. The RGB values received are stored in a Block RAM of the FPGA.
- 3. Storing the values, it is inputted to a custom IP core created using HLS, applying one of the effects: grayscaling, brightness, contrast or flip on the image.
- 4. The modified pixel data is then the output from the IP core and it's stored in a dual-port RAM.
- 5. The modified array is then sent back to the PC via UART.

# **Implementation details:**

```
HW Interfaces
 AP MEMORY
 Interface
                    Bitwidth
 image_r_address0
                    12
 image r address1
                      12
 image r d0
                     32
 image_r_d1
                      32
 image_r_q0
                      32
 image_r_q1
                     32
 tempData address0
                     12
 tempData q0
                     32
* Other Ports
                       Bitwidth
 Interface | Mode
             ap_none
 amount1
                        32
 amount2
             ap_none
                        32
                        32
 ap return
                      32
 brighten
             ap none
 flip
             ap_none
                      32
 grayscale
             ap_none
                       32
 invert
                        32
             ap none
 sepia
             ap_none
                       32
 sharpen
             ap none
                      32
* TOP LEVEL CONTROL
 Interface | Type
                          Ports
 ap clk
             clock
                           ap clk
 ap rst
             reset
                           ap rst
 ap_ctrl
             ap_ctrl_hs
                           ap_done ap_idle ap_ready ap_start
```

## == SW I/O Information

\_\_\_\_\_

## \* Top Function Arguments

| Argument  | Direction | Datatype |
|-----------|-----------|----------|
| tempData  | in        | int*     |
| image     | inout     | int*     |
| grayscale | in        | int      |
| brighten  | in        | int      |
| flip      | in        | int      |
| invert    | in        | int      |
| sepia     | in        | int      |
| sharpen   | in        | int      |
| amount1   | in        | float    |
| amount2   | in        | float    |
| return    | out       | int      |

## \* SW-to-HW Mapping

| Argument  | HW Interface      | HW Type | HW Usage |
|-----------|-------------------|---------|----------|
| tempData  | tempData_address0 | port    | offset   |
| tempData  | tempData_ce0      | port    |          |
| tempData  | tempData_q0       | port    | i        |
| image     | image_r_address0  | port    | offset   |
| image     | image_r_ce0       | port    |          |
| image     | image_r_we0       | port    |          |
| image     | image_r_d0        | port    |          |
| image     | image_r_q0        | port    |          |
| image     | image_r_address1  | port    | offset   |
| image     | image_r_ce1       | port    |          |
| image     | image_r_we1       | port    |          |
| image     | image_r_d1        | port    |          |
| image     | image_r_q1        | port    |          |
| grayscale | grayscale         | port    |          |
| brighten  | brighten          | port    |          |
| flip      | flip              | port    |          |
| invert    | invert            | port    |          |
| sepia     | sepia             | port    |          |
| sharpen   | sharpen           | port    |          |
| amount1   | amount1           | port    |          |
| amount2   | amount2           | port    |          |
| return    | ap return         | port    |          |

# **Results:**

**1. Max. clock frequency:** 137.23 MHz(1/7.287ns)

2. Resource Utilization:

|                                                            |                  |       | +                     |           | +                     | <b>†</b> | t               |           |      |          |            |             | +    |
|------------------------------------------------------------|------------------|-------|-----------------------|-----------|-----------------------|----------|-----------------|-----------|------|----------|------------|-------------|------|
| Modules<br>& Loops                                         | Issue <br>  Type | Slack | Latency  <br>(cycles) | (ns)      | Iteration <br>Latency | Interval | Trip<br>  Count | Pipelined | BRAM | DSP      | FF         | LUT         | URA  |
| - Application                                              | † <u>-</u>       | 0.01  | -                     | -         | -                     | -        | -               | no        | -    | 46 (51%) | 9482 (22%) | 14489 (69%) | 1    |
| + Application Pipeline VITIS LOOP 61 1                     | j -j             | 0.79  | 2074                  | 2.074e+04 | -                     | 2074     | -               | no        | -j   | 1 (1%)   | 164 (~0%)  | 256 (1%)    | l .  |
| o VITIS_LOOP_61_1                                          | -                | 7.30  | 2072                  | 2.072e+04 | 4                     | 1        | 2070            | yes       | -    | -        | -          |             | 4    |
| + p hls fptosi float i32                                   | II               | 0.01  | 1                     | 10.000    | -                     | 1        | -               | yes       | -1   | -        | 66 (~0%)   | 640 (3%)    |      |
| + p_hls_fptosi_float_i32                                   | II               | 0.01  | 1                     | 10.000    |                       | 1        | -               | yes       | -1   | -        | 66 (~0%)   | 640 (3%)    |      |
| + Application_Pipeline_VITIS_LOOP_85_2_VITIS_LOOP_87_3     | 4                | 0.21  | 2106                  | 2.106e+04 |                       | 2106     |                 | no        | -    | -1       | 1133 (2%)  | 1806 (8%)   | Al . |
| o VITIS_LOOP_85_2_VITIS_LOOP_87_3                          | II               | 7.30  | 2104                  | 2.104e+04 | 38                    | 3        | 690             | yes       | -1   | -        |            |             | 1    |
| + Application Pipeline VITIS LOOP 100 4 VITIS LOOP 102 5   |                  | 0.01  | 2091                  | 2.091e+04 |                       | 2091     | -               | no        | -    |          | 790 (1%)   | 928 (4%)    | /I   |
| o VITIS_LOOP_100_4_VITIS_LOOP_102_5                        | II               | 7.30  | 2089                  | 2.089e+04 | 23                    | 3        | 690             | yes       | -    | -        | -          |             | 4    |
| + p_hls_fptosi_float_i32                                   | II               | 0.01  | 1                     | 10.000    |                       | 1        | -               | yes       | -1   | -        | 66 (~0%)   | 640 (3%)    |      |
| + Application_Pipeline_VITIS_LOOP_184_10_VITIS_LOOP_186_11 | [ -              | 0.26  | 2075                  | 2.075e+04 |                       | 2075     |                 | no        | -1   | -        | 184 (~0%)  | 451 (2%)    |      |
| o VITIS_LOOP_184_10_VITIS_LOOP_186_11                      | II               | 7.30  | 2073                  | 2.073e+04 | 7                     | 3        | 690             | yes       | -    | -        |            |             | 1    |
| + Application_Pipeline_VITIS_LOOP_197_12_VITIS_LOOP_199_13 | -                | 0.21  | 2175                  | 2.175e+04 | -                     | 2175     |                 | no        | -    | 25 (27%) | 3891 (9%)  | 5840 (28%)  | Л    |
| o VITIS_LOOP_197_12_VITIS_LOOP_199_13                      | II               | 7.30  | 2173                  | 2.173e+04 | 107                   | 3        | 690             | yes       | -1   |          |            |             | 1    |
| + Application_Pipeline_VITIS_LOOP_216_14_VITIS_LOOP_217_15 | -                | 0.01  | 2094                  | 2.094e+04 | -                     | 2094     | -               | no        | -    | -        | 859 (2%)   | 879 (4%)    |      |
| o VITIS_LOOP_216_14_VITIS_LOOP_217_15                      | 11               | 7.30  | 2092                  | 2.092e+04 | 26                    | 3        | 690             | yes       | -    |          |            |             | 1    |
| + p_hls_fptosi_float_i32                                   | II               | 0.01  | 1                     | 10.000    | -                     | 1        | -               | yes       | -    | -        | 66 (~0%)   | 640 (3%)    |      |
| o VITIS_LOOP_141_6                                         |                  | 7.30  | - 1                   |           |                       |          | -               | no        | -1   | - 1      |            |             | 1    |
| + Application_Pipeline_VITIS_LOOP_145_7                    | -                | 0.18  | -                     | -         | -                     | -        | -               | no        | -    | -        | 426 (1%)   | 516 (2%)    | AL.  |
| o VITIS_LOOP_145_7                                         | II               | 7.30  | -                     | -         | 7                     | 6        | -               | yes       | -1   | - 1      | 3          |             | 4    |
| o VITIS_LOOP_166_8                                         | j -j             | 7.30  | -1                    | -         | -                     | -        | -               | no        | - [  | -[       | -1         |             |      |
| + Application_Pipeline_VITIS_LOOP_170_9                    |                  | 0.79  | -                     | 12        | - 3                   | -        | -               | no        | -    | 1 (1%)   | 162 (~0%)  | 223 (1%)    |      |
| o VITIS LOOP 170 9                                         | II               | 7.30  | - i                   | -         | 6                     | 2        | - 3             | yes       | -i   |          | ` -        |             |      |

3. Implemented Layout diagram:



#### 4. Simulation waveforms:



We can see that out of all the effects, only the value of grayscale is 1 because only that effect has been used for this particular example.