# Fabrication and Characterization of PN Junction Diodes and Photodiodes

**April 13, 2020** 

Sujit Desai, 88319421, Material Science and Engineering Daniel Kitts, 27796499, Electrical Engineering Nishi Ravindran, 71281406, Chemical Engineering Gijung Lee, 35536224, Electrical and Computer Engineering Kevin Abraham, 98339124, Chemical Engineering University of Florida, FL, USA



#### Outline

- Introduction
- Objectives
- Concept Building
- Experimentation
- Discussion
- Acknowledgement

#### Introduction

- Microelectronic Fabrication is an integral part of Semiconductor Industry
- Fabrication Skills are highly demanded by Recruiters and Industry Experts
- These skills are essential to be a Process Engineer,
   Yield Engineer, Fab Engineer
- Process engineers brings Product into the Physical World from design phase
- Processing was crucial in building finFETs, 3D NAND and continuing Moore's Law

# Objectives

- To understand working mechanism of P-N diodes and Photodiodes
- To learn diode fabrication techniques
- To perform fabrication of P-N diodes and Photodiodes and characterize them
- To analyze the characterization data and assess the performance

- Fermi Level in Semiconductors:
  - Near Conduction Band in N-Type Semiconductor
  - Near Valence Band in P-Type Semiconductor





- When P- N Type Materials are joined their Fermi Levels
   Align with each other
- Conduction and Valence Band bend in the process



- Current through the Junction
  - Diffusion of Majority Carrier Across Junction J<sub>Diffusion</sub>
  - Drift of Minority Carrier Across Junction J<sub>Drift</sub>
- Directionally Opposite to each other
- Under zero External Bias, they cancel each other
- Under External Bias,

$$J_{Total} = J_{Diffusion} + J_{Drift}$$

$$J_{Total} = J_o * e^{\frac{(V_A - V_{BI})}{K_B * T}} - J_o$$

- In F Bias, Diffusion current dominates
- In R Bias, Drift current dominates



Typical I-V curve

 Photodetection: Shining Light on any semiconductor with energy more than its Band Gap and detecting current



PN Junction photodiode

www.physics-and-radio-electronics.com

 Key Parameter: Ratio of R Bias Current in presence of light to R Bias Current in absence of light.(Iph/Idark)



#### **Fabrication**

# The fabrication consists of the following steps

- Oxidation
- Photolithography
- Etching
- Spin On Glass Doping and Diffusion
- Metalization
- Liftoff
- Rapid Thermal Annealing

#### Oxidation

- Oxide Layers are present on the substrate to electrically isolate different devices and due to their excellent dielectric properties
- We can either grow or deposit oxide layer onto the substrate. Oxides that are grown on the substrate ensure pure oxide-substrate interface.
- Oxides can be grown by

| Wet Oxidation                             | Dry Oxidation                        |
|-------------------------------------------|--------------------------------------|
| $Si + 2H_2O \longrightarrow SiO_2 + 2H_2$ | Si+O <sub>2</sub> → SiO <sub>2</sub> |
| Faster growth rate                        | Slow Growth Rate                     |
| Low Quality Oxide Layer                   | High Quality Oxide Layer             |





#### The Kinetics of Oxidation follow the Deal Grove Model

- 1. The oxidising species should be transported from the bulk of the gas to the oxide-gas interface
- 2. The species must diffuse through the oxide to the oxide Si interface
- 3. Reaction occurs at the interface



At the start of the oxidation process the rate is limited by the third step. Once oxidation has proceeded for a short period of time the rate limiting step is now step 1 due to the formation of an oxide layer

# Photolithography

 Photolithography is a process used in microfabrication to pattern parts of a thin film or the bulk of a substrate.

The photolithography process involves the following steps

- Surface Preparation
- Spin Coating
- Pre Bake (Soft Bake)
- Alignment
- Exposure
- Development
- Post- Bake (Hard Bake)







Karl Suss MJB 3 Mask Aligner

Photoresists consists of 3 main components, resin, sensitizer and solvent.

Photoresist can be classified into two types based on its reaction to incident light

| Positive Photoresist                                        | Negative Photoresist                                                       |
|-------------------------------------------------------------|----------------------------------------------------------------------------|
| Resin Dissolves when exposed to light due to chain scission | Cross linking occurs and the photoresist strengthens when exposed to light |
| We get a positive image of the mask                         | Negative image of the mask                                                 |
| What shows goes                                             | What does not show goes                                                    |
| Overcut Profile                                             | Undercut Profile                                                           |



# Etching

- Etching is a subtractive technique that uses principle of corrosion to dissolve and remove the desired material in the desired area. We use it to etch the oxide to as determined by the photoresist patterned onto the wafer
- There are two main types of etching

| Wet Etching      | Dry Etching      |
|------------------|------------------|
| Fast Etch rate   | Slow Etch Rate   |
| Isotropic Etch   | Anisotropic Etch |
| Highly Selective | Low Selectivity  |





- BOE (Buffered Oxide Etchant) is a chemical used for wet etch which is a mixture of Buffer NH₄F and HF.
- HF is a highly corrosive acid and hence safety is of the utmost importance. Ensure all PPE is worn(Neoprene suit and Gloves) and keep calcium gluconate cream for emergencies.



# SoG Doping and Diffusion

**Doping** is the intentional introduction of impurities into an intrinsic semiconductor for the purpose of modulating its electrical, optical and structural properties.(wikipedia-doping\_semiconductor)

The dopants need to be redistributed through diffusion.

Diffusion - Any material tends to redistribute itself to reduce concentration gradient.

#### N-type dopant - Phosphorus

In this process, a Group 5 element behave as an electron donor, and Group 3



# SoG Doping and Diffusion

Spin-on-glass (SOG) is a mixture of silicon dioxide and dopants either group 3/group 5 elements, suspended on a solvent solution.

SOG is applied to a doped silicon wafer by spin coating just like photoresist. Doped SOG is called Spin-on Dopant (SOD).

After this, the dopants from SOG diffuse into the wafer by subjecting it to a high temperature of about 1000°C





# SoG Doping and Diffusion

#### Pros

- Even and constant doping with high yield
- No implantation defects
- No use of toxic gases
- Not a costly process
- Application for variable structure

#### Cons

- Unsteady on high aspect ratio trench
- Probable of particulate defects
- Toxic property of some SOD
- Cause of losing field oxide
- Residue degrading systems



#### Metallization

Metallization is a process that produce contact(making signal in and out) and interconnection(making connect line from device to other devices).

- The desired properties of the metallization
- Low resistivity.
- Easy to form.
- Easy to etch for pattern generation.
- Should be stable in oxidizing ambient, oxidizable.
- Mechanical stability; good adherence, low stress.
- Stability throughout processing including high temperature sinter, dry or wet oxidation, gettering, phosphorous glass (or any other material) passivation, metallization.

Aluminium is commonly used to create metal contacts

# Metallization

#### Thermal Evaporation





PVDx1800

#### Metallization

#### Lift-off process



Photolithography

Deposition

PR remove











### Results P-N Diode



- Reverse Bias: ohmic behavior with linear relation between voltage and current
- Forward Bias: Ideal forward diode behavior
- This ohmic behaviour in the reverse bias can be attributed to the presence of a parasitic resistive channel in parallel to the P-N diode channel.

 The current flowing through the resistive channel/branch will be the total current in the defective diode circuit minus current through the diode channel/branch.

$$I_{Total} = I_{Diode} + I_{Resistor}$$
 $I_{Resistor} = I_{Total} - I_{Diode}$ 

 Plot this difference against voltage in the V<sub>BR</sub> to V<sub>TH</sub> Region.



 The red curve is the FB curve of normally working diode and blue is that of defective diode.



Our interpreted circuit diagram



# Photodiode Results

#### Expected output



## Photodiode Results

Our photodiodes output



#### Photodiodes Continued

Possible causes of Parasitic resistive channel:

Metal Spike causing short across N region



# Acknowledgment

- Thank you Saeyeong, and all other TAs. You were really helpful.
- Thank you Dr. Yoon for excellent teaching and guidance
- A big thank you to the Nanoscale Research Facility for a state of the art teaching lab.
- We thank the ECE Dept for providing this course