

# Catapult® Interface Components Toolkit AXI4 Streaming Interfaces

November 2018

© 2016-2018 Mentor Graphics Corporation All rights reserved.

This document contains information that is proprietary to Mentor Graphics Corporation. The original recipient of this document may duplicate this document in whole or in part for internal business purposes only, provided that this entire notice appears in all copies. In duplicating any part of this document, the recipient agrees to make every reasonable effort to prevent the unauthorized use and distribution of the proprietary information.

This document is for information and instruction purposes. Mentor Graphics reserves the right to make changes in specifications and other information contained in this publication without prior notice, and the reader should, in all cases, consult Mentor Graphics to determine whether any changes have been made.

The terms and conditions governing the sale and licensing of Mentor Graphics products are set forth in written agreements between Mentor Graphics and its customers. No representation or other affirmation of fact contained in this publication shall be deemed to be a warranty or give rise to any liability of Mentor Graphics whatsoever.

MENTOR GRAPHICS MAKES NO WARRANTY OF ANY KIND WITH REGARD TO THIS MATERIAL INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

MENTOR GRAPHICS SHALL NOT BE LIABLE FOR ANY INCIDENTAL, INDIRECT, SPECIAL, OR CONSEQUENTIAL DAMAGES WHATSOEVER (INCLUDING BUT NOT LIMITED TO LOST PROFITS) ARISING OUT OF OR RELATED TO THIS PUBLICATION OR THE INFORMATION CONTAINED IN IT, EVEN IF MENTOR GRAPHICS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

**U.S. GOVERNMENT LICENSE RIGHTS:** The software and documentation were developed entirely at private expense and are commercial computer software and commercial computer software documentation within the meaning of the applicable acquisition regulations. Accordingly, pursuant to FAR 48 CFR 12.212 and DFARS 48 CFR 227.7202, use, duplication and disclosure by or for the U.S. Government or a U.S. Government subcontractor is subject solely to the terms and conditions set forth in the license agreement provided with the software, except for provisions which are contrary to applicable mandatory federal laws.

**TRADEMARKS:** The trademarks, logos and service marks ("Marks") used herein are the property of Mentor Graphics Corporation or other parties. No one is permitted to use these Marks without the prior written consent of Mentor Graphics or the owner of the Mark, as applicable. The use herein of a third- party Mark is not an attempt to indicate Mentor Graphics as a source of a product, but is intended to indicate a product from, or associated with, a particular third party. A current list of Mentor Graphics' trademarks may be viewed at: www.mentor.com/trademarks.

The registered trademark Linux<sup>®</sup> is used pursuant to a sublicense from LMI, the exclusive licensee of Linus Torvalds, owner of the mark on a world-wide basis.

**End-User License Agreement**: You can print a copy of the End-User License Agreement from: <a href="https://www.mentor.com/eula">www.mentor.com/eula</a>.

Mentor Graphics Corporation 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. Telephone: 503.685.7000 Toll-Free Telephone: 800.592.2210 Website: www.mentor.com

SupportNet: supportnet.mentor.com/

Send Feedback on Documentation: supportnet.mentor.com /doc\_feedback\_form

#### Introduction

This document and the accompanying example design illustrate how you can use the AXI4 Streaming Interfaces (ccs\_axi4stream\_in, ccs\_axi4stream\_out and ccs\_axi4stream\_pipe) in a design requiring processing at the end of a stream of data.

### **Toolkit Contents**

This toolkit contains the following files:

AXI4Streams.pdf - This document

src/crc2\_types.h - C++ header file defining the data types used in the design

src/crc2\_gen.cpp - C++ source defining a "fake" CRC generator
src/crc2\_check.cpp - C++ source defining a "fake" CRC checker
src/crc2\_top.cpp - C++ source creating a hierarchical design instantiating
a generator and checker

src/crc2\_tb.cpp - C++ testbench file that exercises the generator and checker

## The AMBA AXI4-Stream Protocol

The AXI4-Stream protocol is described in the document "AMBA 4 AXI4-Stream Protocol" version 1.0 available from the ARM website:

http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ihi0051a/index.html.

Quoting from the specification:

The AXI4-Stream protocol is used as a standard interface to connect components that wish to exchange data. The interface can be used to connect a single master that generates data, to a single slave, that receives data. The protocol can also be used when connecting larger numbers of master and slave components. The protocol supports multiple data streams using the same set of shared wires, allowing a generic interconnect to be constructed that can perform upsizing, downsizing and routing operations.

The AXI4-Stream interface also supports a wide variety of different stream types. The stream protocol defines the association between Transfers and Packets.

# Catapult AXI4 Streaming Interface Components

The AXI4-Stream interfaces provided with Catapult implement the basic AXI4-Stream protocol as single peer-to-peer connections (Master to Slave) in the Continuous Aligned Stream mode. No position or null bytes are allowed. Interface signals include the primary data signal TDATA, the sideband signal TUSER (configurable width), the handshake signals TREADY/TVALID and the end-

of-packet signal TLAST. The auxiliary signals TID and TDEST are not used. The configuration signals TSTRB and TKEEP are driven/assert that the Continuous Aligned Stream mode are used.

The following interface components are provided with Catapult:



Individual datasheets for each component can be found on the Architecture Constraints dialog in Catapult:



Figure 1 Datasheet Links in Architecture Constraints

The interface components assume that the MSB of the data is the TLAST signal. So a natural C++ representation of the AXI4 data is a struct. If the data width is one byte, then the following struct could be used:

```
#define AXI_BUS_WIDTH 8
typedef ac_int<AXI_BUS_WIDTH, false> Data_t;

// Type definition for the datastream I/O
struct Stream_t {
   Data_t TDATA;
   Bool TUSER;
   bool TLAST;
};
```

Since the AXI4 bus width must be an even number of bytes, if the C++ struct defines an odd width then Catapult will instantiate the AXI4 interface with the correct size and zero-fill the unused bits.

# **A Sample Application**

This toolkits provides a simple CRC-like application written in C++. The CRC computation is simply the sum of all of the data values plus the size of the received packet. The design is composed of two blocks in hierarchy, shown in **Figure 2**:



Figure 2 Sample CRC Design Hierarchy

The first block CRC\_Generate takes in a stream of data using an ac\_channel using the Stream\_t struct definition presented earlier. A representative stream is shown in Figure 3:



Figure 3 Sample Input Stream

Each data value  $\mathbf{p_n}$  read from the channel is used in the calculation of the CRC value and also passed thru to the output of the block. When the last data is detected (indicated by the TLAST field in the C++ struct Stream\_t) then the fake CRC value is sent as the true TLAST. The output stream associated with the input stream of **Figure 4** would be:



Figure 4 Sample Output from CRC\_Generate

The **crc\_check** block receives the output from **crc\_Generate** and performs the same CRC calculation. When the last data value is received by **crc\_check**, the calculated CRC value is compared with the received CRC value and a Boolean output is produced if they differ.

# **Running the Example Design**

You can launch Catapult on the example design by selecting the script "Run Example" from the toolkits dialog and clicking "Launch Project" as shown in **Figure 5**:



Figure 5 Launching Catapult on the Example Design

This script will generate the CRC example design in a bottom-up fashion. Once Catapult has finished executing the script you can go back and select the different blocks in the Catapult GUI as shown in **Figure 6** 



Figure 6 Selecting Different Blocks

To simulate any of the blocks using SCVerify expand the Verification folder in the Catapult GUI and double-click on the Verify\_xxx Makefile. Simulating the CRC\_Top block in QuestaSim results in the waveform shown in **Figure 7**:



Figure 7 Simulation of CRC\_Top

In the simulation you can see 8 data values received on data\_in\_rsc\_dat and the AXI4 stream signals reflecting the same 8 data value plus the CRC checksum value.