

# Designing a JPEG DCT in C/C++ using Catapult Synthesis

June 2017

© 2015-17 Mentor Graphics Corporation All rights reserved.

This document contains information that is proprietary to Mentor Graphics Corporation. The original recipient of this document may duplicate this document in whole or in part for internal business purposes only, provided that this entire notice appears in all copies. In duplicating any part of this document, the recipient agrees to make every reasonable effort to prevent the unauthorized use and distribution of the proprietary information.

This document is for information and instruction purposes. Mentor Graphics reserves the right to make changes in specifications and other information contained in this publication without prior notice, and the reader should, in all cases, consult Mentor Graphics to determine whether any changes have been made.

The terms and conditions governing the sale and licensing of Mentor Graphics products are set forth in written agreements between Mentor Graphics and its customers. No representation or other affirmation of fact contained in this publication shall be deemed to be a warranty or give rise to any liability of Mentor Graphics whatsoever.

MENTOR GRAPHICS MAKES NO WARRANTY OF ANY KIND WITH REGARD TO THIS MATERIAL INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

MENTOR GRAPHICS SHALL NOT BE LIABLE FOR ANY INCIDENTAL, INDIRECT, SPECIAL, OR CONSEQUENTIAL DAMAGES WHATSOEVER (INCLUDING BUT NOT LIMITED TO LOST PROFITS) ARISING OUT OF OR RELATED TO THIS PUBLICATION OR THE INFORMATION CONTAINED IN IT, EVEN IF MENTOR GRAPHICS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

**U.S. GOVERNMENT LICENSE RIGHTS:** The software and documentation were developed entirely at private expense and are commercial computer software and commercial computer software documentation within the meaning of the applicable acquisition regulations. Accordingly, pursuant to FAR 48 CFR 12.212 and DFARS 48 CFR 227.7202, use, duplication and disclosure by or for the U.S. Government or a U.S. Government subcontractor is subject solely to the terms and conditions set forth in the license agreement provided with the software, except for provisions which are contrary to applicable mandatory federal laws.

**TRADEMARKS:** The trademarks, logos and service marks ("Marks") used herein are the property of Mentor Graphics Corporation or other parties. No one is permitted to use these Marks without the prior written consent of Mentor Graphics or the owner of the Mark, as applicable. The use herein of a third- party Mark is not an attempt to indicate Mentor Graphics as a source of a product, but is intended to indicate a product from, or associated with, a particular third party. A current list of Mentor Graphics' trademarks may be viewed at: www.mentor.com/trademarks.

The registered trademark Linux<sup>®</sup> is used pursuant to a sublicense from LMI, the exclusive licensee of Linus Torvalds, owner of the mark on a world-wide basis.

**End-User License Agreement**: You can print a copy of the End-User License Agreement from: <a href="https://www.mentor.com/eula">www.mentor.com/eula</a>.

Mentor Graphics Corporation 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. Telephone: 503.685.7000 Toll-Free Telephone: 800.592.2210

Website: <a href="https://www.mentor.com/">www.mentor.com/</a> SupportNet: <a href="https://supportnet.mentor.com/">supportnet.mentor.com/</a>

# Improving Performance and Area via Design Partitioning

The previous Toolkits optimized the DCT for both performance and area using a combination of HLS constraints as well as architectural coding changes. This allowed us to achieve a throughput of 128 cycles and a large improvement in area via quantization using bit-accurate data types and architectural code changes (Folded filter). The use of a singleport RAM as well as the coding of sequential loops limits the performance on the order of 128 cycles. We saw from simulation that the ROW0 set of loops is idle when the COL1 set of loops is running and vice versa. The design loops must be partitioned into separate processes in order to achieve the final performance goal of 64 cycles. Catapult supports two type of design partitioning:

- Loosely coupled
  - Catapult "hierarchy" allows C++ functions to be synthesized as separate concurrently running processes with built-in synchronization.
- Tightly coupled
  - Catapult "CCORE" allows C++ functions to be synthesized as operators which can then be scheduled, shared, etc.

#### Compile the Design

- CD into the DCT\_Hierarchy directory and launch Catapult by typing "catapult" at the command prompt (This step can be skipped if running the toolkit interactively).
- Go to File > Run Script and run the directives1.tcl file. If running interactively select the "Compile the design" script and click on "Launch Project" in the toolkit window.

# **Analyze the Code Changes for Catapult Hierarchy**

- Open the "dct.cpp" file.
- Scroll through the design and look at how the code has been structured for Catapult "Hierarchy".
  - o ac channel on interface declared as a reference "&".
  - o Arrays must be passed through channels via structs.
  - The top-level design only instantiates functions mapped to hierarchy ans static interconnect channels

- The ROW0 and COL1 set of loops have been moved into functions "dct h" and "dct v"
- The "dct\_h" and "dct\_v" functions have the hierarchy pragma "#pragma design" indicating that this function is mapped to hierarchy (This can also be done as a constraint).
- "dct\_h" and "dct\_v" both use the required coding style for memories, where the array mapped to memory must be in a struct (memStruct).
- "dct\_h" and "dct\_v" both define local structs of type "memStruct" to perform the memory reads/writes.

```
#pragma design
void dct_h(ac_channel<ac_int<8> > &input, ac_channel<memStruct > &mem)
    memStruct local_mem;//Local struct for temporary array operations
    ac_int<8> buf0[8];//Local storage for one row of input

#pragma design
void dct_v(ac_channel<memStruct > &mem, ac_channel<memStruct > &output)
    memStruct local_mem;//Local struct for temporary array operations
    memStruct local output;
```

 "dct\_h" and "dct\_v" both use the recommended coding style for arrays mapped to memories in hierarchy. Using the recommended style guarantees that the local structs will be optimized away leaving only memory interfaces.

#### Constrain and Synthesize the Design

- Click on "Hierarchy" in the Task Bar.
- Note that the "dct\_h" and "dct\_v" Hierarchy Setting is set to "Block"



- Click on Mapping
- Note that "dct\_h" and "dct\_v" are shown as Instance Hierarchy. Their Design Type is set to "DESIGN" which indicates that they will be synthesized as separate concurrent processes.



 Go to Architectural Constraints and expand the Interface and Interconnect folders. You can see that the "output" channel and "mem" interconnect channel have been mapped to singleport RAM.



- Click on "dct\_h" and unroll all the loops under the "ROW0" loop. Then
  pipeline the "main" loops with II=8.
- Repeat previous step for "dct\_v".



- Generate RTL
- Look at the Table View, the throughput is reported as 64 cycles.
- Run SCVerify and verify the throughput equals 64 cycles. Observe that "input" is read continuously and "output" is written continuously.

## **Optimize Area and Runtime using CCOREs**

You may have noticed that the Catapult runtime slowed down as we added more parallelism into the single block design. Catapult's runtime is proportional to the number of operations in the design. Fully unrolling the inner loops and pipelining with II=8 creates lots of parallel operations, some of which Catapult can re-share because the II=8. However, doing this creates an "irregular" design, and Catapult will not be efficient when sharing resources (Note: you can usually see this irregularity in the Gantt chart). Catapult shares resources based on area cost. The bigger the resource the more likely it will get shared because Catapult has to weigh the area cost of adding input multiplexers to share a resource against the resource area itself. Unrolling, in this example, creates lots of smaller resources and Catapult is less efficient in sharing. Analysis of the C++ and constraints reveals that the fundamental computational unit for both "dct h" and "dct v" is the "mult add" function. Although COLO is unrolled 8 times, creating 8 copies of "mult\_add", "main" is pipelined with II=8, which should allow "mult add" to be re-shared down to a single copy. In order for this to happen we need a way to tell Catapult to preserve "mult add" as a single object so the entire object is easy to share. This can be accomplished using the Catapult CCORE flow.

- Click on "Hierarchy" in the Task Bar.
- Set the Hierarchy Setting to "Block" for each instance of the "mult\_add" function.



• Click on "Mapping" in the Task Bar.

 Select each instance of "mult\_add" and set the "Block Type" to CCORE and the "CCORE Type" to "Combinational".



- Schedule the design.
- Open the Gant chart and view it by component utilization.
- The schedule consists almost entirely of CCORE, memory, and IO operations. Note how regular the design "looks".
- Generate RTL.
- Go to the Table View and look at how much area has been reduced.
- Set the Table View Report type to "Run Time". Look at how much faster
  the design synthesized when using CCOREs. This is because most of the
  optimizations only have to deal with a single CCORE object as opposed
  to hundreds of individual operations.



 Open the RTL report and look at the BOM. The entire design requires only 2 "mult\_add" CCOREs, one for each "dct\_h" and "dct\_v".



- Open the RTL schematic.
- Catapult has automatically created a ping-pong memory for the shared interconnect memory "mem". This allows both blocks, dct\_h and dct\_v, to run simultaneously.



## **Bottom-up Design Flow**

Using Catapult Hierarchy and CCOREs we were able to greatly improve design performance, area, and runtime. However, the design was being synthesized in a top-down fashion, which means that any C++ code change would force a resynthesis of the entire design. This is bad for both runtime as well as impacting the back-end flows. Because of this Catapult allows designs to be synthesized in a bottom-up fashion at the DESIGN or CCORE level.

## Synthesize the CCOREs

- Click on "Hierarchy in the Task Bar.
- Set the "ac\_int<21,true> mult\_add" function to be the top-level.



 GO to "Mapping" and set the Design Type to CCORE and the CCORE Type to Combinational.



- Generate RTL.
- Open the RTL Schematic. Note the regularity of the mult\_add function hardware.



• GO to mapping and repeat the previous steps on the "ac\_int<31,true>mult\_add" function.

## Synthesize the Design Blocks

- Go to "Hierarchy" and set the "dct\_h" function as the top-level design.
- Go to "Libraries" and select the two "mult add" library components.



• Go to "Mapping", click on the "mult\_add" instance, and set to Block Type to the pre-synthesized mult\_add library component.



 Go to Architectural Constraints, unroll the COPY\_ROW0 and COL0 loops and pipeline "main" with II=8.



- Generate RTL.
- Go to "Mapping" and make "dct\_v" the top-level design.
- Repeat the previous steps for "dct h" on "dct v".
- Go to "Mapping" and make "dct" the top-level design.



- Go to "Libraries" and note that "dct\_h" and "dct\_v" library componets have been added to the list of libraries.
- GO to "Mapping" and map the "dct\_h" and "dct\_v" instances to their respective library component.



• Generate RTL. Note that this step is very fast since Catapult only needs to synthesize the interconnect and simply stiches the RTL already created for "dct\_h" and "dct\_v".

**DONE Toolkit**