```
Mihir Phadke (015745301)
Jai Nayyar (015176655)
Ryan Smith (015792504)
Thurman Dao (015708589)
Haydon Behl (016390257)
Anson Lee
Group 9
Lab 5
```

March 27, 2025

#### Code:

```
// ALU Module
module ALU(
    input [31:0] op1,
    input [31:0] op2,
    input [2:0] funct3,
    input [6:0] funct7,
    input [4:0] shamt,
    input [2:0] insn_type,
    output reg [31:0] result
);
    always @ (*) begin
        case (insn_type)
            3'b000: begin
                case (funct3)
                    // ADDI
                    3'b000: result = op1 + op2;
                    // SLTI
                    3'b010: begin
                         if ($signed(op1) < $signed(op2)) begin</pre>
                             result = 1;
                         end
                         else begin
                             result = 0;
                         end
                     end
                     // SLTIU
```

```
3'b011: begin
            if (op1 < op2) begin
                result = 1;
            end
            else begin
                result = 0;
            end
        end
        // XORI
        3'b100: result = op1 ^ op2;
        // ORI
        3'b110: result = op1 | op2;
        // ANDI
        3'b111: result = op1 & op2;
        // SLLI
        3'b001: result = op1 << shamt;
        // SRLI / SRAI
        3'b101: begin
            if (funct7 == 7'b0100000) begin
                // SRAI
                result = $signed(op1) >>> shamt;
            end
            else if (funct7 == 7'b0000000) begin
                // SRLI
                result = op1 >> shamt;
            end
            else begin
                // Default case for funct3 = 3'b101
                result = 32'b0;
            end
        end
        // Default case for funct3
        default: result = 32'b0;
    endcase
end
3'b001: begin
    case(funct3)
        // add or sub
        3'b000: begin
```

```
if(funct7 == 7'b0000000) begin
        result = op1 + op2;
    end
    else if(funct7 == 7'b0100000) begin
        result = op1 - op2;
    end
end
3'b001:
    result = op1 << op2[4:0];
3'b010: begin
    if ($signed(op1) < $signed(op2)) begin</pre>
        result = 1;
    end
    else begin
        result = 0;
    end
end
3'b011: begin
    if (op1 < op2) begin
        result = 1;
    end
    else begin
        result = 0;
    end
end
3'b100:
    result = op1 ^ op2;
3'b101: begin
    if(funct7 == 7'b0100000) begin
        result = $signed(op1) >>> op2[4:0];
    end
    else if(funct7 == 7'b0000000) begin
        result = op1 >> op2[4:0];
    end
end
3'b110:
    result = op1 | op2;
3'b111:
    result = op1 & op2;
```

```
default: result = 32'b0;
            endcase
            end
            // Default case for insn type
            default: result = 32'b0;
        endcase
    end
endmodule
// Program Counter Module
module PC(
    input rst_n,
    input clk,
    input stall,
    output reg [31:0] pc
);
    always @(posedge clk or negedge rst_n) begin
      if (!rst n) begin
            pc <= 32'b0;
      end
      else begin
            pc \le pc + 4;
      end
    end
endmodule
`timescale 1ns / 1ps
module cpu(
    input rst_n,
    input clk,
    output reg [31:0] imem_addr,
    input [31:0] imem_insn,
    output reg [31:0] dmem_addr,
    inout [31:0] dmem_data,
   output reg dmem_wen
);
    // stall register
    reg stall;
```

```
// IF/ID pipeline register
reg [31:0] IF ID insn, IF ID pc;
// ID/EX pipeline register
reg [31:0] ID_EX_pc, ID_EX_imm;
reg [4:0] ID_EX_dest, ID_EX_src1, ID_EX_src2;
reg [2:0] ID EX insn type;
reg [2:0] ID_EX_funct3;
reg [4:0] ID_EX_shamt;
reg [6:0] ID_EX_funct7;
reg ID_EX_alu_op_mux;
reg ID_EX_wen;
// EX/MEM pipeline register
reg [31:0] EX_MEM_alu_result;
reg [4:0] EX MEM dest;
reg EX MEM wen;
// MEM/WB pipeline registers
reg signed [31:0] MEM WB result;
reg [4:0] MEM WB dest;
reg MEM WB wen;
// Clock Cycle Counter
reg [15:0] cycle_counter;
always @(posedge clk or negedge rst_n) begin
    if (!rst_n) begin
        cycle_counter <= 16'b0;</pre>
    end
    else begin
        cycle_counter <= cycle_counter + 1;</pre>
    end
end
// Program Counter Module
wire [31:0] pc, next pc;
PC pc module(
```

```
.rst_n(rst_n),
    .clk(clk),
    .stall(stall),
    .pc(pc)
);
always @(*) begin
    imem_addr = pc;
end
// Instruction Fetch Stage
always @(posedge clk or negedge rst_n) begin
    if (!rst_n) begin
        IF ID insn <= 32'b0;</pre>
        IF ID pc <= 32'b0;</pre>
    end else begin
        IF ID insn <= imem insn;</pre>
        IF_ID_pc <= pc;</pre>
    end
end
// Decode Stage
wire [4:0] destination reg;
wire [2:0] funct3;
wire [4:0] source_reg1;
wire [4:0] source_reg2;
wire [11:0] imm;
 wire [6:0] funct7;
wire [4:0] shamt;
wire [2:0] insn_type;
wire alu_op_mux;
wire wen;
instruction decoder decoder(
    .imem_insn(IF_ID_insn),
    .destination_reg(destination_reg),
    .funct3(funct3),
    .source reg1(source reg1),
```

```
.source_reg2(source_reg2),
       .imm(imm),
       .funct7(funct7),
       .shamt(shamt),
       .insn type(insn type),
       .alu op mux(alu op mux),
       .wen(wen)
  );
    // Set ID EX pipelines on clock edge
  always @(posedge clk or negedge rst_n) begin
       if (!rst n) begin
           ID EX pc <= 32'b0;
           ID EX dest <= 5'b0;</pre>
           ID_EX_src1 <= 5'b0;</pre>
           ID EX src2 <= 5'b0;
           ID EX imm <= 32'b0;
           ID EX funct3 <=3'b0;</pre>
           ID EX funct7 <= 7'b0;</pre>
           ID EX insn type <= 3'b111;</pre>
           ID EX wen <= 0;</pre>
      end else begin
           ID_EX_pc <= IF_ID_pc;</pre>
           ID_EX_dest <= destination_reg;</pre>
           ID EX src1 <= source reg1;</pre>
           ID EX src2 <= source reg2;</pre>
           ID_EX_insn_type <= insn_type;</pre>
           ID EX funct3 <= funct3;</pre>
           ID EX funct7 <= funct7;</pre>
           ID EX shamt <= shamt;</pre>
           ID EX alu op mux <= alu op mux;</pre>
           ID_EX_imm <= {{20{imm[11]}}, imm};</pre>
           ID EX_wen <= wen;</pre>
       end
  end
  // Hazard detection
/* always @ (*) begin
```

```
if ((ID_EX_dest != 5'b0) && (ID_EX_dest == source_reg1))
begin
              stall = 1'b1;
          end
          else if ((EX MEM dest != 5'b0) && (EX MEM dest ==
source reg1)) begin
              stall = 1'b1;
          end
          else if ((MEM WB dest != 5'b0) && (MEM WB dest ==
source_reg1)) begin
              stall = 1'b1;
          end
          else begin
              stall = 1'b0;
          end
    end*/
    // Forwarding logic
    reg [31:0] forwarded op1;
    reg [31:0] forwarded op2;
always @(*) begin
    forwarded op1 = reg data1;
    forwarded op2 = reg data2;
    if ((EX MEM dest != 5'b0) && (EX MEM dest == ID EX src1) &&
EX MEM wen) begin
        forwarded op1 = EX MEM alu result;
    end
    else if ((MEM WB dest != 5'b0) && (MEM WB dest == ID EX src1) &&
MEM WB wen) begin
        forwarded op1 = MEM WB result;
    end
    if ((EX MEM dest != 5'b0) && (EX MEM dest == ID EX src2) &&
EX MEM wen) begin
        forwarded op2 = EX MEM alu result;
    end
    else if ((MEM WB dest != 5'b0) && (MEM WB dest == ID EX src2) &&
```

```
MEM_WB_wen) begin
        forwarded op2 = MEM WB result;
    end
    if (ID EX alu op mux) begin
        forwarded op2 = ID EX imm;
    end
end
    // Register File
    wire [31:0] reg_data1;
    wire [31:0] reg data2;
    register file reg file(
        .clk(clk),
        .rst n(rst n),
        .wen(MEM WB wen),
        .destination_reg(MEM_WB_dest),
        .source reg1(ID EX src1),
        .source reg2(ID EX src2),
        .write data(MEM WB result),
        .read data1(reg data1),
        .read data2(reg data2)
    );
    // Execute Stage
    wire [31:0] alu_result;
    ALU alu(
        .op1(forwarded op1),
        .op2(forwarded op2),
        .shamt(ID EX shamt),
        .funct3(ID_EX_funct3),
        .funct7(ID EX funct7),
        .insn type(ID EX insn type),
        .result(alu result)
    );
```

```
always @(posedge clk or negedge rst_n) begin
        if (!rst n) begin
            EX MEM alu result <= 32'b0;
            EX MEM dest <= 5'b0;
        end else begin
            EX MEM alu result <= alu result;</pre>
            EX MEM dest <= ID EX dest;</pre>
            EX_MEM_wen <= ID_EX_wen;</pre>
        end
    end
    always @(posedge clk or negedge rst_n) begin
        if (!rst n) begin
            MEM WB result <= 32'b0;
            MEM WB dest <= 5'b0;
            MEM WB wen <= 1'b0;
        end else begin
            MEM WB result <= EX MEM alu result;</pre>
            MEM_WB_dest <= EX_MEM_dest;</pre>
            MEM WB wen <= EX MEM wen;
        end
    end
    // open files
    integer fd pc, fd data;
    initial begin
        fd_pc = $fopen("pc.txt", "w");
        fd data = $fopen("data.txt", "w");
        if (fd_pc == 0 || fd_data == 0) begin
            $display("Error: Could not open file.");
            $finish;
        end
        $display("File descriptors: fd pc = %0d, fd data = %0d",
fd pc, fd data);
    end
    // print to trace files
    always @(posedge clk or negedge rst n) begin
```

```
if(!rst n) begin
        end else begin
            $display("IF ID pc: %h, MEM WB result: %h, MEM WB dest:
%h", IF ID pc, MEM WB result, MEM WB dest);
            $fdisplay(fd pc, "PC: 0x%h", IF ID pc);
            $fdisplay(fd_data, "MEM_WB_result: %d", MEM_WB_result);
            $fdisplay(fd_data, "MEM_WB_dest: %d", MEM_WB_dest);
           $fdisplay(fd_data,
             -----");
    end
    // close files
    initial begin
        #1000
        $fclose(fd pc);
        $fclose(fd data);
        $display("Files closed successfully.");
    end
endmodule
// Instruction Decoder Module
module instruction_decoder(
    input [31:0] imem insn,
    output reg [4:0] destination_reg,
    output reg [2:0] funct3,
    output reg [4:0] source_reg1,
    output reg [4:0] source_reg2,
    output reg [11:0] imm,
     output reg [6:0] funct7,
    output reg [4:0] shamt,
    output reg [2:0] insn_type,
    output reg alu_op_mux,
    output reg wen
);
  always @ (*) begin
      case (imem insn[6:0])
        7'b0010011: begin //I type instruction
```

```
insn_type = 3'b000;
          destination reg = imem insn[11:7];
          funct3 = imem insn[14:12];
          source_reg1 = imem_insn[19:15];
          source reg2 = 0;
          imm = imem insn[31:20];
          funct7 = imem insn[31:25];
          shamt = imem_insn[24:20];
          alu_op_mux = 1;
          wen = 1;
        end
        7'b0110011: begin //R type instruction
          insn type = 3'b001;
          destination_reg = imem_insn[11:7];
          funct3 = imem insn[14:12];
          source reg1 = imem insn[19:15];
          source_reg2 = imem_insn[24:20];
          funct7 = imem insn[31:25];
          imm = 0;
          shamt = 0;
          alu op mux = 0;
          wen = 1;
        end
        default: begin
          insn_type = 3'b111;
          destination_reg = 0;
          funct3 = 0;
          source_reg1 = 0;
          source reg2 = 0;
          imm = 0;
          funct7 = 0;
          shamt = 0;
          wen = 0;
          alu op mux = 0;
        end
      endcase
    end
  endmodule
// Register File Module
```

```
module register file(
    input clk,
    input rst n,
    input wen,
    input [4:0] destination reg,
    input [4:0] source reg1,
    input [4:0] source reg2,
    input [31:0] write_data,
    output reg [31:0] read_data1,
    output reg [31:0] read_data2
);
    reg [31:0] registers [0:31];
    initial begin
        integer i;
        for (i = 0; i < 32; i = i + 1)
            registers[i] = 32'b0;
    end
    always @(*) begin
        read data1 = registers[source reg1];
        read data2 = registers[source reg2];
    end
    always @(posedge clk or negedge rst_n) begin
        if (!rst n) begin
            integer i;
            for (i = 0; i < 32; i = i + 1)
                registers[i] <= 32'b0;
        end else if (wen && (destination reg != 5'b0)) begin
            registers[destination reg] <= write data;</pre>
        end
    end
endmodule
```

### **Code explanation:**

This code builds on the code of lab four with the addition of R-type instructions. These instructions were implemented by extending the alu module. To differentiate between i and r type, the insn type is checked in a case statement, with 001 denoting r type. Inside this r-type case, the various r-type operations, such as addition, subtraction, and shifts, can be accessed via the instructions func 3 and func 7. The forwarding logic also had to be updated to handle the r-type instructions. To do this, we had to make sure the second operand can also be forwarded, unlike in I-type where only one source needs forwarding. The program counter has the task of holding the address of the current instruction and incrementing by 4 on each clock cycle. Should an invalid memory address be accessed, it would default to zero to prevent unpredictable behavior. The instruction decoder extracts fields from a 32-bit instruction, including opcode, registers, and immediate values. If an invalid opcode is detected, it would default to a NOP. The register file is a storage that supports asynchronous reads and synchronous writes. If a register that is invalid is called then a warning is issued, and the operation is ignored. The ALU part of the code would execute arithmetic and logical operations like addition, subtraction, AND, OR, and XOR based on the opcode. The CPU model integrates the PC, instruction decoder, register file, and ALU while handling pipeline execution. If a hazard is detected by the same register being used in the last 2 instructions, then the pipeline stalls or flushes instructions.

# Trace files:

| Irace fi  | les:                                   |  |
|-----------|----------------------------------------|--|
| E potet   | × ≡ data.txt                           |  |
| ≡ pc.txt  | = data.txt                             |  |
| Lab_5.sir | n > sim_1 > behav > xsim >      pc.txt |  |
|           | PC: 0x00000000                         |  |
|           | PC: 0x00000000                         |  |
|           | PC: 0x00000004                         |  |
|           | PC: 0x00000008                         |  |
|           | PC: 0x0000000c                         |  |
|           | PC: 0x00000010                         |  |
|           | PC: 0x00000014                         |  |
|           | PC: 0x00000018                         |  |
|           | PC: 0x0000001c                         |  |
|           | PC: 0x00000020                         |  |
| 11        | PC: 0x00000024                         |  |
| 12        | PC: 0x00000028                         |  |
| 13        | PC: 0x0000002c                         |  |
| 14        | PC: 0x00000030                         |  |
| 15        | PC: 0x00000034                         |  |
| 16        | PC: 0x00000038                         |  |
| 17        | PC: 0x0000003c                         |  |
| 18        | PC: 0x00000040                         |  |
| 19        | PC: 0x00000044                         |  |
| 20        | PC: 0x00000048                         |  |
| 21        | PC: 0x0000004c                         |  |
| 22        | PC: 0x00000050                         |  |
| 23        | PC: 0x00000054                         |  |
| 24        | PC: 0x00000058                         |  |
| 25        | PC: 0x0000005c                         |  |
| 26        | PC: 0x00000060                         |  |
| 27        | PC: 0x00000064                         |  |
|           | PC: 0x00000068                         |  |
| 29        | PC: 0x0000006c                         |  |
|           | PC: 0x00000070                         |  |
| 31        | PC: 0x00000074                         |  |
| 32        | PC: 0x00000078                         |  |
|           | PC: 0x0000007c                         |  |
|           | PC: 0x00000080                         |  |
| 35        | PC: 0x00000084                         |  |
| 36        | PC: 0x00000088                         |  |
| 37        | PC: 0x0000008c                         |  |
|           | PC: 0x00000090                         |  |
|           | PC: 0x00000094                         |  |
|           | PC: 0x00000098                         |  |
| 41        | PC: 0x0000009c                         |  |
| 42        | PC: 0x000000a0                         |  |
| 43        | PC: 0x000000a4                         |  |
| 44        | PC: 0x000000a8                         |  |
| 45        | PC: 0x000000ac                         |  |
|           | PC: 0x000000b0                         |  |
| 47        | PC: 0x000000b4                         |  |
| 48        | PC: 0x000000b8                         |  |
|           |                                        |  |
|           |                                        |  |

Program counter trace file

| <b>≡</b> pc.txt                               | ≡ data.t                  | xt X                |  |  |
|-----------------------------------------------|---------------------------|---------------------|--|--|
| Lab_5.sim > sim_1 > behav > xsim > ≡ data.txt |                           |                     |  |  |
| 1                                             | MEM_WB_result:            | /Silli / = uata.txt |  |  |
| 2                                             | MEM_WB_dest: 0            |                     |  |  |
| 3                                             | nin_wb_dest. 0            |                     |  |  |
| 4                                             | MEM_WB_result:            | 0                   |  |  |
| 5                                             | MEM_WB_result.            |                     |  |  |
| 6                                             | mcm_wb_dest: 0            |                     |  |  |
| 7                                             | MEM LID                   |                     |  |  |
|                                               | MEM_WB_result:            | 0                   |  |  |
| 8<br>9                                        | MEM_WB_dest: 0            |                     |  |  |
|                                               | MEM LID1+-                |                     |  |  |
| 10                                            | MEM_WB_result:            | 0                   |  |  |
| 11                                            | MEM_WB_dest: 0            |                     |  |  |
| 12                                            | MEM LID                   |                     |  |  |
| 13                                            | MEM_WB_result:            | 5                   |  |  |
| 14                                            | MEM_WB_dest: 5            |                     |  |  |
| 15                                            |                           |                     |  |  |
| 16                                            | MEM_WB_result:            | -5                  |  |  |
| 17                                            | MEM_WB_dest: 6            |                     |  |  |
| 18                                            |                           |                     |  |  |
| 19                                            | MEM_WB_result:            | -2                  |  |  |
| 20                                            | MEM_WB_dest: 7            |                     |  |  |
| 21                                            |                           |                     |  |  |
| 22                                            | MEM_WB_result:            | 0                   |  |  |
| 23                                            | MEM_WB_dest: 28           |                     |  |  |
| 24                                            |                           |                     |  |  |
| 25                                            | MEM_WB_result:            | -3                  |  |  |
| 26                                            | MEM_WB_dest: 29           |                     |  |  |
| 27                                            |                           |                     |  |  |
| 28                                            | MEM_WB_result:            | 160                 |  |  |
| 29                                            | MEM_WB_dest: 5            |                     |  |  |
| 30                                            |                           |                     |  |  |
| 31                                            | MEM_WB_result:            | 7                   |  |  |
| 32                                            | MEM_WB_dest: 31           |                     |  |  |
| 33                                            |                           |                     |  |  |
| 34                                            | MEM_WB_result:            | -3                  |  |  |
| 35                                            | MEM_WB_dest: 30           |                     |  |  |
| 36                                            |                           |                     |  |  |
| 37                                            | MEM_WB_result:            | -2                  |  |  |
| 38                                            | MEM_WB_dest: 29           |                     |  |  |
| 39                                            |                           |                     |  |  |
| 40                                            | MEM_WB_result:            | 5                   |  |  |
| 41                                            | MEM_WB_dest: 28           |                     |  |  |
| 42                                            |                           |                     |  |  |
| 43                                            | MEM_WB_result:            | 5                   |  |  |
| 44                                            | MEM_WB_dest: 7            |                     |  |  |
| 45                                            |                           |                     |  |  |
| 46                                            | <pre>MEM_WB_result:</pre> | 0                   |  |  |
| 47                                            | MEM_WB_dest: 30           |                     |  |  |
| 48                                            |                           |                     |  |  |
| 49                                            | MEM_WB_result:            | 0                   |  |  |
| 50                                            | MEM_WB_dest: 30           |                     |  |  |
|                                               |                           |                     |  |  |

Write back trace file

#### Waveform:



### Write back result waveforms



Values written to registers 5, 6, 7



Values written to registers 28, 29, 30, 31

### RARS assembly file:



## Lab Learnings:

This lab builds on top of the design we implemented in Lab 4, where we add R-type instructions. The biggest difference between the two is that R-type instructions use two source registers when implementing instructions, which differs from the I-type that uses just one source register. With this additional instruction set, the forwarding logic had to be updated as it only accounted for one source register. Adding forwarding for the other register was rather simple, as the code was essentially the same. One of the most important learning opportunities in this lab was reading from the pipeline stages to the output in the waveform. Doing this allowed for an in-depth visual to track any issues during the execution of each instruction at each stage of the pipeline. This proved extremely helpful during debugging, as we could pinpoint exactly which instruction was failing and know what needed to be fixed in our design.