#### **Abstract**

Most deep learning compilers use a greedy approach to optimizing computational graphs in that every successive graph substitution must result in a strict performance increase. This narrows the space of possible optimizations and motivates the notion of relaxed graph substitutions: substitutions that don't themselves result in a more optimal graph version, but facilitate further transformations down the line that ultimately yield a net improvement in performance. In order to determine the pipeline of transformations to be applied such that the net performance increase is guaranteed, we search the space of potential optimizations using a backtracking algorithm which, at a given iteration, determines the cost of the corresponding intermediate graph using programmer-defined heuristics. To test our optimaztion strategy, we plan to implement our own graph transformations in ONNX and we limit our performance heuristics to simply measuring execution time. So far we have created arbitrary computation graphs in ONNX and furthermore successfully implemented the 'enlarge kernel size' transform on it. We have unpacked the theoretical the details of two more transforms - fusing two convolutional layers and fusing an add and convolutional layer. Implementing these will be our next move. Furthermore, we have implemented a cost based backtracking algorithm, but its integration with ONNX computation graph is a further step in implementation.

## **Contents**

| Contents  List of Figures |       |                                                                            |    |
|---------------------------|-------|----------------------------------------------------------------------------|----|
|                           |       |                                                                            |    |
|                           | 1.1   | Objectives                                                                 | 7  |
| 2                         | The   | eoretical Background and Literature Review                                 | 9  |
|                           | 2.1   | Deep Learning Compilers and Motivation                                     | 9  |
|                           |       | 2.1.1 Intermediate Representations and The current Optimization Scenario . | 9  |
|                           |       | 2.1.2 Motivation for Non-Greedy Approaches                                 | 10 |
| 3                         | Pro   | posed Methodology                                                          | 11 |
|                           | 3.1   | Motivating our Approach Using an Example                                   | 11 |
|                           | 3.2   | The backtracking Algorithm                                                 | 11 |
|                           | 3.3   | Diving Into the Transformations                                            | 12 |
|                           |       | 3.3.1 Kernel Expansion                                                     | 12 |
|                           |       | 3.3.2 Convolution Fusions                                                  | 13 |
|                           |       | 3.3.3 Fusing Conv and Add Nodes                                            | 14 |
|                           | 3.4   | The Cost Model                                                             | 16 |
| 4                         | Futi  | ure Work                                                                   | 19 |
|                           | 4.1   | Implementing Transformations for ONNX                                      | 19 |
|                           | 4.2   | Regarding the Backtracking Algorithm                                       | 19 |
|                           | 4.3   | Cost Model                                                                 | 19 |
| 5                         | Con   | nclusion                                                                   | 21 |
| Bi                        | bliog | raphy                                                                      | 23 |
| A                         | knov  | wledgements                                                                | 25 |

# **List of Figures**

| 3.1 | An example from [7] that demonstrates a relaxed graph substitution              | 12 |
|-----|---------------------------------------------------------------------------------|----|
| 3.2 | Convolution Operation with a 1x1 kernel matrix, a padding of zero, and stride 1 | 13 |
| 3.3 | A convolution operation after padding both, the kernel and the image            | 13 |
| 3.4 | Fusing two kernel matrices                                                      | 14 |
| 3.5 | An illustration from [2] that shows a multi-dimensional convolutional filter    |    |
|     | layer extended to include multiple independent filter channels                  | 14 |

#### Introduction

In most Deep Learning frameworks, training and inference are both represented using  $Computation\ Graphs$ , where nodes represent operations, and edges represent the flow of data through those operations. Particularly, we can think of each incoming edge for some node N representing arguments to N, each argument being the result of computing the respective subgraphs they are the roots of. Computation graphs, like other programs, can usually be optimized for some metric such as optimal memory usage or efficiency, and has motivated a vast body of literature surrounding the same. That being said, most, if not all, optimizations being worked on so far have been greedy in nature. i.e. They optimize a program in passes, where each pass, i, goes over the program in order to make some transformation  $T_i$ , such that  $T_i$  must lead to a strict performance increase.

The described constraint restricts the space of transformations an algorithm must explore, and, presumably, sacrifices a hard-to-discern, but "globally optimal" solution for a possibly locally optimal option that is guaranteed to improve performance within some time constraint. The idea behind [7] is that it's very feasible to search in a much bigger search space of what are called *relaxed graph substitutions*, leading to a discovery of complex substitutions that go through potentially sub-optimal intermediate steps (hence, "greedy") to reach an ultimate resultant computation graph that is better than what we would have achieved using greedy strategies.

The approach presented here is a backtracking algorithm that searches the exhaustive space of intermediate graphs obtained by applying all possible transformations on them (regardless of reducing performance, assuming the reduction in performance is below a set tolerance criteria). To quantify the performance of these intermediate graphs, so as to compare it with its predecessor, successor and other interemdiate transformations, we also need a *cost model* that allows us to statically estimate the same.

#### 1.1 Objectives

Our objectives with this project are two fold:

1. Replicate results obtained by [7], but without the graph splitting algorithm (used to scale

the aforementioned non-greedy approach for large graphs)

2. Flesh out the *cost model* which statically estimates performance metrics on intermediate graphs.

The report is organized as follows: Chapter 2 gives some theoretical background on deep learning compilers and our motivation for exploring this particular thread of research. Chapter 3 gives some detail about our algorithm, including an in-depth explanation on a running example that we plan to impement as a demonstration of the algorithm. Chapter 4 provides some insight into possible challenges one can face when implementing such a scheme, along with future directions we plan to follow. Chapter 5 summarizes and concludes our exposition.

### Theoretical Background and Literature Review

#### 2.1 Deep Learning Compilers and Motivation

In this section, we give an overview of the general landscape of deep learning compilers, and motivate the need for the endeavor we choose to embark on. Deep Learning compilers essentially aim to specialize existing, but hitherto general, compilation techniques, so as to perform optimizations specific to deep learning and machine learning workloads. Here by *general*, we mean techniques that can be applied across the board for any language as long as it's first converted to some suitable intermediate representation (assuming the transforms need such a requirement, such as the IC being LLVM IR). Since deep learning computational graphs are usually very uniform and limited in terms of their basic operations, optimizing specifically for them becomes not only reasonably tractable but also beneficent.

#### 2.1.1 Intermediate Representations and The current Optimization Scenario

According to [10], a rather generalized pipeline for compilation frameworks, which are much more amenable to such specializations as deep learning, is emerging in the form of MLIR [9]. The notion behind such a pipeline can be described in the following way:

- Computation graphs are usually defined at a coarse granularity consisting of abstract operations such as convolutions and pooling. While improvements can be made by altering graphs on this level, the abstraction makes doing so quite restricting.
- On the other hand, when compiled to intermediate representations such as LLVM IR, the operations not only lose their abstraction, but they plummet to a level no longer reminiscent of the domain they are actually specific too, and so nothing can be done beyond general optimizations whicha are anyways done on general purpose languages like C++ or Java. The idea is that different sized "chunks" of this IR represent algorithms or structures that are (i) used exclusively in our domain, such as a convolution algorithm (ii) are at an abstraction level lower than or equal to that of computation graphs. If we could somehow expose these "chunks" so that they were explicit operations at a level of

abstraction below computation graphs, but above machine code, opportunities exist for much more optimization!

- MLIR does exactly this, by allowing users to specify multiple, custom, intermediate representations, called *dialects*, which can be deployed seemlessly into a pipeline where one can iteratively lower from one IR to another, doing any necessary processing on the way.
- Having these different IRs, exposes potential for optimizations at different levels.

Many deep learning compilers [12] [11] exploits one of these "levels" of interemediate representations to do domain specific optimizations. If done at a lower level, they could be optimized for, say, deep learning hardware like Google's TPUs [8], and if done at a higher level, they may represent, say, operations such as fusing two convolutions.

#### 2.1.2 Motivation for Non-Greedy Approaches

A lot of research in deep learning compilers has expanded in the following directions:

- Creating better IRs for specific applications [10].
- Optimizing for domain-specific hardware, like TPUs [10].
- Evolving algorithms that specialize on particular kinds of inputs, for example, Graph Neural Networks [13], which are build specifically to make explicit, graph-like relations in a given problem.

With this literature survey, however, we found that the assumption relating to greedy transformations held true for many cases, and little information was available on non-greedy approaches to optimizing programs. Furthermore, most, if not all, of the aforementioned threads of research already have working implementations on well-reputed libraries such as Tensor-Flow [1], PyTorch [3], and ONNX Runtime [4] and hence, wouldn't benefit much from another nudge in that same direction. With that in mind, we aim to explore this space of greedy optimizations and replicate results given in [7].

### **Proposed Methodology**

There are essentially three major facets involved in coming up with an implementation for relaxed graph substitutions - implementing the different graph substitution functions that take a graph as an instance and output a modified graph, a backtracking search algorithm that searches the set of all possible semantically correct graph transforms, and the cost function we will use to guide our backtracking search. These can be illustrated with an example as below.

#### 3.1 Motivating our Approach Using an Example

We use an example from a ResNet [6] module (figure 3.1) to illustrate our strategy. Each arrow represents a graph substitution that produces a graph equivalent to its input, where equivalence is defined as the following: two graphs  $\mathcal{G}_1$  and  $\mathcal{G}_2$  are said to be equivalent if they produce the same outputs for an arbitrary input. The first substitution pads a 1x1 convolution kernel to form a 3x3 one, potentially reducing the performance by introducing more operations. However, doing so enables further node fusions which, as we can see, results in a computational graph giving better performance than what we started with.

There is also the need to ensure semantic correctness of these transformations, as each change must retain the original functionality of the model. After applying the transformations, the modified computational graph must give identical outputs for any given input. In a large model, even small numerical errors can accumulate and lead to significant drops in accuracy because there is a possibility that the model's performance gets better but the results that are received are incorrect.

#### 3.2 The backtracking Algorithm

We take the following approach to search through the space of possible graph transformations:

1. Consider a list of possible graph transformations, T. At any given point in the algorithm, let  $\mathcal{G}$  be the current intermediate graph version. We maintain a priority queue of intermediate graphs, ordered by their cost, defined by a heuristic (in our case, this is simply the



Figure 3.1: An example from [7] that demonstrates a relaxed graph substitution execution time).

#### 2. In each iteration:

- (a) We dequeue to get the next candidate intermediate representation  $\mathcal{G}$ .
- (b) For each optimization  $t_i$  in T, we apply  $t_i$  on  $\mathcal{G}$  to obtain some equivalent graph  $\mathcal{G}'$ . If  $cost(\mathcal{G}') < cost(\mathcal{G})$ , we set  $\mathcal{G} = \mathcal{G}'$ . Else if  $cost(\mathcal{G}') < \alpha \cdot cost(\mathcal{G})$ , where  $\alpha$  is a hyperparameter defined by the user (greater than one), then  $\mathcal{G}'$  is considered to be a valid candidate for further search, and is added to the priority queue.
- (c)  $\alpha$  helps define how much of a performance decrease we can tolerate. This value can't be too high so as to avoid blowing up the search space, and hence, the time it takes for our algorithm to find a beneficial sequence of graph transformations.
- 3. The above is repeated until there are still graphs to process in the queue.

#### **3.3** Diving Into the Transformations

Initially, we wanted to look for graph transformations that were already available in any of the deep learning frameworks, such as PyTorch, TensorFlow, etc. But after going deep into the implementations of the transformations provided by the TensorFlow XLA, we noticed that every transformation provided by the deep learning frameworks always improves performance and never degrades it, which dismisses the prospect of relaxed substitutions. Hence, we decided to implement the transformations provided in the [6].

#### 3.3.1 Kernel Expansion

The substitution enlarge\_conv\_kernel increases the kernel size from 1x1 to a larger 3x3 size. This change enables further transformations that can lead to improved performance. However, as previously mentioned, simply increasing the kernel size does not guarantee correctness.



Input Matrix (3 x 3) Kernel Matrix (1 x 1) Output Matrix (3 x 3)

Figure 3.2: Convolution Operation with a 1x1 kernel matrix, a padding of zero, and stride 1



Figure 3.3: A convolution operation after padding both, the kernel and the image.

Let us assume the initial kernel size is f, and the final kernel size is f + k, where we are increasing the kernel size by k. The initial padding is p, and the final padding is p'. The input size is n.

$$\frac{n+2p-f}{s}+1 = \frac{n+2p'-(f+k)}{s}+1 \tag{3.1}$$

$$2p - f = 2p' - (f + k) (3.2)$$

$$p' = p + \frac{k}{2} \tag{3.3}$$

Hence, enlarging the kernel will also require adding padding to the input in the convolution operation to maintain the same output dimensions.

#### **3.3.2** Convolution Fusions

Convolution Fusions combine multiple convolution operations into a single, more efficient operation. This approach aims to reduce the number of operations and memory access overhead by merging sequential convolutional layers.



Figure 3.4: Fusing two kernel matrices

The fusing of convolution layers can only be done if the following conditions are satisfied:

#### Constraints on the Source Graph

- conv1.kernel == conv2.kernel
- conv1.stride == conv2.stride
- conv1.padding == conv2.padding

#### Construct the Target Graph

- conv3.outChannels = conv1.outChannels + conv2.outChannels
- conv3.weights = concat(conv1.weights, conv2.weights)
- split.sizes = [conv1.outChannels, conv2.outChannels]

#### 3.3.3 Fusing Conv and Add Nodes

One of the more non-obvious and harder to unpack transformations proved to be the fusion of a Convolutional node and an Add node. The process is best understood by first revisiting concepts of Convolution networks.

• An image with  $J \times K$  pixels and C channels will be described by a tensor of dimensional-



Figure 3.5: An illustration from [2] that shows a multi-dimensional convolutional filter layer extended to include multiple independent filter channels.

ity  $J \times K \times C$ . We introduce a filter described by a tensor of dimensionality  $M \times M \times C$  comprising a separate  $M \times M$  filter for each of the C channels.

- Secondly, we introduce multiple such filters, each detecting a seperate abstract feature in the input image. The number of these specific filters are referred to as the channels of the kernel and are denoted by the third number in the notation  $3 \times 3 \times 512$  for a convolutional layer.
- For each filter, after performing the convolution operation across all channels of the input image, the resulting C channels are summed to produce the final feature map representing the abstract feature the filter is designed to detect.

Now with the basis of the convolutional approach laid down, we can explore the optimization. The input is a  $3 \times 3 \times 512$  image which was formed after fusing two  $3 \times 3 \times 256$  convolutional operations together. The first 256 channels out of the 512 denote the input that came from Conv1 and the rest 256 denote the channels that came from Conv2. As figure 3.1 shows, the expected behaviour is for the Conv1 channels to undergo one more convolution, say Conv4, and then simply get added to the Conv2 output.

The optimization here is to cleverly modify the kernel matrix of a new Conv operation, call it Conv3, that includes within it the Convolution operation on Conv1 channels and subsequent addition. The approach is as follows:

- In Conv3, there are 256 different filters. Each of these filters is responsible for extracting some abstract feature.
- Each of these filters has 512 channels, 256 devoted to processing the channels consolidated from Conv1 and the remaining 256 for processing the add.
- Note that each filter within the Conv4 layer has 256 channels within it to handle the 256 input channels from Conv1.
- The fusion is accomplished in two steps. The first is to have the first 256 channels of Conv3 be initialized with the weights of the corresponding channel in the  $3 \times 3 \times 256$  Conv4.
- Now, we know that, per abstract feature, after carrying convolution over all channels, the final feature map is a result of summing up over all the channels. In our current arrangement the first 256 channels, when summed up, will give the output feature map corresponding to performing Conv4 for that abstract feature. The remaining part is to add to this sum precisely the channel that corresponds to Conv2, that, when added, will simulate doing a sum post convolution.

• The trick here is to use the **identity kernel**, which simply outputs the input as is without modification. It is also called a do-nothing kernel.

$$I = \begin{bmatrix} 0 & 0 & 0 \\ 0 & 1 & 0 \\ 0 & 0 & 0 \end{bmatrix}$$

- Let us make a few constructs:
  - Let 0 represent a 3x3 kernel filled with all zeros.
  - Let each row of the matrix represent the kernel corresponding to one of the 256 abstract features in Conv3.
  - Let  $f_{i,j}$  denote a  $k \times k$  filter for abstract feature i and channel j.

.

• The above kernel matrix can be seen as the original Conv4 weight matrix concatenated with an "Identity" matrix. This identity matrix is actually a matrix of matrices where the diagonal elements are identity kernels.

By configuring the last 256 channels to either the identity matrix I or zero, as shown in the matrix above, we can selectively sum the layers that would have been added in the original computational graph.

#### 3.4 The Cost Model

When comparing the expected performance of intermediate graphs,  $\mathcal{G}'$ , we cannot simply run the inference on them and compare execution times because an exhaustive search will go through a vast number of potential graphs. Running them will not only result in an enormous amount of computation overhead, but also might involve convoluted problems related to memory latencies and slow I/O operations, making such a strategy quite impracticable. Furthermore, it might be better to have an algorithm that is more amenable to a flexible cost function, that optimizes for not necessarily execution time, but also other metrics such as FLOP or Memory accesses. As a result, a flexible, static cost estimation strategy must be developed. The following are some considerations to keep in mind:

1. **FLOP:** In order to measure the number of Floating Point Operations for some algorithm, it's essential to analyze its low-level implementation intricately, including costs incurred

by library functions and user-defined functions alike. Since for our implementation, we plan to use APIs provided by tools like ONNX and TensorFlow to support our model, doing such an analysis is quite infeasible, and hence, estimating FLOP is left as a potential future work.

- 2. **Execution Time:** Interestingly enough, because deep learning computational graphs are quite uniform in structure, it is possible to give decent statically-determined approximations of the execution time, if we have with us, pre-determined (through experiments) execution times for primitive operations given certain parameters. For example, the runtime for a convolution operation on kernel size K, with padding P and stride S will stay relatively the same for another convolution in the graph having the same kernel size, padding and stride. How these primitive execution times are composited, however, is something we plan to do as a part of this project, and has not been well thought at the moment.
- 3. **Other metrics:** Metrics such as memory usage may also be optimized, and may even pose a tradeoff with some other metrics. Estimating these has been left as potential future work.

#### **Future Work**

The preceding section explicated our understanding of what implementing an exhaustivesearch non-greedy optimization will entail. Hence, we now plan to concretely implement each of these three facets as follows:

#### 4.1 Implementing Transformations for ONNX

To create custom examples using the ONNX (Open Neural Network Exchange) graph, we leverage the ONNX helper API provided by [5]. This powerful API enables us to generate custom tensors through the make\_tensor function and to define new nodes within the computation graph using the make\_node function from onnx.helper.

Furthermore, to apply transformations to the ONNX graph, the attributes and methods available in onnx.onnx\_ml\_pb2.ModelProto part of Python's ONNX library—prove to be exceptionally effective.

Our current efforts at implementation can be seen on this public GitHub repository.

#### 4.2 Regarding the Backtracking Algorithm

The backtracking algorithm mentioned in 3.2 is the essential part of our implementation. It decides which graph transformations are good depending on the <code>cost\_model</code> and the alpha parameter. The algorithm uses a <code>transform</code> method, which takes in the ONNX graph representation and applies it to the node. The modification of the graph is done by using a graph traversal algorithm quite similar to Depth First Search. During the search, we also use a <code>verifier</code>, which checks whether the given node can be applied a given transformation, hence generating new transformed graphs that are pushed into the queue.

#### 4.3 Cost Model

This is a critical section where we need to find a way to take, say, costs of primitive nodes given certain parameters, and merge them so as to accurately predict the execution time (say) of the entire subgraph. This might include considerations such as memory latencies, or it might be

intractable, in which case the only solution would be to take also the representations of those "merged" operations, and pre-compute their runtime estimates like other priimitive operations. This feasibility check is yet to be made.

#### Conclusion

In this report, we explained the notion of non-greedy optimizations, motivated their need, and gave an exposition on our attempt at implementing the same, with our work being based on [7]. We saw using an example, how allowing interemediate results that are less optimal, we can find paths that ultimately lead to graphs better than what we would have obtained using a greedy approach. Because individual heuristics for such special cases would lead to a convoluted software, a backtracking algorithm is used to exhaustively search the entire space of graphs enabled by a predetermined set of transformations. At a given iteration, the backtracking algorithm estimates the performance of an intermediate result using a *cost model*, and uses a parameter  $\alpha$  to set how relaxed of a substitution we can tolerate, based on factors such as external time-bounds or performance bounds. Finally, we presented our plan regarding the next step in this endeavor, that is to implement certain transformations, the backtracking algorithm and the cost model on an existing platform such as ONNX.

### **Bibliography**

- [1] Martín Abadi. Tensorflow: learning functions at scale. SIGPLAN Not., 51(9):1, sep 2016.
- [2] Christopher M Bishop and Hugh Bishop. *Deep learning: Foundations and concepts*. Springer Nature, 2023.
- [3] The Linux Foundation. PyTorch Docs, https://pytorch.org/docs/stable/index.html, 2023.
- [4] The Linux Foundation. ONNX Optimizer, https://github.com/onnx/optimizer, 2024.
- [5] The Linux Foundation. ONNX With Python, https://onnx.ai/onnx/intro/python.html, 2024.
- [6] Kaiming He, Xiangyu Zhang, Shaoqing Ren, and Jian Sun. Deep residual learning for image recognition. In *Proceedings of the IEEE conference on computer vision and pattern recognition*, pages 770–778, 2016.
- [7] Zhihao Jia, James Thomas, Todd Warszawski, Mingyu Gao, Matei Zaharia, and Alex Aiken. Optimizing dnn computation with relaxed graph substitutions. *Proceedings of Machine Learning and Systems*, 1:27–39, 2019.
- [8] Norman P Jouppi, Cliff Young, Nishant Patil, David Patterson, Gaurav Agrawal, Raminder Bajwa, Sarah Bates, Suresh Bhatia, Nan Boden, Al Borchers, et al. In-datacenter performance analysis of a tensor processing unit. In *Proceedings of the 44th annual international symposium on computer architecture*, pages 1–12, 2017.
- [9] Chris Lattner, Mehdi Amini, Uday Bondhugula, Albert Cohen, Andy Davis, Jacques Pienaar, River Riddle, Tatiana Shpeisman, Nicolas Vasilache, and Oleksandr Zinenko. Mlir: Scaling compiler infrastructure for domain specific computation. In 2021 IEEE/ACM International Symposium on Code Generation and Optimization (CGO), pages 2–14. IEEE, 2021.
- [10] Mingzhen Li, Yi Liu, Xiaoyan Liu, Qingxiao Sun, Xin You, Hailong Yang, Zhongzhi Luan, Lin Gan, Guangwen Yang, and Depei Qian. The deep learning compiler: A comprehensive survey. *IEEE Transactions on Parallel and Distributed Systems*, 32(3):708–727, 2020.
- [11] TVM project. Halide IR, https://github.com/dmlc/HalideIR.

- [12] TensorFlow. HLO IR, https://github.com/tensorflow/mlir-hlo.
- [13] Kun Wu, Mert Hidayetoğlu, Xiang Song, Sitao Huang, Da Zheng, Israt Nisa, and Wenmei Hwu. Hector: An efficient programming and compilation framework for implementing relational graph neural networks in gpu architectures. In *Proceedings of the 29th ACM International Conference on Architectural Support for Programming Languages and Operating Systems, Volume 3*, pages 528–544, 2024.

### Acknowledgements

Any palpable progress with this work wouldn't have been possible without Prof. R. P. Gohil's guidance on a very fundamental level: we needed to base our goals on a concrete feasibility analysis rather than quixotic assumptions of glory. We really did face quite a few contingencies even after narrowing our focus down to something realistic, but, thanks to his prudent reminder, we are now on a better trajectory going forward.