## Lab 5 Lab Manual

• CDA3201 • Intro to Logic Design • Lab Assignment

Name: Ivay Oliveras Grade: /20

5) [20] At right is the state diagram for a Moore sequential circuit which monitors two inputs X<sub>1</sub>X<sub>0</sub>. When the two inputs X<sub>1</sub>X<sub>0</sub> are 00, the output Z toggles at every clock. When the two inputs X<sub>1</sub>X<sub>0</sub> are 11, the output Z toggles at every other clock. When the two inputs X<sub>1</sub>X<sub>0</sub> are different, the output Z holds its state and does not change until the inputs are equal again.



Use the following table with the gray code assigned (easier to fill in the K-Map if use gray code) Present State (Q) Input (X) Output (Z) Next State (Q+) Flip Flop Transition State State Q1+ Q0+ Ji Ki Jo Ko Q1 Q0  $X_1 X_0$ Z Name X A 0 0 0 0 4 0 0 0 1 OX 0 1 1 B 1 0 OX A OX B 0 1 0 X 0 0 XO 13 0 OX 0 1 XO 1 1 10 XO OX C 1 1 XI XI 0 0 XO XO 0 1 0 1 1 0 XO 10 XO XO XI X 1 0 D B 0 0 0 XO XD 6 0 1 6 OX 1 1 XD 10

5.a) [TA-4] Fill in the output and the next state columns of the table

5.b) [TA-4] Fill in the the next state columns of the table

ment

Name: Ivan Oliveras

Grade:

Flip Flop Transition indicates what is the input needed for J and K to cause the change from the present state to the next state. Before we can fill the Flip Flop Transition columns of the table, complete the JK truth table. Note: Action can be the following H = Hold (don't change), S = Set, R = Reset, T = Toggle (change).

Then complete the **JK Excitation Table** that permits the Flip Flop to change from  ${\bf Q}$  to  ${\bf Q}^+$ 

| 1 | ĸ | Q | Action | Q+ | $Q \rightarrow Q^{+}$ | A      | ction     | JK  |
|---|---|---|--------|----|-----------------------|--------|-----------|-----|
| 0 | O | 0 | Hold   | 0  | 0 \rightarrow 0       | H<br>R | 0 0 0 0 1 | 0 X |
| 0 | 1 | 0 | Reset  | 0  | $0 \rightarrow 1$     | 75     | 11        | IX  |
| 1 | 0 | 0 | Set    | 1  | 1 → 0                 | TR     | 11        | XI  |
| 1 | 1 | 0 | Thank  | 1  | $1 \rightarrow 1$     | H      | 00        | XO  |
|   |   | 1 | Jag    | 0  | _ / _                 | 7      | 10        |     |

In the table on the first page highlight the values of  $Q_1$ ,  ${Q_1}^+$  and area under  $J_1$   $K_1$  in one color, use a different highlight for  $Q_0$ ,  ${Q_0}^+$  and  $J_0$   $K_0$ . Using the Excitation table compare the same color  $Q \Rightarrow Q^+$  to fill the value under corresponding J K to complete the JK Transition table

5.c) [2] Fill the JK input maps for each of the two flip-flops. Note how easy it is to fill in from the table because we are using the gray code for numbering.



Name: Ivan Oliveras

Grade:

/20

5.e [Petrie - 80] Design the circuit above using the CD40278E dual JK flip-flop in your kit and as many 2, 3, or 4 input NAND gates as needed. Inputs are X1 and X2, Clock and Reset. Reset should reset both Flip Flops so the system starts in State A = 00. Output is Z.



(a) Pinout (b) Functional Diagram
CD4027BE dual JK flip-flop

Note for the CD4027: the clocks are activated on the rising edge (going from 0 to 1 – when pushing down the pulse switch to turn on). If the pulse switch does not work well as the clock, use a toggle switch, sometimes the switches "bounce". Note that the CD4027 has a SET and a RESET. These are used to clear to 0 or set the values to the first state of the state diagram. Note both SET and RESET are active high. If you assigned State A as 00 then to start we need to RESET both Flip Flops, so link them together and connect to one of the switches. So you will have the two XS, and the RESET for the circuit linked to the Switches. You will not be using SET, so tie It to ground so it won't be activated, note it is active high. VOD is equivalent to VCC and VSS is equivalent to GND



CD4027



| J |  | E |   |
|---|--|---|---|
|   |  | - | , |
|   |  | 4 | 8 |

Name: Ivan Oliveras

Grade:

/20

## YOU DO NOT NEED TO DO QUARTUS FOR LAB 5

- 5.f) [4] Verify the circuit design/behavior by implementing the circuit using <u>Quartus</u>. In <u>Quartus</u> you can group inputs X1 and X2 to count, the Clock is set using the same interface as you select to produce binary count but select Clock instead. You will need to set other parameters of the clock, such as the period and the duty cycle. Set to Use 1 LED to observe the behavior of output Z. It is highly recommended that you use
- 5.e) [8] Build the above circuit using the CD4027 dual JK flip-flop and as many 2, 3 or 4 input NAND gates as needed on your breadboard and then connect it to your test platform to test it. Use 2 logic switches for inputs X1 and X2 and 1 pulse switch for the Clock. Use 1 LED to observe the behavior of output Z.

## Lab 5 in infrastructure





