## ZK-WASM: A WASM ZK Emulator

https://jhc.sjtu.edu.cn/~hongfeifu/manuscriptb.pdf

https://github.com/DelphinusLab/zkWasm

XIN GAO, HONGFEI FU, HENG ZHANG, JUNYU ZHANG, and GUOQIANG LI,

Delphinus Lab., Australia and Shanghai Jiao Tong University, China

### Introduction



### ZK experts:

Write their code in zk arithmetic circuits.



Want to leverage zk but has limited expertise in writing zk circuits in their existing or newly created projects.



Existing project
(written in assembly script, rust, c), has no technique expertise but want to leverage zk in their projects

## Workflow of using ZKWASM Virtual Machine



### 1. Edit: Preparing code

Any language that can be compiled into WASM



### 2. Compile: Image Setup

Preparing the Code Image Circuit, Init Memory Circuit, Global Data Circuit, etc



#### 3. Run:

- Execution Trace Generation
- Synthesis Circuits



### 4. Proof Generation

- Execution Partition
- Proof generation and batching

## Instruction Set

| -4 | Α                      | В                      | С                        | D                        | E                        | F                        | G                     | Н                        | 1                        | J                        | K                        | L                      | M                       | N                       | 0                      | Р                      |
|----|------------------------|------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-----------------------|--------------------------|--------------------------|--------------------------|--------------------------|------------------------|-------------------------|-------------------------|------------------------|------------------------|
| 1  | unreacha<br>ble        | nop                    | block                    | loop                     | if                       | else                     | try                   | catch                    | throw                    | rethrow                  |                          | end                    | br                      | br_if                   | br_table               | return                 |
| 2  | call                   | call_indir<br>ect      | return_ca<br>II          | return_ca<br>Il_indirec  |                          |                          |                       |                          | delegart                 | catch_all                | drop                     | select                 | select t                |                         |                        |                        |
| 3  | local.<br>get          | local.<br>set          | local.<br>tee            | global.<br>get           | global.<br>set           | table.<br>get            | table.                |                          | i32.<br>load             | i64.<br>load             | f32.<br>load             | f64.<br>Ioad           | i32.<br>load8<br>s      | i32.<br>load8           | i32.<br>load16         | i32.<br>load16<br>u    |
| 4  | i64.<br>load8          | i64.<br>load8          | i64.<br>load16           | i64.<br>Ioad16<br>u      | i64.<br>load32           | i64.<br>load32           | i32.<br>store         | i64.<br>store            | f32.<br>store            | f64.<br>store            | i32.<br>store8           | i32.<br>store16        | i64.<br>store8          | i64.<br>store16         | i64.<br>store32        | memory.                |
|    | memory.<br>grow        | i32.<br>const          | i64.<br>const            | f32.<br>const            | f64.<br>const            | i32.<br>eqz              | i32.<br>eq            | i32.<br>ne               | i32.<br>It               | i32.<br>It               | i32.<br>gt               | i32.<br>gt             | i32.<br>le              | i32.<br>le<br>u         | i32.<br>ge             | i32.<br>ge<br>u        |
| 6  | i64.<br>eqz            | i64.<br>eq             | i64.<br>ne               | i64.<br>It               | i64.<br>It<br>u          | i64.<br>gt               | i64.<br>gt            | i64.<br>le               | i64.<br>le               | i64.<br>ge               | i64.<br>ge<br>u          | f32.<br>eq             | f32.<br>ne              | f32.<br>It              | f32.<br>gt             | f32.<br>le             |
| 7  | f32.<br>ge             | f64.<br>eq             | f64.<br>ne               | f64.<br>It               | f64.<br>gt               | f64.<br>le               | f64.<br>ge            | i32.<br>clz              | i32.<br>ctz              | i32.                     | i32.<br>add              | i32.<br>sub            | i32.<br>mul             | i32.<br>div             | i32.<br>div<br>u       | i32.<br>rem            |
| 8  | i32.<br>rem<br>u       | i32.<br>and            | i32.<br>or               | i32.<br>xor              | i32.<br>shl              | i32.<br>shr              | i32.<br>shr           | i32.<br>rotl             | i32.<br>rotr             | i64.<br>clz              | i64.<br>ctz              | i64.                   | i64.<br>add             | i64.<br>sub             | i64.<br>mul            | i64.<br>div            |
| 9  | i64.<br>div            | i64.<br>rem            | i64.<br>rem              | i64.<br>and              | i64.<br>or               | i64.<br>xor              | i64.<br>shl           | i64.<br>shr              | i64.<br>shr              | i64.<br>rotl             | i64.<br>rotr             | f32.<br>abs            | f32.<br>neg             | f32.<br>ceil            | f32.<br>floor          | f32.<br>trunc          |
| 10 | f32.<br>nearest        | f32.<br>sqrt           | f32.<br>add              | f32.<br>sub              | f32.<br>mul              | f32.<br>div              | f32.<br>min           | f32.<br>max              | f32.<br>copysign         | f64.<br>abs              | f64.<br>neg              | f64.<br>ceil           | f64.<br>floor           | f64.<br>trunc           | f64.<br>nearest        | f64.<br>sqrt           |
| 11 | f64.<br>add            | f64.<br>sub            | f64.<br>mul              | f64.<br>div              | f64.<br>min              | f64.<br>max              | f64.<br>copysign      | i32.<br>wrap<br>i64      | i32.<br>trunc<br>f32 s   | i32.<br>trunc<br>f32 u   | i32.<br>trunc<br>f64 s   | i32<br>trunc<br>f64 u  | i64.<br>extend<br>i32 s | i64.<br>extend<br>i32 u | i64.<br>trunc<br>f32 s | i64.<br>trunc<br>f32 u |
| 12 | i64.<br>trunc<br>f64 s | i64.<br>trunc<br>f64 u | f32.<br>convert<br>i32 s | f32.<br>convert<br>i32 u | f32.<br>convert<br>i64 s | f32.<br>convert<br>i64 u | f32.<br>demote<br>f64 | f64.<br>convert<br>i32 s | f64.<br>convert<br>i32 u | f64.<br>convert<br>i64 s | f64.<br>convert<br>i64 u | f64.<br>promote<br>f32 | i32.                    | i64.                    | f32.                   | f64.<br>reinterpr      |

### Circuit Architecture



## Setup Circuit

(Code Image Circuit)

Setup circuits are filled by the ZKWASM compiler component and its purpose is to provide lookup tables Tc, TH, TG that encode code section, initial memory & global and module section.

Code Section. Instructions are grouped in a tree like hierarchy. Each instruction can be indexed by *moid* (modular id), *mmid* (memory block instance id), *fid* (function id) and *iid* (offset of the instruction in a particular function).

Data Section: Stores initial memory, and can be represented as a map from (mmid,offset) to (value,isMutable).

Global Data & Import Info: Information about import tree.

### Code Table

### Initial Memory Table

| ltype  | mmid  | offset | value | isMustable |
|--------|-------|--------|-------|------------|
| Неар   | mmid₀ | 1      | 0x01  | true       |
| Неар   | mmid₁ | 1      | 0x01  | true       |
| Global | mmid₂ | 1      | 0x01  | true       |
| Global | mmid₃ | 1      | 0x01  | false      |

### Import Table

| root | target | source |
|------|--------|--------|
|------|--------|--------|

## Execution Circuit (Overview)

Execution Trace Circuits are used to constraint the execution trace emulated from WASMI (WASM interpreter). Each trace element is related to an instruction in the code table and has a predefined semantic based on the opcode. The semantics of a WASM opcode is defined based on its parameters derived from the stack and the micro operations it contains.

#### **Execution Table**

| start | opcode           | bit cell       | state      | aux  | address            | sp ∈ TF | u64cell    |
|-------|------------------|----------------|------------|------|--------------------|---------|------------|
| ture  | ор               | bo             | <b>S</b> 0 | aux  | iaddr <sub>0</sub> | sp      | <b>W</b> 0 |
| 0     | mop <sub>0</sub> | <b>b</b> 1     | <b>S</b> 1 | auxo | iaddro             | sp      | <b>W</b> 1 |
| 0     | mop <sub>1</sub> | b <sub>2</sub> | <b>S</b> 2 | aux1 | iaddr <sub>1</sub> | sp      | <b>W</b> 2 |
| 0     | mop <sub>2</sub> | <b>b</b> 3     | <b>S</b> 3 | aux2 | iaddr2             | sp      | <b>W</b> 3 |
|       |                  |                |            |      |                    |         |            |
| ture  | op1              | b              | S          | aux  | iaddr <sub>1</sub> | sp      | <b>W</b> 0 |
|       |                  |                |            |      |                    |         |            |

```
mop1 = \begin{cases} w_i = load(ltype, addr) \text{ Where } addr \in \{p_1, p_2, \cdots, p_k, w_0, w_1, \cdots, w_{i-1}\} \\ w_i = load(ltype, addr, v) \text{ Where } addr, v \in \{p_1, p_2, \cdots, p_k, w_0, w_1, \cdots, w_{i-1}\} \\ w = arith(p, p, \cdots, p, w, w); \\ FALLTHOUGH; \\ GOTO(iaddr); \\ if bthen\{mop_{i+1}, \cdots mop_{j}\}else\{mop_{j+1}, \cdots\}. \end{cases}
```

# Instruction Circuit (numeric)

Numeric Instructions are the majority of instructions in WASM. In general, the semantics of numeric instructions contain three parts, parameters preparation, arithmetic calculation, result writeback and FALLTHROUGH.

#### Add Circuit In Execution Trace Table

| start | opcode  | bit cell | state | aux | address ∈<br><i>TI</i> | sp ∈<br><i>T</i> F | u64cell            | extra |
|-------|---------|----------|-------|-----|------------------------|--------------------|--------------------|-------|
| ture  | arithop | nil      | tid   | nil | iaddro                 | sp                 | param <sub>0</sub> | nil   |
| 0     | nil     | nil      | nil   | nil | nil                    | nil                |                    | nil   |
| 0     | nil     | nil      | nil   | nil | nil                    | nil                | paramn             | nil   |
| 0     | nil     | nil      | nil   | nil | nil                    | nil                | result             | nil   |
| ture  | otherop |          | tid+1 | nil | iaddr1                 | sp'                | <b>W'</b> 0        | nil   |

## Call frame circuit

### Execution Trace Circuit (Simplified)

| call a {      |
|---------------|
| instructions; |
| call b {      |
| instructions; |
| call c {      |
| instructions; |
| return;       |
| }             |
| return;       |
| }             |
| return;       |
| }             |

| Tid | Opcode | laddr | prevFrame | currentFrame |
|-----|--------|-------|-----------|--------------|
| t   | call   | а     |           | t            |
| t   |        | b     |           | t            |
| t+2 | call   | b     | t         | t+2          |
| t+3 | call   | С     | t+2       | t+3          |
| t+4 | return | е     | t+2       | t+3          |
| t+5 | return | c+1   |           | t+2          |
| t+6 | return | b+1   |           |              |

### Frame Circuit

| preFrame | currentFrame | laddr |
|----------|--------------|-------|
|          | t            | а     |
| t        | t+2          | b     |
| t+2      | t+3          | b     |

# Instruction Circuit (call)

Call (Return) Circuit. Call instruction will first add a new frame table entry (tid, frameId, iaddro) into the frame circuits TF and then load calling parameters onto the stack and go to the iaddr1 for next instruction.

### Circuit Layout Of Call

| star<br>t | opcode            | bit cell | state    | aux | address ∈ <i>TI</i> | sp ∈ <i>T</i> F | u64cell            | extra |
|-----------|-------------------|----------|----------|-----|---------------------|-----------------|--------------------|-------|
| ture      | call(targetladdr) | nil      | tid      | nil | iaddro              | sp              | param <sub>0</sub> | nil   |
| 0         | nil               | nil      | pFrameId | nil | nil                 | nil             |                    | nil   |
| 0         | nil               | nil      | nil      | nil | nil                 | nil             | paramı             | nil   |
| tur<br>e  | otherop           |          | tid+1    | nil | iaddr1              | sp'             | nil                | nil   |
| 0         | nil               | nil      | nFrameId | nil | nil                 | nil             | nil                | nil   |

$$Ccall = \begin{cases} Plookup(T,(stack,write,sp+i,tid,i,param))=0\\ Plookup(T,(tid,pFrameId,iaddr))=0\\ iaddr1-targetIaddr=0\\ sp'-sp-N=0\\ nFrameId-tid=0. \end{cases}$$

## Instruction Circuit (return)

- We need to find the correct return address of the current frame and set the frame state to the previous frame.
- The entries in TF are used to help the return instruction to find the correct calling frame and previous frame.

### Circuit Layout Of Return

| star<br>t | opcode  | bit cell | state    | aux | address ∈ <i>TI</i> | sp ∈ <i>T</i> F | u64cell | extra |
|-----------|---------|----------|----------|-----|---------------------|-----------------|---------|-------|
| ture      | return  | nil      | tid      | nil | iaddro              | sp              | nil     | nil   |
| 0         | nil     | nil      | pFrameId | nil | nil                 | nil             | nil     | nil   |
| tur<br>e  | otherop |          | tid+1    | nil | iaddr1              | sp'             | nil     | nil   |
| 0         | nil     | nil      | nFrameId | nil | nil                 | nil             | nil     | nil   |

$$C_{return} = \begin{cases} Plookup(TF, (pFrameId, nFrameId, iaddr1 - 1)) = 0\\ sp'-sp = 0 \end{cases}$$

## Execution Circuit (branch)

```
def branchop :=
\\ parameters preparation
param1 = read(stack sp);
param2 = read(stack (sp-1));
...
paramN = read(stack (sp-N+1));
```

\\ calculate branch address
iaddr1 = select(param1, param2,
..., paramN);

\branch to target address GOTO iaddr2;

### Circuit Layout Of Branch

| start | opcode   | bit cell | state    | aux | address ∈<br>TI | sp ∈ <i>T</i> F | u64cell            | extra |
|-------|----------|----------|----------|-----|-----------------|-----------------|--------------------|-------|
| ture  | branchop | nil      | tid      | nil | iaddro          | sp              | param <sub>0</sub> | nil   |
| 0     | nil      | nil      | pFrameId | nil | nil             | nil             |                    | nil   |
| 0     | nil      | nil      | nil      | nil | nil             | nil             | paramı             | nil   |
| ture  | otherop  |          | tid+1    | nil | iaddr1          | sp'             | nil                | nil   |
| 0     | nil      | nil      | nFrameId | nil | nil             | nil             | nil                | nil   |

$$Cbranch = \begin{cases} Plookup(TM, (stack, write, sp+i, tid, i, param)) = 0 \\ Cbranch = iaddr1 - select (param0, param1, \cdot \cdot \cdot) = 0 \\ nFrameId - pFrameId = 0. \end{cases}$$

## Access Log Circuit

Access log circuit is a unique table corresponding to a valid memory access log sequence. In WASM specification, an access log is used for three different types that are memory access, stack access and global access.

Each access log can be one of the three types: Init, Read or Write and all logs are sorted by (addres, (tid, tmid)) where address is indexed by (mmid,offset), tid is the transition index of the execution log and tmid is the index of the access micro-op in that instruction.

| Access | Log | Circu | ıit |
|--------|-----|-------|-----|
|        |     |       |     |

| section                 | ltype               | mmid | offset | tid | emid | value |
|-------------------------|---------------------|------|--------|-----|------|-------|
| Memory   stack   global | Init   Read   Write |      |        |     |      |       |

## Foreign Instruction

Inline if semantic is simple

External circuits if semantic is complicated but pure

### Row Reduce By Using Customized Instructions

| original                                                       | original rows | customized | Optimized rows |
|----------------------------------------------------------------|---------------|------------|----------------|
| $\lambda x, y, (x & y)   (complete(x) & z)$                    | 1             | ch(x,y)    | 1              |
| $\lambda x, y, z, z   (x & (y z)$                              | 1             | maj(x,y,z) | 1              |
| $\lambda x, rotr$ 32 $(x,2) rotr$ 32 $(x,13) rotr$ 32 $(x,22)$ | 1             | lsigma0(x) | 1              |
| $\lambda x, rotr$ 32 $(x,6) rotr$ 32 $(x,11) rotr$ 32 $(x,25)$ | 1             | lsigma1(x) | 1              |
|                                                                |               |            |                |

## Program Sharding and Batching (Sub Sequence)

### Execution Trace Circuit (Whole Trace)

| Tid | Opcode | laddr | State | Aux | Address |  |
|-----|--------|-------|-------|-----|---------|--|
| t   | op1    | а     |       |     |         |  |
| t+1 |        | b     |       |     |         |  |
| t+2 |        | С     |       |     |         |  |
| t+3 |        | d     |       |     |         |  |
| t+4 |        | е     |       |     |         |  |
| t+5 |        |       |       |     |         |  |
| t+6 |        | g     |       |     |         |  |

### Sub Trace 1

| Tid | Opcode | laddr | State | Aux | Address |  |
|-----|--------|-------|-------|-----|---------|--|
| t   | op1    | а     |       |     |         |  |
| t+1 | op2    | b     |       |     |         |  |
| t+2 | op3    | С     |       |     |         |  |
| t+3 | pad    | d     |       |     |         |  |

### Sub Trace 2

| Start | Opcode | laddr | State | Aux | Address |  |
|-------|--------|-------|-------|-----|---------|--|
| t+2   | pad    | С     |       |     |         |  |
| t+3   | op4    | d     |       |     |         |  |
| t+4   | op5    | е     |       |     |         |  |

Pad op

## Program Sharding and Batching (Memory Consistency)

### Memory Access Circuit (Whole Trace)

| laddr | Туре  | Tid | Mid | Value |
|-------|-------|-----|-----|-------|
| Addr1 | Init  | а   |     | V1    |
| Addr1 | Read  | b   |     | V1    |
| Addr1 | Write | С   |     | V2    |
| Addr1 | Read  | d   |     | V2    |
| Addr1 | Read  | е   |     | V2    |
| Addr2 | Init  | f   |     | V2    |

### Sub Access Circuit 1

| laddr | Туре  | Tid | Mid | Value |
|-------|-------|-----|-----|-------|
| Addr1 | Init  | а   |     | V1    |
| Addr1 | Read  | b   |     | V1    |
| Addr1 | Write | С   |     | V2    |

### Sub Access Circuit 2

| laddr | Туре | Tid | Mid | Value |
|-------|------|-----|-----|-------|
| Addr1 | Read | d   |     | V2    |
| Addr1 | Read | е   |     | V2    |
| Addr2 | Init | f   |     | V2    |

### Access Glue Circuit

|   | laddr | Type  | Tid | Mid | Value |
|---|-------|-------|-----|-----|-------|
| • | Addr1 | Write | С   |     | V2    |
| * | Addr1 | Read  | d   |     | V2    |
|   |       |       |     |     |       |

### Performance Benchmark

### Benchmark For Fibonacci In ZKWASM

| circuit size | trace size | call depth | proof time | verify time | Memory swap |
|--------------|------------|------------|------------|-------------|-------------|
| 18           | 9037       | 13         | 44.200s    | 22 ms       | false       |
| 19           | 23677      | 15         | 87.200s    | 24 ms       | false       |
| 20           | 38317      | 16         | 173.200s   | 22 ms       | false       |
| 21           | 100333     | 18         | 342.200s   | 24 ms       | false       |
| 22           | 162349     | 19         | 803.200s   | 25 ms       | true        |

### Benchmark For Binary Search In ZKWASM

| circuit size | trace size | search buffer | proof time | verify time | Memory swap |
|--------------|------------|---------------|------------|-------------|-------------|
| 18           | 585        | 26            | 44.800s    | 22 ms       | false       |
| 19           | 616        | 63            | 88.200s    | 24 ms       | false       |
| 20           | 647        | 124           | 173s       | 22 ms       | false       |
| 21           | 678        | 246           | 342        | 24 ms       | false       |
| 22           | 809        | 490           | 803        | 25 ms       | true        |

Fibonacci with different call stack depth

 Binary search with different buf size (\*64k per page)

 Memory access table is too expensive in circuit size.

 Memory consumption is high at the moment.

### Performance Benchmark of batching

- Batching circuit enforces the memory consistency and code execution consistency
- Batching circuit contains the verify circuit for multiple proofs

- Batching circuits size increases as the number of proofs of partitions increases
- Both partition proofs and batching proofs can be generated in parallel

### Benchmark For Proof Batching In ZKWASM

| Partition CS | Partition proof | Total pieces | Batching CS | Batching proof | Verify time | Memory swap |
|--------------|-----------------|--------------|-------------|----------------|-------------|-------------|
| 19           | 2               | 1            | 22          | 168s           | 22 ms       | false       |
| 19           | 2               | 2            | 22          | 325s           | 24 ms       | false       |
| 20           | 2               | 1            | 22          | 325s           | 22 ms       | false       |
| 22           | 2               | 1            | 22          | 168s           | 24 ms       | false       |
| 22           | 2               | 2            | 22          | 325s           | 25 ms       | true        |

## Thank you



## Use Cases (1)



User can run a program to generate a proof to show that he(she) is the owner of certain email address and use that proof too reset the proxy contract

(5 minutes prove and batching time in total)

```
Private: {
    "emailHeader": "0x66726f6 ... 623d" (around 4k),
     "fromPepper": "0x0316f3 ... c846f4",
     "fromIndex": 0,
     "fromLeftIndex": 32,
    "fromRightIndex": 50,
     "subjectIndex": 92,
     "subjectRightIndex": 168,
     "dkimHeaderIndex": 390.
     "selectorIndex": 460,
     "selectorRightIndex": 469,
     "sdidIndex": 445,
     "sdidRightIndex": 456
Public: {
     "headerHash": "0x0f1b318a8...3877bce",
     "fromHash": "0x15aa0b4....caa1c782",
     "Subject": "UP0xe6339....146e72",
     "selector": "selector1",
     "sdid": "outlook.com"
```

## Use Cases (2)



Simulating transactions in their sidechain in wasm bytecode and broadcasting the result together with its zkproof to native chains to do settlement.

