# Lecture 1: Introduction

Sitao Huang <a href="mailto:sitaoh@uci.edu">sitaoh@uci.edu</a>

January 4, 2022



#### Instructor

#### **Sitao Huang**

Assistant Professor, EECS

Email: <u>sitaoh@uci.edu</u>

Website: sitaohuang.com

- Research Interests:
  - Hardware accelerators
  - Programming languages and compilers for accelerators
  - High-level synthesis (HLS)
  - Heterogeneous computing
- Ph.D., University of Illinois at Urbana-Champaign (2021)
- M.S., University of Illinois at Urbana-Champaign (2017)
- B.S., Tsinghua University (2014)



#### Topics

- Hardware accelerators (FPGAs, GPUs, ASICs, etc.)
  - Types, design methodology, performance metrics, etc.
- Programming languages for accelerators
  - Abstraction levels, language features, programming paradigms, etc.
- Compilation flows for accelerators
  - Compiler construction, optimizations, hardware-specific considerations, etc.
- Recent works in the field

#### Goals

- Get a better understanding on the hardware accelerator design flows
- Know about various ways of designing languages and compilers for accelerators
- Compiler optimization techniques for hardware accelerators
- Get to know state-of-the-art research works in this field

#### **Announcements, Time, and Location**

- Announcements: Check <u>Canvas</u> and emails for the latest announcements
- Lecture Time:
  - Tuesdays and Thursdays 8:00 9:20 am
- Lecture Location:
  - First two weeks (1/3 1/14) or until further notice: *online*, **Zoom link**
  - Later weeks if in-person: SSTR 101
- Office Hours:
  - Tuesdays 9:30 10:30 am or by appointment (<u>sitaoh@uci.edu</u>)
  - Location: <u>Lecture Zoom link</u>, if lectures are online Engineering Hall 3215, if lectures are in-person

### **Grading Policy**

- Homework 30%
  - Four assignments, each 7.5%
- Midterm 30%
  - February 10 (Thursday, Week 6), in class
- Course Project 40%
  - Proposal (due Jan. 31), 10%
  - Final Presentation (Week 10), 15%
  - Final Report (Week 10), 15%

NOTE: Please check Canvas for the latest announcements

#### **Tentative Schedule**

- Week 1 (1/4, 1/6): Course Introduction
- Week 2 (1/11, 1/13): Hardware Accelerators
- Week 3 (1/18, 1/20): Language and Compiler Basics
- Week 4 (1/25, 1/27): Reconfigurable Accelerators
- Week 5 (2/1, 1/3): High-Level Synthesis
- Week 6 (2/8, 2/10): Midterm
- Week 7 (2/15, 2/17): Compiler Optimizations for Accelerators
- Week 8 (2/22, 2/24): Machine Learning Compilers
- Week 9 (3/1, 3/3): Emerging Architectures and Compilers
- Week 10 (3/8, 3/10): Project Presentations

- What?
- Why?
- How?

- What?
- Why?
- How?

- Hardware accelerator: "computer hardware designed to perform <u>specific functions</u> more efficiently compared to software running on a CPU" (Wikipedia)
- Tradeoff between flexibility and efficiency
- Invest time and money for better performance and efficiency



#### **General Purpose Processor**

- Programmable processors used in a variety of applications
- Not designed for any specialized purposes
- Central Processing Unit (CPU)
- Architecture (Von Neuman)
  - Arithmetic Logic Unit (ALU)
  - Control Unit
  - Registers
  - Memory management unit (MMU)
  - Cache
- Implemented on Integrated Circuit (IC)
  - one or more CPU cores in a single IC chip
- An IC that contains a CPU may also contain memory, peripheral interfaces
  - Microcontrollers and System-on-Chip (SoC)



Microcontroller Unit (MCU)

on an Arduino board





Intel i9-12900K CPU



Qualcomm Snapdragon SoC





#### **General Purpose Processor**

#### Instruction Pipelining

- A technique for implementing instruction-level parallelism within a processor
- Pipeline stages (five-stage pipeline case)
  - Instruction Fetch (IF)
  - Instruction Decode (ID)
  - Execute (EX)
  - Memory access (MEM)
  - Register write back (WB)

#### Hazards

- Data hazard: values produced from one instruction are not available when needed by a subsequent instruction
- Control hazard: a branch in the control flow makes ambiguous what is the next instruction to fetch

#### Pipeline Stall

Delay in execution of an instruction in order to resolve a hazard

#### Basic five-stage pipeline

| Clock<br>cycle<br>Instr.<br>No. | 1  | 2  | 3  | 4   | 5   | 6   | 7   |
|---------------------------------|----|----|----|-----|-----|-----|-----|
| 1                               | IF | ID | EX | MEM | WB  |     |     |
| 2                               |    | IF | ID | EX  | MEM | WB  |     |
| 3                               |    |    | IF | ID  | EX  | MEM | WB  |
| 4                               |    |    |    | IF  | ID  | EX  | MEM |
| 5                               |    |    |    |     | IF  | ID  | EX  |

Clock Cycle



### **Graphics Processing Unit (GPU)**

- CPUs and GPUs have fundamentally different design philosophies
  - CPUs: *low*-latency, *low*-throughput
    - high clock freq., large caches, sophisticated control, powerful ALUs
  - GPUs: high-latency, high-throughput
    - moderate clock freq., small caches, simple control, (many) energy efficient ALUs
    - Require massive number of threads to tolerate latencies 

      More specialized in specific applications





### **Graphics Processing Unit (GPU)**

- CPUs and GPUs have fundamentally different design philosophies
  - CPUs: Good for sequential parts where latency matters
    - CPUs can be > 10x faster than GPUs for sequential code
  - GPUs: Good for parallel parts where throughput wins
    - GPUs can be > 10x faster than CPUs for parallel code





### Field-Programmable Gate Array (FPGA)

- High-density programmable gate array
- Fully programmable through bit-stream configuration file
  - Programmable Logic
  - Programmable I/O
  - Programmable Interconnects (routing)
- Look-up table (LUT) based combinational logic
  - Can be implemented with SRAM (volatile)





Field-Programmable: An electronic device or embedded system is said to be field-programmable or in-place programmable if its firmware can be modified "in the field", without disassembling the device or returning it to its manufacturer. (Wikipedia)

### Field-Programmable Gate Array (FPGA)

- Massive fine-grained parallelism
- Clock cycle accurate control & compute
- Very low latency, very short response time (benefits from specialization and customization)
  - Applications: real-time video processing, signal processing, high-frequency trading, etc.
- Lower clock frequency (typically < 1GHz) compared to CPU/GPU/ASIC



Field-Programmable: An electronic device or embedded system is said to be field-programmable or in-place programmable if its firmware can be modified "in the field", without disassembling the device or returning it to its manufacturer. (Wikipedia)

#### **Application-Specific Integrated Circuit (ASIC)**

- An IC chip customized for a particular uses
- Cannot be reprogrammed for multiple applications
- Notably more efficiently than FPGAs
- Require a higher initial cost and longer design time compared to FPGA, more cost-effective if produced in large quantities
- Use: permanent applications in electronic devices
- NOTE: ASICs may be controlled with instructions







- Programming languages: formal language comprising a set of strings, used to implement algorithms
- Provide an abstraction for underlying hardware
- Provide a set of general operators to describe a range of applications
- Primitive elements of programming languages
  - Syntax: rules that define the correct combination of symbols

- an expression is either an atom or a list;
- an atom is either a number or a symbol;
  - a *number* is an unbroken sequence of one or more decimal digits, optionally preceded by a plus or minus sign;
- a symbol is a letter followed by zero or more of any characters (excluding whitespace);
- a list is a matched pair of parentheses, with zero or more expressions inside it.
- Semantics: meaning of languages
- Type system: how a language classify values and expressions
- Standard library and run-time system
- Categories
  - Typed vs untyped languages, static vs dynamic typing
  - Functional programming vs imperative programming

•



- Compilers: a special program that processes code in a particular programming language and translates input code into the code in another or the same language.
- Categories
  - Just-In-Time (JIT) compiler, Ahead-of-Time (AOT) compiler
  - Source-to-source compiler
  - •
- Three-stage compiler structure
  - Front end: translate source code to intermediate representation (IR), manages symbol table
  - Middle end: compiler analysis (e.g., data-flow analysis) and optimization (e.g., loop transformation)
  - Back end: architecture specific optimizations, code generation



In this course, we will cover

- (I) languages and compilers that generate instructions or code that hardware accelerators can run,
  - Example: languages and compilers for an FPGA-based deep learning accelerator that takes specific instructions

| Bits   | 63 – 60    | 59 – 56  | 55 – 32                       | 31                          | 30 – 24        | 23 – 17                         | 16                   | 15 – 10         | 9-4 3-0                              |
|--------|------------|----------|-------------------------------|-----------------------------|----------------|---------------------------------|----------------------|-----------------|--------------------------------------|
| input  | Opcode = 0 |          | Destination<br>Instruction ID | Fixed-Point/ Floating Point | Value Bitwidth | Fraction Bits/ Exponent<br>Bits | 1                    | # of Dimensions |                                      |
| conv   | Opcode = 1 | Function |                               |                             |                |                                 | Use the<br>Next Word | w<br>th         | ow<br>ow<br>e                        |
| pool   | Opcode = 2 |          |                               |                             |                |                                 |                      | Window<br>Width | Window<br>Height<br>Window<br>Stride |
| norm   | Opcode = 3 |          |                               |                             |                |                                 |                      | ۸<br>M          | N H N S                              |
| ip     | Opcode = 4 |          |                               |                             |                |                                 |                      | # of Neurons    |                                      |
| act    | Opcode = 5 |          |                               |                             |                |                                 | 0                    | Reserved        |                                      |
| fanout | Opcode = 6 |          | # Destinations                |                             |                |                                 |                      |                 |                                      |
| output | Opcode = 7 |          | 0                             |                             |                |                                 |                      |                 |                                      |

Instructions of DNNWeaver accelerator Source: "DNNWeaver: From High-Level Deep Network Models to FPGA Acceleration"

#### AND

- (II) languages and compilers that generate hardware accelerator designs
  - Example: languages and compilers that can generate an FPGA-based deep learning accelerator design
  - Multiple approaches: base on existing HLS flows (translate to C/C++), directly generates RTL from high-level language,
     OR, input language itself is a kind of HDL (hardware description language), etc.

- What?
- Why?
- · How?



#### **60** seconds over the internet

| facebook.   | 900,000<br>Logins             | 0                                      | 46,200<br>Posts Uploaded      |
|-------------|-------------------------------|----------------------------------------|-------------------------------|
| y           | <b>452,000</b><br>Tweets Sent |                                        | <b>\$751,522</b> Spent Online |
| Spotify     | 40,000<br>Hours Listened      | NETFLIX                                | 70,107 Hours Watched          |
| $\boxtimes$ | 156 Million<br>Emails Sent    | Google                                 | 3.5 Million Search Queries    |
| <b>(1)</b>  | 1.8 Millions Snaps Created    | Google Play  Consider on the App Store | 342,000<br>Apps Downloaded    |

Complexity in Data



Complexity in Data



**Cloud Computing** 

**Edge Computing** 

Complexity in Applications



Complexity in Data



Complexity in Applications









Complexity in Hardware



Complexity in Data



Complexity in Applications



Complexity in Hardware



Data growth trends: IDC's Digital Universe Study, December 2012
Performance growth trends: Hadi Esmaeilzadeh et al, "Dark Silicon and the End of Multicore Scaling", ISCA 2011

Huge gap between data growth and processor performance growth!



Complexity in Data



Complexity in Applications



Complexity in Hardware

Accelerating modern applications with modern hardware is becoming more and more challenging!



Compilers automate the translation and optimization from application to hardware instructions



Complexity in Data



Complexity in Applications



Complexity in Hardware



Data growth trends: IDC's Digital Universe Study, December 2012 Performance growth trends: Hadi Esmaeilzadeh et al, "Dark Silicon and the End of Multicore Scaling", ISCA 201



Complexity in Data



Complexity in Applications



Complexity in Hardware



Jeff Dean. The Deep Learning Revolution and Its Implications for Computer Architecture and Chip Design, arXiv 1911.05289.



Complexity in Data



Complexity in Applications



Complexity in Hardware



Data growth trends: IDC's Digital Universe Study, December 2012 Performance growth trends: Hadi Esmaeilzadeh et al, "Dark Silicon and the End of Multicore Scaling", ISCA 201



eff Dean. The Deep Learning Revolution and Its Implications for Computer Architecture and Chip Design, arXiv 1911.05289.

- What?
- Why?
- How?

#### Example 1: FPGA-based Accelerators, HLS, and PyLog



### Example 1: FPGA-based Accelerators, HLS, and PyLog



#### Example 2: Tangram: Efficient GPU Code Generation



**Goal**: performance portable GPU code generation (for different GPU generations, different applications, etc. )

GPU programing strategies:



```
codelet
int sum(const Array<1,int> in) {
  unsigned len = in.size();
  int accum = 0;
  for(unsigned i=0; i < len; ++i) {</pre>
    accum += in[i];
  return accum;
    (a) Atomic autonomous codelet
 _codelet __coop __tag(kog)
int sum(const Array<1,int> in) {
  __shared int tmp[coopDim()];
  unsigned len = in.size();
  unsigned id = coopIdx();
  tmp[id] = (id < len)? in[id] : 0;
  for(unsigned s=1; s<coopDim(); s *= 2) {</pre>
   if(id >= s)
      tmp[id] += tmp[id - s];
  return tmp[coopDim()-1];
    (b) Atomic cooperative codelet
```

```
_codelet __tag(asso_tiled)
int sum(const Array<1,int> in) {
  tunable unsigned p:
 unsigned len = in.size();
 unsigned tile = (len+p-1)/p;
 return sum( map( sum, partition(in,
     p, sequence(0, tile, len), sequence(1), sequence(tile, tile, len+1))))
             (c) Compound codelet using adjacent tiling
__codelet __tag(stride_tiled)
int sum(const Array<1,int> in) {
  tunable unsigned p;
 unsigned len = in.size();
 unsigned tile = (len+p-1)/p;
 return sum( map( sum, partition(in,
     p,sequence(0,1,p),sequence((p-1)*tile,1,len+1))));
              (d) Compound codelet using strided tiling
```

#### Example 2: Tangram: Efficient GPU Code Generation

**Goal**: performance portable GPU code generation (for different GPU generations, different applications, etc. )





Spectrum represents a unique computation with a defined set of inputs and outputs

Codelet represents a specific algorithmic implementation of a spectrum

A spectrum can have many codelets (versions), e.g., sequential, distribute, etc.

```
Tangram Composition Rules

Select(S<sub>1</sub>, L<sub>i</sub>) → Compose (c<sub>x</sub> ∈ S<sub>1</sub>, L<sub>i</sub>);

Compose(c<sub>x</sub>, L<sub>i</sub>) → Devolve (c<sub>x</sub>, L<sub>i</sub>);

→ Distribute (c<sub>m</sub>, L<sub>i</sub>);

→ Compute (c<sub>s/v</sub>, L<sub>i</sub>);

Devolve(c<sub>x</sub>, L<sub>i</sub>) → Compose(c<sub>x</sub>, L<sub>i-1</sub>);

Distribute(c<sub>m</sub>, L<sub>i</sub>) → Regroup([Compose(c<sub>x</sub>, L<sub>i-1</sub>)<sub>1</sub>, ...,

Compose(c<sub>x</sub>, L<sub>i-1</sub>)<sub>p</sub>], L<sub>i</sub>);

Regroup(P, L<sub>i</sub>) → Select (S<sub>2</sub>, L<sub>i</sub>);
```

### Example 2: Tangram: Efficient GPU Code Generation

*Goal*: performance portable GPU code generation (for different GPU generations, different applications, etc. )

GPU programing strategies:









Low-level

**Spectrum** represents a unique computation with a defined set of inputs and outputs **Codelet** represents a specific algorithmic implementation of a spectrum

A spectrum can have many codelets (versions), e.g., sequential, distribute, etc.

D<sub>T</sub> Tile Distribute (Figure 1(b))

D<sub>s</sub> Stride Distribute (Figure 1(b))

D<sub>TA</sub> Global Atomic Tile Distribute

D<sub>S.A.</sub> Global Atomic Stride Distribute

V Cooperative (Figure 1(c))

V<sub>s</sub> Cooperative + Shuffle

V<sub>A1</sub> Shared Memory Atomic 1 (Figure 3(a))

V<sub>A2</sub> Shared Memory Atomic 2 (Figure 3(b))

V<sub>A2+S</sub> Shared Memory Atomic 2 + Shuffle

S Scalar (Figure 1(a))



Hierarchy

←Tangram Fig.6(n)

Tangram Fig.6(p)

Tangram Fig.6(e)

OpenMP (CPU)

→ CUB baseline (GPU)

──Kokkos (GPU)



#### Tangram Composition Rules Codelets and Variants

Select( $S_1, L_i$ )  $\rightarrow$  Compose ( $C_x \in S_1, L_i$ );

Compose( $c_x$ ,  $L_i$ )  $\rightarrow$  Devolve ( $c_x$ ,  $L_i$ );

 $\rightarrow$  Distribute ( $c_m$ ,  $L_i$ );

 $\rightarrow$  Compute (c<sub>s/v</sub>, L<sub>i</sub>);

Devolve $(c_x, L_i)$   $\rightarrow$  Compose $(c_x, L_{i-1})$ ;

Distribute( $c_m, L_i$ )  $\rightarrow$  Regroup([Compose( $c_x, L_{i-1}$ )<sub>1</sub>, ..., Compose( $c_y, L_{i-1}$ )<sub>p</sub>],  $L_i$ );

'S 1 )·

Regroup(P,  $L_i$ )  $\rightarrow$  Select (S<sub>2</sub>,  $L_i$ );



#### **EECS 221:**

## Languages and Compilers for Hardware Accelerators

(Winter 2022)

Sitao Huang

sitaoh@uci.edu

